# **CHAPTER 13**

#### © 2008 Pearson Education, Inc.

#### 13-1.

|     | Binary       | a | b | С |
|-----|--------------|---|---|---|
| 54  | 0010 1 01 00 | M | M | M |
| 58  | 0010 1 10 00 | M | M | M |
| 104 | 1000 0 01 00 | M | M | M |
| 5C  | 0010 1 11 00 | M | M | M |
| 108 | 1000 0 10 00 | M | M | M |
| 60  | 0011 0 00 00 | M | M | M |
| F0  | 0111 1 00 00 | M | M | M |
| 64  | 0011 0 01 00 | M | M | M |
| 54  | 0010 1 01 00 | Н | Н | M |
| 58  | 0010 1 10 00 | Н | Н | Н |
| 10C | 1000 0 11 00 | M | M | M |
| 5C  | 0010 1 11 00 | Н | Н | Н |
| 110 | 1000 1 00 00 | M | M | M |
| 60  | 0011 0 00 00 | Н | Н | M |
| F0  | 0111 1 00 00 | M | Н | M |
| 64  | 0011 0 01 00 | Н | Н | Н |

# 13-2.

Since no address is repeated, each address causes a miss.

# 13-3.\*

Since the lines are 32 bytes, 5 bits are used to address bytes in the lines.

Since there are 1K bytes, there are  $1024/32 = 2^5$  cache lines.

- a) Index = 5 Bits,
- b) Tag = 32 5 5 = 22 Bits
- c)  $32 \times (32 \times 8 + 22 + 1) = 8928$  bits

# **13-4.** (Errata: Change "48CF0FF" to "48CF0F")

(a) Number of rows =  $1M/(4 \times 4) = 65,536$ 

Index = 16 bits 
$$Tag = 24 - 16 - 3 = 5$$
 bits

- (b)  $1801_{16}$ ,  $9591_{16}$ ,  $19E1_{16}$ ,  $59E0_{16}$  (Assumes main memory address to bytes, not words)
- (c) Yes. no entries have the same index.

# 13-5.\*

- a) See Instruction and Data Caches section on page 635 of the text.
- b) See Write Methods section on page 631 of the text.

#### **Problem Solutions - Chapter 13**

#### 13-6.

Any sequence of instructions and data that share the same indices will cause a unified cache to work poorly and a separate instruction cache and data cache to work well. Recall that the index for direct mapping are the bits from location 2 through 4.

# 13-7. \*

| 000000 00 00 (i0) | 000001 00 00 (i4) | 000001 10 00 (i6) | 000010 10 00 (i10) |
|-------------------|-------------------|-------------------|--------------------|
| 000000 01 00 (i1) | 000011 00 00 (d)  | 00001 11 00 (i7)  | 000011 10 00 (d)   |
| 000000 10 00 (i2) | 000001 01 00 (i5) | 000010 00 00 (i8) | 000010 11 00 (i11) |
| 000000 11 00 (i3) | 000011 01 00 (d)  | 000010 01 00 (i9) | 000011 11 00 (d)   |

# 13-8.

The use of write-allocate with a write-through cache defeats the purpose of write-allocate. The idea behind write-allocate is to load a cache line when a write miss occurs to a word in the line, thus if future writes occur to the same line, no writes to main memory will be required. If write-through is implemented in the cache, a write to main memory is performed anyway, thus write-allocate is a waste of design effort in these caches.

## 13-9.

a) 
$$2^{64}/2^3 = 2^{61}$$
  
b) Byte = 5, Index = 14, Tag = 45

## 13-10.\*

```
a) Effective Access Time = 0.91 * 4ns + 0.09 * 40 ns = 7.24 ns
b) Effective Access Time = 0.82 * 4ns + 0.18* 40 ns = 10.48 ns
c) Effective Access Time = 0.96 * 4ns + 0.04 * 40 ns = 5.44 ns
```

# **Problem Solutions – Chapter 13**

## 13-11.



# 13-12.+



#### Problem Solutions – Chapter 13



#### b) Read Miss:

at least one valid bit = 0: Read data from memory into one of the unused lines, set valid = 1

both valid bits = 1, both dirty = 0: Randomly select one of the lines for replacement.

both valid bits = 1, one dirty bit = 1: Replace the line that has dirty equal to 0.

both valid bits = 1, both dirty bits = 1: Randomly select one of the sets for replacement,

write it back to memory and replace it with the new line from memory. Set dirty = 0.

#### Write Miss:

All cases are the same as the read misses with the exception that the new value is then writen to the cache and the dirty bit is set for all cases.

## 13-13.\*

- a) Each page table handles 512 pages assuming 64-bit words. There are 4263 pages which requires 4263/512 8.33 page tables. So 9 page tables are needed.
- b) 9 directory entries are needed, requiring 1 directory page.
- c) 4263 8\*512 = 167 entries in the last page table.

#### 13-14.

- (a) Miss Address not in cache
- (b) Miss Address in cache: E03B32, but Valid = 0
- (c) Miss Address not in cache
- (d) Miss Address in cache: 657777, but Valid = 0

## 13-15.

32-bit word implies 4 bytes/word

- (a) 4K byte pages implies 12 bit offset which implies 20 bit tags. With 32 entries, associative memory =  $32 \times 20 = 320$  bits.
- (b)  $2^{28} \le 384$  MB  $\le 2^{29}$ , giving a physical address of 29 bits. With a 12 bit offset, the physical page address is 17 bits.  $32 \times (3 + 17) = 640$  bits.

#### 13-16.

| Directory pages |           | = 4                                      |
|-----------------|-----------|------------------------------------------|
| Pages Program 1 | 3224/1024 | = 4                                      |
| Pages Program 2 | 5670/1024 | = 6                                      |
| Pages Program 3 | 1205/1024 | = 2                                      |
| Pages Program 4 | 2069/1024 | = 3                                      |
| Total           |           | = 19 pages x 4096 = 77,824 bytes = 76 KB |

#### **Problem Solutions – Chapter 13**

## 13-17.\*

In section 14-3, it is mentioned that write-through in caches can slow down processing, but this can be avoided by using write buffering. When virtual memory does a write to the secondary device, the amount of data being written is typically very large and the device very slow. These two factors generally make it impossible to do write-through with virtual memory. Either the slow down is prohibitively large, or the buffering cost is just too high.

# 13-18.

If locality of reference did not exist, no benefits would be gained by either virtual memories or caches. Without locality of reference, accesses to both virtual memory and the cache would cause a miss with much greater likelihood. Since any miss incurs more time than direct accesses to cache or memory, system performance would not be significantly improved.