# Lab 1 Report: 5-bit R-2R Ladder DAC

Name: Jameson Stanley Course: VLSI Design

Date: September 25, 2025

#### 1. Introduction

The goal is to Design a 5-R2R Ladder Dac utilizing  $10k\Omega$  resistors in the Electric VLSI design software and preform simulations to confirm the functionality of the design. Then a physical layout can then be implemented using n-well resistors.

## 2. Schematic and Design

#### **R\_Divider Schematic**



#### **R\_Divider Schematic Simulations**

```
--- Operating Point ---
V(vin):
               1
                              voltage
```

V(vout): 0.333333 voltage I(vin):

-3.33333e-05 device current

-3.33333e-05 subckt current Ix(xr\_divide@1:bot): Ix(xr divide@1:in): 3.33333e-05 subckt current Ix(xr\_divide@1:out): subckt\_current

#### **5-bit DAC Schematic**



Using parallel and series reduction it can be found that the output resistance of the 5-bit DAC is roughly around  $10k\Omega$ .

#### 5-bit DAC Schematic Spice simulation

```
C:\Users\Jameson\Desktop\LAB1_VLSIDESIGN\DAC_5bit.spi
                                                                             ×
       --- Operating Point ---
V(b0):
                              voltage
V(b1):
               5
                              voltage
V(b2):
               0
                              voltage
               0
V(b3):
                              voltage
V(b4):
               0
                              voltage
               2.50977
V(net@0):
                              voltage
V(net@1):
               2.51953
                              voltage
V(net@11):
               1.25488
                              voltage
V(net@2):
               1.28906
                              voltage
V(net@3):
               0.703125
                              voltage
V(vout):
               0.46875
                              voltage
I(Rresnwell@0):
                              0.000125488
                                            device_current
               -0.000124023 device_current
I(v1):
I(v2):
               6.44531e-05
                              device current
I(v3):
               3.51562e-05
                              device current
I(v4):
               2.34375e-05
                              device current
I(vin):
               -0.000248535 device current
Ix(xr divide@0:bot):
                              2.34375e-05
                                            subckt current
                              -2.34375e-05 subckt_current
Ix(xr divide@0:in):
Ix(xr divide@0:out):
                                            subckt current
Ix(xr divide@1:bot):
                              5.85937e-05
                                            subckt current
                              -3.51562e-05 subckt current
Ix(xr divide@1:in):
Ix(xr divide@1:out):
                              -2.34375e-05
                                            subckt current
Ix(xr divide@2:bot):
                              0.000123047
                                            subckt current
Ix(xr divide@2:in):
                             -6.44531e-05
                                            subckt current
Ix(xr divide@2:out):
                              -5.85937e-05
                                            subckt_current
Ix(xr_divide@3:bot):
                                            subckt_current
                             -9.76563e-07
                                            subckt current
                              0.000124023
Ix(xr divide@3:in):
```

#### **Delay Analysis**



#### **Theoretical Prediction**

$$\tau = R_{out}C_L$$

$$\tau = (10k\Omega)(10pF) = 100ns$$

$$\tau = (100ns)(0.7) = 70ns$$

## **Actual Analysis**



#### 3. Layout

## **R\_Divider Layout**



#### **R\_Divider Layout Simulation**

--- Operating Point ---

#### **N-Well Resistor Design**

To find the dimensions required for a  $10 \mathrm{k}\Omega$  the equations  $R = R_{sq} * \frac{L}{W}$  can be used knowing that  $R_{sq} = 855 \frac{\Omega}{sq}$  and using a chosen width of 14  $\mu$ m to find the length required for a  $10 \mathrm{k}\Omega$  n-well resistor.

$$R = R_{sq} * \frac{L}{W}$$
 
$$10k\Omega = 855 \frac{\Omega}{sq} * \frac{L}{14\mu m}$$

$$\frac{10k\Omega}{855\frac{\Omega}{sq}} * 14\mu m = L$$

$$L \approx 16$$

## 3.2 DAC Layout



#### DAC Driving a $10k\Omega$ Load



When driving a  $10k\Omega$  load the output voltage is half the original amount. This is caused due to the output resistance of the DAC being  $10k\Omega$  causing the  $10k\Omega$  load to act like a voltage divider, using the formula of a voltage divider that can be confirmed.

$$V_{out} = V_{in} \left( \frac{R_2}{R_1 + R_2} \right)$$

entering in the values  $R_2=10 k\Omega~R_1=10 k\Omega~Vin$ 

## **DRC & LVS Results**

Passed DRC & LVS

## References

Electric VLSI