# Behavioral Model of SiC MOSFET on Hard-Switching Condition

Zhechi Ye Dept. of Electrical Engineering Tsinghua University Beijing, P.R.C yezc15@mails.tsinghua.edu.cn Xudong Wang Dept. of Electrical Engineering Tsinghua University Beijing, P.R.C

Abstract—A behavioral model of SiC MOSFET on hard-switching condition is proposed. The model is based on double pulse test (DPT), in which the SiC MOSFET is combined with a SiC Schottky Barrier Diode (SBD). The nonlinearity of the junction capacitance and parasitic elements in the circuit are considered. To reduce the complexity of commonly proposed models, the model develops average value equations rather than differential equations to describe the circuit and estimate the switching time. The results of calculation and experiments are compared with previously proposed model, which shows that the model can provide a simple prediction of SiC MOSFET hard-switching characteristics.

### Keywords—SiC MOSFET, Modelling

## I. INTRODUCTION

In recent years, power devices with wide-bandgap semiconductor materials, especially silicon carbide (SiC) and gallium nitride (GaN), have been regarded as a promising alternative to Si-based devices because of their superior properties. In most situations, power devices are used as controlled switches in circuit topologies. However, due to their nonideal characteristics, the performances are limited. For many applications that are not suitable for Si-based devices, the requirements (high voltage, high frequency) could be best achieved by SiC MOSFETs due to their low on-state resistances, small parasitic capacitances and high thermal limits. Also, the power density of power converters could be increased greatly by using SiC MOSFETs [1]-[3].

In most applications, models of semiconductor devices are especially important for designing power converters, as they could affect the accuracy of simulations and the system performance.

Recent studies have proposed different models to describe the characteristic of SiC MOSFETs [4]-[6]. Many of them could get accurate calculation of the voltage and current transient process on SiC MOSFET switching conditions. But there are two common problems of these models that restrict their application. Firstly, these models mainly adopt large amount of differential equations to describe the circuit, which though add to the accuracy, will also increase the complexity of calculation. As a result, in terms of large scale simulations, this kind of model will lead to a much longer simulation time and make it not practical. Second, these models depend greatly on the parasitic parameters of the circuits. The accuracy can not be

guaranteed when different type of device or PCB layout is applied.

To reduce the complexity and increase the practicability of SiC MOSFET models, this paper proposed a new behavioral SiC MOSFET model to describe the hard-switching process and estimate transient time. With simple calculation, this model could get acceptable result of estimation compared with experiment results, which allows it to be applied into large scale simulations easily.

#### II. PROPOSED MODEL

The proposed model is based on double pulse test (DPT), which is a typical hard switching test for SiC MOSFET and SiC Schottky Barrier Diode (SBD) (the equivalent circuit is shown in Fig. 1). As transient characteristics of the power devices are best represented by voltage and current waveforms, it is common to exam the whole switching process by different stages of waveforms. The aim of this proposed model is to estimate the time of different stages by calculation and get a complete behavioral model of SiC MOSFET on hard-switching condition.



Fig. 1. DPT equivalent circuit

The switching transition (including turning-on and turning-off) is divided into several different stages, as shown in Fig. 2 and Fig. 3. As shown in Fig. 1, the in put of the DPT circuit is a DC voltage source  $V_{\rm DC}$ , the inductive load is represented as a DC current source  $I_{\rm L}$  during switching transition, and the MOSFET and the SBD are shown in their equivalent circuits. For the SiC MOSFET,  $C_{\rm gd}$ ,  $C_{\rm gs}$  and  $C_{\rm ds}$  are represented for parasitic capacitors, and the gate-drive voltage is  $v_{\rm drive}$  with gate resistance  $R_{\rm g}$ . For the SBD, it is considered as an ideal diode VD with parasitic capacitance  $C_{\rm jD}$  and inductance  $L_{\rm sD}$ . Components  $C_{\rm L}$ ,  $L_{\rm D}$  and  $L_{\rm S}$  are represented for parasitic parameters of traces and device packages.



Fig. 2. Switching waveform of turning-on



Fig. 3. Switching waveform of turning-off

For calculation, some important parameters should be extracted from the datasheet, including parasitic capacitances, tans-conductance of the SiC MOSFET ( $g_{\rm fs}$ ), threshold voltage ( $V_{\rm th}$ ) and miller voltage ( $V_{\rm miller}$ ). Fig. 4 shows typical capacitance curve of the SiC MOSFET. The nonlinearity is obvious. Fig. 5 shows typical transfer characteristics of SiC MOSFET. Both curves are from datasheet of CMF20120D [7].



Fig. 4. Typical Capacitance Curve (CMF20120D)



Fig. 5. Typical Transfer Characteristics (CMF20120D)

To get the capacitance value for calculation, two different typical values for relatively low voltage and high voltage are selected. For example,  $C_{\rm ds}$  could be expressed as:

$$C_{\rm ds} = C_{\rm oss} - C_{\rm rss} \tag{1}$$

And the value for calculation could be derived as:

$$C_{\text{ds1}} = C_{\text{ds}} \mid_{V_{\text{ds}} = \frac{V_{\text{DC}}}{2}} = (C_{\text{oss}} - C_{\text{rss}}) \mid_{V_{\text{ds}} = \frac{V_{\text{DC}}}{2}}$$
 (2)

$$C_{\rm ds2} = C_{\rm ds} \mid_{V_{\rm ds} = V_{\rm DC}} = (C_{\rm oss} - C_{\rm rss}) \mid_{V_{\rm ds} = V_{\rm DC}}$$
 (3)

 $C_{
m gd1}$  and  $C_{
m gd2}$  could be derived similarly. Besides, the junction capacitance  $C_{
m jD}$  of SBD could also be obtained by this method.

To get the value of  $g_{\rm fs}$ ,  $V_{\rm th}$  and  $V_{\rm miller}$ , a tangent line is drawn in the transfer characteristics at half of the load current,

and use its slope for  $g_{\rm fs}$ , intercept for  $V_{\rm th}$  and the voltage at load current  $I_{\rm L}$  for  $V_{\rm miller}$ , as shown in Fig. 5.

In the following, the model is presented with parameters in the circuit and extracted from the datasheet.

#### A. Turn-on Transition (Fig. 2)

**Stage 1** [ $t_0$ ,  $t_1$ ] **turn-on delay time:** In this stage, input capacitance  $C_{\rm iss}$  is charged as  $v_{\rm drive}$  rise to  $V_{\rm CC}$  at  $t_0$ . The MOSFET channel will not turn-on until  $v_{\rm gs}$  reaches  $V_{\rm th}$ . Thus the delay time could be derived as:

$$V_{\rm th} = V_{\rm CC} (1 - \exp(-\frac{t_1 - t_0}{\tau_{\rm incl}}))$$
 (4)

where  $\tau_{\rm iss1} = R_{\rm g} (C_{\rm gs} + C_{\rm gd1})$ . By replacing  $1 - \exp(-\frac{t_1 - t_0}{\tau_{\rm iss1}})$ 

as  $\frac{t_1 - t_0}{\tau_{\text{isol}}}$ , (4) could be further simplified as:

$$t_1 - t_0 = \frac{V_{\text{th}}}{V_{\text{CC}}} \tau_{\text{iss1}}$$
 (5)

**Stage 2**  $[t_1, t_2]$  **current rise time:** In this stage,  $i_d$  starts to rise from zero to reach  $I_L$  as  $v_{gs}$  keeps rising to  $V_{miller}$ , and the SBD current starts to decrease. Besides,  $v_{ds}$  starts to drop as  $i_d$  flow across the parasitic inductance. The input capacitance continues to be charged as:

$$I_{\rm g2} = C_{\rm iss1} \frac{V_{\rm miller} - V_{\rm th}}{t_2 - t_1} \tag{6}$$

where  $I_{\rm g2}$  is the average charging current through gate,  $C_{\rm iss1}=C_{\rm gs}+C_{\rm gd1}$ . And for the drive loop:

$$I_{\rm g2}R_{\rm g} = V_{\rm CC} - \frac{V_{\rm miller} + V_{\rm th}}{2} - L_{\rm S} \frac{I_{\rm L}}{t_2 - t_1}$$
 (7)

Thus, the current rise time could be derived as:

$$t_{2} - t_{1} = \frac{\tau_{\text{iss1}}(V_{\text{miller}} - V_{\text{th}}) + L_{\text{S}}I_{\text{L}}}{V_{\text{CC}} - \frac{V_{\text{miller}} + V_{\text{th}}}{2}}$$
(8)

As the existence of parasitic inductance,  $v_{\rm ds}$  will slightly drop from  $V_{\rm DC}$  to  $V_{\rm ds2}$ , which could be described as:

$$V_{ds2} = V_{DC} - (L_{S} + L_{D}) \frac{I_{L}}{t_{2} - t_{1}}$$
(9)

Stage 3 [ $t_2$ ,  $t_3$ ] voltage falling time I: In this stage,  $v_{\rm ds}$  begins to drop from  $V_{\rm ds2}$  to the boundary voltage of MOSFET as  $V_{\rm miller}-V_{\rm th}$ , and  $v_{\rm gs}$  remains at  $V_{\rm miller}$ .  $C_{\rm oss}$  is discharged at this stage and the impact of SBD cannot be dismissed as it will cause a slight peak current.

J. Wang etc. have built a detailed model of this stage in [4], which takes the reverse recovery process of SBD into calculation. However, it is not easy to obtain those recovery parameters such as snappiness factor and reverse recovery charge. In fact, the major impact is caused by the SBD junction diode and it could be derived much easier. Therefore, equations in [4] could be simplified by neglecting parameters except  $C_{\rm jD}$  as:

$$\frac{V_{\text{ds2}} - V_{\text{miller}} + V_{\text{th}}}{t_3 - t_2} = \frac{V_{\text{CC}} - V_{\text{miller}}}{R_{\text{g}} C_{\text{gd1}} + \frac{C_{\text{oss1}} + C_{\text{jD}} + C_{\text{L}}}{g_{\text{fig}}}}$$
(10)

where  $C_{\rm oss1} = C_{\rm ds1} + C_{\rm gd1}$  . And the stage time could be derived as:

$$t_3 - t_2 = \frac{V_{\text{ds2}} - V_{\text{miller}} + V_{\text{th}}}{V_{\text{CC}} - V_{\text{miller}}} (R_{\text{g}} C_{\text{gd1}} + \frac{C_{\text{oss1}} + C_{\text{jD}} + C_{\text{L}}}{g_{\text{fs}}}) \quad (11)$$

Stage 4 [ $t_3$ ,  $t_4$ ] voltage falling time II: In this stage, the SiC MOSFET goes into ohmic region and  $v_{\rm gs}$  continues to remain at  $V_{\rm miller}$ .  $C_{\rm gd}$  is being discharged as:

$$I_{g4} = C_{gd2} \frac{V_{miller} - V_{th}}{t_4 - t_3}$$
 (12)

where  $I_{\rm g4}$  is the average gate current, and could be expressed as:

$$I_{\rm g4} = \frac{V_{\rm CC} - V_{\rm miller}}{R_{\rm g}} \tag{13}$$

The stage time could be derived as:

$$t_4 - t_3 = \frac{V_{\text{miller}} - V_{\text{th}}}{V_{\text{CC}} - V_{\text{miller}}} R_{\text{g}} C_{\text{gd2}}$$
 (14)

**Stage 5** [ $t_4$ ,  $t_5$ ] **on-state operation:** In this stage,  $v_{\rm ds}$  and  $i_{\rm d}$  will no longer be controlled by  $v_{\rm gs}$ . Then the drain current will vibrate for a short time. Because this vibration only causes

smaller conduction loss compared with former stages, and it is difficult to calculate due to the loss of gate control, this process is not considered in the model. After vibrating,  $i_{\rm d}$  keeps at  $I_{\rm L}$  and only conduction loss exists.

## B. Turn-off Transition (Fig. 3)

Stage 6 [ $t_5$ ,  $t_6$ ] turn-off delay time: In this stage,  $v_{\rm drive}$  drops to  $V_{\rm EE}$  and  $v_{\rm ds}$  will not increase until  $v_{\rm gs}$  drops to  $V_{\rm miller}$ .  $C_{\rm iss}$  is being discharged in this stage, and the delay time could be derived as:

$$V_{\text{miller}} = V_{\text{EE}} (1 - \exp(-\frac{t_6 - t_5}{\tau_{\text{iss2}}})) + V_{\text{CC}} \exp(-\frac{t_6 - t_5}{\tau_{\text{iss2}}})$$
 (15)

where  $\tau_{\rm iss2} = R_{\rm g} (C_{\rm gs} + C_{\rm gd2})$ . Similarly as (4), this could be simplified as:

$$t_6 - t_5 = \frac{V_{\rm CC} - V_{\rm miller}}{V_{\rm CC} - V_{\rm EE}} \tau_{\rm iss2}$$
 (16)

Stage 7 [ $t_6$ ,  $t_7$ ] voltage rise time I: In this stage, the SiC MOSFET is still working at ohmic region.  $i_{\rm d}$  stays at  $I_{\rm L}$  until  $v_{\rm ds}$  rises to  $V_{\rm miller}-V_{\rm th}$  at  $t_7$ .  $v_{\rm gs}$  remains at  $V_{\rm miller}$  and impact of  $L_{\rm S}$  is neglectable. Similarly as stage 4, this process could be represented as:

$$I_{g7} = C_{gd2} \frac{V_{\text{miller}} - V_{\text{th}}}{t_7 - t_6} = \frac{V_{\text{miller}} - V_{\text{EE}}}{R_{g}}$$
 (17)

And the stage time could be solved as:

$$t_7 - t_6 = \frac{V_{\text{miller}} - V_{\text{th}}}{V_{\text{miller}} - V_{\text{FF}}} R_{\text{g}} C_{\text{gd2}}$$
 (18)

Stage 8 [ $t_7$ ,  $t_8$ ] voltage rise time II: In this stage, the SiC MOSFET reaches saturation region, and  $v_{\rm ds}$  will rise rapidly to  $V_{\rm DC}$  at  $t_8$ .  $i_{\rm d}$  and  $v_{\rm gs}$  start to fall, which will reach  $I_{\rm d8}$  and  $V_{\rm gs8}$  at  $t_8$ .  $C_{\rm oss}$  and  $C_{\rm jD}$  are charged at this stage, which should be taken into consideration. According to [5],  $C_{\rm gs}$  is neglected when considering the gate current. The process could be expressed as:

$$I_{\rm L} - I_{\rm d8} = (C_{\rm jD} + C_{\rm L}) \frac{dV_{\rm ds}}{dt}$$
 (19)

$$I_{\rm L} - I_{\rm ch8} = (C_{\rm jD} + C_{\rm L} + C_{\rm oss}) \frac{dV_{\rm ds}}{dt}$$
 (20)

$$I_{g8} = C_{gd1} \frac{dV_{ds}}{dt} \tag{21}$$

where  $I_{ch8}$  is the channel current, which is represented as:

$$I_{\rm ch8} = g_{\rm fs} (V_{\rm gs8} - V_{\rm th}) \tag{22}$$

In this stage, the voltage drop across the parasitic inductance is neglectable as the discussion in [4]. The gate current could also be calculated as:

$$I_{g8}R_{g} = V_{gs8} - V_{EE} \tag{23}$$

By solving (19) ~ (23),  $I_{d8}$  could be expressed as:

$$I_{d8} = I_{L} - \frac{(C_{jD} + C_{L})(I_{L} + (V_{th} - V_{EE})g_{fs})}{g_{fs}R_{\sigma}C_{od1} + C_{jD} + C_{L} + C_{oss}}$$
(24)

and the channel current:

$$I_{\text{ch8}} = I_{\text{L}} - \frac{(C_{\text{jD}} + C_{\text{L}} + C_{\text{oss}})(I_{\text{L}} + (V_{\text{th}} - V_{\text{EE}})g_{\text{fs}})}{g_{\text{fs}}R_{o}C_{\text{edl}} + C_{\text{iD}} + C_{\text{L}} + C_{\text{oss}}}$$
(24)

Rewriting (19) with average current and voltage as:

$$\frac{I_{\rm L} - I_{\rm d8}}{2} = (C_{\rm jD} + C_{\rm L}) \frac{V_{\rm DC} - V_{\rm miller} + V_{\rm th}}{t_{\rm g} - t_{\rm \gamma}}$$
(25)

Meanwhile,  $V_{\rm gs8}$  could also be derived using (22) and (25). The stage time could be calculated as:

$$\frac{t_8 - t_7 = 2(g_{fs}R_gC_{gd1} + C_{jD} + C_L + C_{oss})(V_{DC} - V_{miller} + V_{th})}{I_L + (V_{th} - V_{EE})g_{fs}}$$
(26)

Stage 9 [ $t_8$ ,  $t_9$ ] current falling time: In this stage,  $v_{\rm gs}$  and  $i_{\rm d}$  continues to fall and the load current begins to divert from SiC MOSFET to SBD. When  $v_{\rm gs}$  reaches  $V_{\rm th}$  at  $t_9$ ,  $i_{\rm d}$  reduces to zero. Similarly as stage 2,  $C_{\rm iss}$  is discharged as:

$$I_{g9} = C_{iss1} \frac{V_{gs8} - V_{th}}{t_0 - t_o} = C_{iss1} \frac{I_{ch8}}{g_{c.}(t_0 - t_o)}$$
(27)

The decreasing current will induce a voltage across the parasitic inductance, and for the drive loop it could be expressed as:

$$I_{g9}R_{g} = \frac{V_{\text{miller}} + V_{\text{th}}}{2} - V_{\text{EE}} - L_{S} \frac{I_{\text{ds8}}}{t_{9} - t_{8}}$$
 (28)

By substituting (28) into (27), the stage time could be derived as:

$$t_9 - t_8 = \frac{\tau_{\text{iss1}} I_{\text{ch8}} + g_{\text{fs}} L_{\text{S}} I_{\text{ds8}}}{g_{\text{fs}} (\frac{V_{\text{miller}} + V_{\text{th}}}{2} - V_{\text{EE}})}$$
(29)

**Stage 10** [ $t_9$ ,  $\infty$ ] **off-state operation:** In this stage,  $v_{\rm gs}$  falls to  $V_{\rm EE}$  gradually, and the channel current of SiC MOSFET will be zero.  $v_{\rm ds}$  will have ringing phenomena due to parasitic parameters in the circuit and causing drain-source current ripples. Similarly as stage 5, this ringing phenomena is not considered in the model. After that, the load current will totally flow though SBD, and only conduction loss exists.

## III. COMPARISON OF EXPERIMENTAL RESULT AND CALCULATION

A test-bench of DPT is built to verify the proposed model. The SiC MOSFET under test is CMF20120D and the SBD is C4D30120D, both from Cree Inc.

The  $V_{\rm DC}$  is set at 500V, and  $v_{\rm drive}$  is set at 20V for turn-on transient and -5V for turn-of transient. The load current is kept at 18.3A and gate resistance  $R_{\rm g}$  is changed from 5ohm to 20ohm to change the working condition of the SiC MOSFET. The experimental results are compared with calculations using both the model in this article and the model in [5].

Fig. 6 shows the turn-on time with different gate resistances. Two models get similar calculation results, and total turn-on time have about 60 ns error compared with experimental data. Fig. 7 shows the current rise time of turn-on transition, and the calculated time have about 5~20 ns error compared with experiment, which indicates that the error in total turn-on time calculation is mainly caused in voltage falling stages. For further improvement, more detailed discussion on voltage falling time is supposed to be done.



Fig. 6. Turn-on Time with Different Gate Resistances



Fig. 7. Current Rise Time with Different Gate Resistances

Fig. 8 shows the turn-off time with different gate resistances and Fig. 9 shows the voltage rise time. Unlike turn-on transition, calculation results by two models have great difference in turn-off transition, and the model proposed in this article is more accurate than Peng's model in [4].



Fig. 8. Turn-Off Time with Different Gate Resistances



Fig. 9. Voltage Rise Time with Different Gate Resistances

Compared with models in [4] and [6], which use differential equations to calculate the MOSFET switching transitions, the model proposed in this paper only uses average value equations. Although the former could describe some details like ringing phenomena, solving those differential equations always takes longer time than algebraic equations. Besides, as switching time is important for designing and sometimes those details are neglectable, the model in this paper may have advantage over the former ones.

For future researches, the accuracy of the proposed model could be furtherly improved, especially for the turn-on transition. To obtain a better hard-switching turn-on transition model, detailed studies should be focused on SBD, which has a great impact on voltage falling times and is not thoroughly considered in this MOSFET model.

#### IV. CONCLUSION

A behavioral model of SiC MOSFET on hard-switching condition is proposed. Nonlinearity in the junction capacitance of SiC MOSFET, diode junction capacitance and parasitic elements in the circuit are considered in the model. The comparison with the experimental results shows that the model can provide a simple prediction of SiC MOSFET switching time on hard-switching condition, which allows it to be applied on large scale simulations or other circuit design applications.

#### REFERENCES

- [1] Dimitrijev S. SiC power MOSFETs: The current status and the potential for future development[C]// IEEE, International Conference on Microelectronics. IEEE, 2017:29-34.
- [2] Mantooth H A, Peng K, Santi E, et al. Modeling of Wide Bandgap Power Semiconductor Devices—Part I[J]. IEEE Transactions on Electron Devices, 2015, 62(2):434-442.
- [3] Chen K, Zhao Z, Yuan L, et al. The Impact of Nonlinear Junction Capacitance on Switching Transient and Its Modeling for SiC MOSFET[J]. IEEE Transactions on Electron Devices, 2015, 62(2):333-338
- [4] J. Wang, H. S. Chung, and R. T. Li, Characterization and Experimental Assessment of the Effects of Parasitic Elements on the MOSFET Switching Performance, IEEE Transactions on Power Electronics, Vol.28, No.1, January 2013.

- [5] Peng, Kang, S. Eskandari, and E. Santi. "Analytical loss model for power converters with SiC MOSFET and SiC Schottky diode pair." Energy Conversion Congress and Exposition IEEE, 2015:6153-6160.
- [6] M. R. Ahmed, R. Todd, and J. Forsyth, Predicting SiC MOSFET Behavior Under Hard-Switching, Soft-Switching, and False Turn-On Conditions, IEEE Transactions on Industrial Electronics, Vol.64, No.11, November 2017.
- [7] Cree, Inc. CMF20120D datasheet[EB/OL]. 2015 [2017-06-02]. http://www.wolfspeed.com/cmf20120d.
- [8] Cree, Inc. C4D30120D datasheet[EB/OL]. 2016 [2017-06-02]. http://www.wolfspeed.com/c4d30120d.
- [9] Kraus, R., & Castellazzi, A. (2016). A physics-based compact model of sic power mosfets. IEEE Transactions on Power Electronics, 31(8), 5863-5870.
- [10] Scott, R. S., Franz, G. A., & Johnson, J. L. (1991). An accurate model for power dmosfets including interelectrode capacitances. Power Electronics IEEE Transactions on, 6(2), 192-198.
- [11] Mudholkar, M., Ahmed, S., Ericson, M. N., Frank, S. S., Britton, C. L., & Mantooth, H. A. (2014). Datasheet driven silicon carbide power mosfet model. IEEE Transactions on Power Electronics, 29(5), 2220-2228.
- [12] Agrawal, B., Freindl, M., Bilgin, B., & Emadi, A. (2017). Estimating switching losses for SiC MOSFETs with non-flat miller plateau region. Applied Power Electronics Conference and Exposition (pp.2664-2670). IEEE.
- [13] Wang, J., Zhao, T., Li, J., Huang, A. Q., Callanan, R., & Husna, F., et al. (2008). Characterization, modeling, and application of 10-kv sic mosfet. IEEE Transactions on Electron Devices, 55(8), 1798-1806.
- [14] Mcnutt, T. R., Hefner, A. R., Mantooth, H. A., Berning, D., & Ryu, S. H. (2007). Silicon carbide power mosfet model and parameter extraction sequence. IEEE Transactions on Power Electronics, 22(2), 353-363.
- [15] Sun, K., Wu, H., Lu, J., Xing, Y., & Huang, L. (2014). Improved modeling of medium voltage sic mosfet within wide temperature range. IEEE Transactions on Power Electronics, 29(5), 2229-2237.