# Digital Systems L2 - Computer Systems

#### Fang Yuan

School of Electronics Science and Engineering Nanjing University Nanjing 210046

2022



- Data Transferring
  - Modes of Transferring
  - Polling
  - Programmable Parallel Interface
  - Interrupts
  - DMA
  - Serial Communication
  - Analog and Digital





#### Interface between CPU and Devices Data Address Status I/0 Data device Controls CPU Interface WR RD

- Data, byte(parallel) or bit (serial)
- Addresses, identifying devices
- Control signals: read/write, clock, etc. CPU  $\rightarrow$  Device.
- Status, informing CPU if data is available.



## Polling



CPU reads status during waiting loop, until the device is ready for reading or writing.





Device informs CPU when it is ready. CPU doesn't need to wait the status.





## Transferring by DMA



During transferring, bus is controlled by DMAC.











# Polling Input







# Polling Output







# Polling Output







# Programmable Parallel Interface









| A1 | A0 | RD | WR | CS | Operation           |
|----|----|----|----|----|---------------------|
| 0  | 0  | 0  | 1  | 0  | Data bus ⇔Port A    |
| 0  | 1  | 0  | 1  | 0  | Data bus ⇔Port B    |
| 1  | 0  | 0  | 1  | 0  | Data bus ⇔Port C    |
| 0  | 0  | 1  | 0  | 0  | Data bus ⇒Port A    |
| 0  | 1  | 1  | 0  | 0  | Data bus ⇒Port B    |
| 1  | 0  | 1  | 0  | 0  | Data bus ⇒Port C    |
| 1  | 1  | 1  | 0  | 0  | Data bus ⇒Control   |
| _  | _  | _  | _  | 1  | Data bus ⇒tri-state |
| 1  | 1  | 0  | 1  | 0  | Data bus ⇒tri-state |
|    | _  | 1  | 1  | 0  | Disable             |





Port A, B and C with only one command word. Mode 0, 1, 2 for Port A, mode 0, 1 for port B.



# **Interrupts**

#### Concept

An interrupt is an input signal to CPU indicating an event to be processed. CPU may break its work to process this request, and then back to the breakpoint.

Interrupts are commonly used by hardware to indicate electronic or physical state changes that require attention.



# Types of Interrupts

Interrupts may be internal (CPU) or external (devices).

- internal:
  - Exception/Trap
  - Software (interrupt instructions, used as global function call)
- external, from devices. (Also called hardware interrupts)
  - Maskable interrupts CPU may ignore them.
  - Non-maskable interrupts





# Processes of an Interrupt

#### A typical interrupt process runs as follow:

- Interrupt request.
- Preparations.
- Interrupt Service Routine (programmer's job).
- Interrupt return.

#### IR<sub>0</sub>

- For maskable interrupt, check permissions, mask bits, privilege, etc., mark Interrupt Flag, mask other maskable interrupts, then send INTA(INTerrupt Acknowledge).
- For Non-maskable interrupt, mask other interrupts, send INTA.





#### A typical interrupt process runs as follow:

- Interrupt request.
- Preparations.
- Interrupt Service Routine (programmer's job).
- Interrupt return.

#### What CPU automatically does

- Disable other interrupts.
- Save breakpoint (onto stack) for later use (return).
- Jump to ISR.





# Processes of an Interrupt

#### A typical interrupt process runs as follow:

- Interrupt request.
- Preparations.
- Interrupt Service Routine (programmer's job).
- Interrupt return.

#### IR<sub>0</sub>

- saves processor's state (for safety return).
- enables other interrupts (optional, for nested interrupts).
- real task.
- retrieves state.





# Processes of an Interrupt

#### A typical interrupt process runs as follow:

- Interrupt request.
- Preparations.
- Interrupt
  Service Routine
  (programmer's
  job).
- Interrupt return.

# Different from normal return

Return from interrupts or from subroutines uses different instruction.





# Polling-Interrupt and Hardware Interrupt











#### Features:

- 8 priority levels(64 levels when cascaded)
- Programmable priority and masking
- Programmable interrupt vector







#### Interrupts

Interrupt request
and acknowledge

- IR $_0 \sim IR_7$ , interrupt request from devices
- INT,interrupt request to CPU or master
- INTA,interrupt acknowledge





#### Cascade

 $\label{eq:CAS_0} \begin{array}{l} \text{Cascade CAS}_2 \sim \\ \text{CAS}_0, \text{output(master)} \\ \text{or input(slave)} \end{array}$ 







#### Control Logic

Controls, Read/write, etc., connect to CPU.







# Programming 8259A

 $\bigcirc$  ICW1, A0=0, D4=1.

| A0 | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  |
|----|----|----|----|----|----|-----|-----|-----|
| 0  | A7 | A6 | A5 | 1  | TM | ADI | SGL | IC4 |

O ICW2,

| Master | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 |
|--------|----|----|----|----|----|----|----|----|
| Slave  | ×  | ×  | ×  | ×  | ×  | D2 | D1 | D0 |

| A0 | D7 | D6 | D5 | D4   | D3  | D2  | D1   | D0       |
|----|----|----|----|------|-----|-----|------|----------|
| 1  | 0  | 0  | 0  | SFNM | BUF | M/S | AEOI | $\mu$ PM |





OCW1 to OCW3 can be accessed in any order after PIC initialized.

OCW1, Interrupt mask

| A0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|----|
| 1  | M7 | М6 | M5 | M4 | М3 | M2 | M1 | MΘ |

Interrupt  $IR_i$  is masked when  $M_i$  is set to 1

● OCW2, priority. A0=0, D4 D3=00.

| A0 | D7 | D6 | D5  | D4 | D3 | D2 | D1 | D0 |
|----|----|----|-----|----|----|----|----|----|
| 0  | R  | SL | EOI | 0  | 0  | L2 | L1 | L0 |

● OCW3, Polling mode. A0=0, D4 D3=01.

| A0 | D7 | D6   | D5  | D4 | D3 | D2 | D1 | D0  |
|----|----|------|-----|----|----|----|----|-----|
| 0  | 0  | ESMM | SMM | 0  | 1  | Р  | RR | RIS |



#### A Cascaded structure can manager more devices.





# Interrupt programming

- Disable interrupt
- ② Initializing interrupt controller(may be initialized during booting)
- Setting interrupt vector table
- Enable interrupt

Interrupt service routine and interrupt setting are programmed parallel. OCWs of PIC can be accessed at any time during program. Some applications need to backup modified interrupt vector table entries and retrieve them later.



- During data transferring, CPU read from memory/device, write to memory/device without any processing.
- Direct memory access (DMA) is a feature of computer systems that allows certain hardware subsystems to access memory, independent of the CPU.
- DMA controller works under the direction of CPU. DMA is suitable for large, fast transferring.





#### Functions of DMAC

- DMA request (or bus request)
- Bus mastering
- Transferring (read/write, modifying) address, counter)
- Signaling to CPU (interrupt)

A DMA event requests bus controlling from CPU. DMA interrupts inform CPU postprocessing.









#### Serial Ports

Serial communication must take followings into account:

- When bit begins
- How many bits in a word
- Error check reliability (often in a long distance application)
- Protocols.

Serial transferring are widely used in modern computer systems: RS-232, SPI, USB, I2C, I2S(sound system), SATA, Ethernet, 1-wire, PCIe, and more.







- Send: CPU writes date into TX-register.
- Receive: Data send into RX-register
  - Parity Error
  - Framing Error
  - Overrun Error



#### RS-232, Recommended Standard 232 refers to a standard for serial transmission.





IIC (or  $I^2C$ , Inter-Integrated Circuit) is a synchronous, multi-master, multi-slave, packet switched, single-ended, serial (half-duplex) computer bus.



## I2C Timing

I2C is widely used for attaching lower-speed (0.1-5Mbit/s) peripheral ICs to processors and microcontrollers in short-distance, intra-board communication.







using a master-slave architecture.

The Serial Peripheral Interface (SPI) is a synchronous serial communication interface specification (developed by Motorola) used for short-distance communication.

SPI devices communicate in full duplex mode





# SPI Timing





A DAC converts a finite-precision number (fixed-point binary) into a physical quantity (voltage, etc.).

### Binary-weighted DAC



$$\label{eq:Vout} \mathbf{V}_{\text{out}} = -\mathbf{V}_{\text{ref}} \frac{\mathbf{R}_{\text{F}}}{\mathbf{R}} \sum_{\mathbf{i}=0}^{\mathbf{n}-1} \mathbf{a}_{\mathbf{i}} 2^{-\mathbf{i}}$$



A DAC converts a finite-precision number (fixed-point binary) into a physical quantity (voltage, etc.).

#### R-2R ladder DAC



$$V_{\text{out}} = -V_{\text{ref}} \frac{R_F}{R} \sum_{i=0}^{n-1} a_i 2^{-i}$$



### ADC

An ADC converts a continuous-time and continuous-amplitude analog signal to a discrete-time and discrete-amplitude digital signal.

The performance of an ADC is primarily characterized by its bandwidth (sampling rate) and signal-to-noise ratio (SNR) (resolution).













### Dual Slope ADC Zero-cross Analog Input Vi Integrator Comparator Vref Vref Control Clock Counter D0-D7







# Simple IO Devices





# Simple IO Devices





## Summary

- Data transferring in may ways:
  - Direct
  - Polling, interfaces
  - Interrupt, Concepts about interrupt
  - Procedure of DMA
- Programmable interfaces (Programmable Interrupt Controller, Programmable Parallel Interface.)
- Transferring via Serial Port
- Ananlgue and Digital Converters.

