### Design A: Moore-type FSM

- Sequence detector: Detects input test vector that contains the sequence of 100.
- Mealy state diagram
- VHDL code (you need to modify the code for Lab 10 to detect "100")

## FSM: Moore-type

- User defined signal:
  - TYPE State\_type IS (A, B, C);
    - SIGNAL y : State\_type;
  - Automatically indexing
- FSM: Lines 11-37
  - Asynchronous RESETN
  - First combination circuit and flip-flop (together)
- Output: Concurrent statement (second combination circuit)

```
LIBRARY ieee;
2 USE ieee.std logic 1164.all;
   ENTITY simple IS
4
          PORT (
                     Clock, Resetn, w: IN
                                            STD LOGIC;
                                             STD LOGIC);
                                 : OUT
   END simple;
   ARCHITECTURE Behavior OF simple IS
          TYPE State type IS (A, B, C);
          SIGNAL y: State type;
   BEGIN
11
          PROCESS (Resetn, Clock)
12
           BEGIN
13
               IF Resetn = '0' THEN
14
                     v \leq A:
15
               ELSIF (Clock'EVENT AND Clock = '1') THEN
16
                     CASE y IS
17
                           WHEN A =>
18
                                 IF w = '0' THEN
19
                                       y \leq A;
20
                                 ELSE
21
                                       y \le B;
22
                                 END IF;
23
                           WHEN B =>
24
                                 IF w = '0' THEN
25
                                       y \leq A;
26
                                 ELSE
27
                                       y \le C;
28
                                 END IF;
29
                           WHEN C \Rightarrow
30
                                 IF w = '0' THEN
31
                                       y \leq A;
32
                                 ELSE
33
                                       y \le C;
34
                                 END IF;
35
                     END CASE;
36
               END IF;
37
          END PROCESS;
          z \le '1' WHEN y = C ELSE '0';
39 END Behavior;
```

# FSM: Moore-type (another style)

```
ARCHITECTURE Behavior OF simple IS
    TYPE State type IS (A, B, C);
    SIGNAL y present, y next : State type;
BEGIN
    PROCESS (w, y present)
    BEGIN
        CASE y present IS
             WHEN A =>
                 IF w = '0' THEN
                     y next \leq A;
                 ELSE
                      y next \leq B;
                 END IF;
             WHEN B =>
                 IF w = '0' THEN
                     y next \leq A;
                 ELSE
                      y next \leq C;
                 END IF;
             WHEN C =>
                 IF w = '0' THEN
                      y next \leq A;
                 ELSE
                      y next \le C;
             END IF;
        END CASE;
    END PROCESS;
```

- Separate processes for first combination circuit and flip-flops
- Output: Concurrent statement (second combination circuit)

```
PROCESS (Clock, Resetn)
BEGIN

IF Resetn = '0' THEN

y_present <= A;

ELSIF (Clock'EVENT AND Clock = '1') THEN

y_present <= y_next;

END IF;

END PROCESS;

z <= '1' WHEN y_present = C ELSE '0';

END Behavior;
```

#### Continuing at the right column...

## Design B: Mealy-type FSM

- Sequence detector: Detects input test vector that contains the sequence of 100.
- Mealy state diagram
- VHDL code (you need to modify the code for Lab 10 to detect "100")

# FSM: Mealy-type

- First process
  - Asynchronous RESETN
  - First combination circuit and D flip-flops
- Second process:
  - Second combination circuit: output

```
LIBRARY ieee;
USE ieee.std logic 1164.all;
ENTITY mealy IS
    PORT (Clock, Resetn, w: IN STD LOGIC;
                                : OUT STD LOGIC);
END mealy;
ARCHITECTURE Behavior OF mealy IS
    TYPE State type IS (A, B);
    SIGNAL y : State type;
BEGIN
    PROCESS (Resetn, Clock)
    BEGIN
          IF Resetn = '0' THEN
               v \leq A:
          ELSIF (Clock'EVENT AND Clock = '1') THEN
               CASE y IS
                     WHEN A =>
                          IF w = 0' \text{ THEN } y \leq A;
                          ELSE y \leq B;
                          END IF:
                     WHEN B =>
                          IF w = 0' THEN y \le A;
                          ELSE y \le B;
                          END IF;
               END CASE:
          END IF;
    END PROCESS:
    PROCESS (y, w)
    BEGIN
          CASE y IS
             WHEN A =>
               z \le '0':
             WHEN B \Rightarrow
               z \le w:
          END CASE:
    END PROCESS:
END Behavior;
```