

EE 566 System on Chip Design Spring 2024 Lab2
Yiğit Bektaş GÜRSOY
S042073

Class Lecturer: İlker Hamzaoğlu

## 1. Verilog Source Files

### • SearchWindowMemory.v:

Implements the memory that stores the search window data used in the motion estimation process.

## • ReferenceBlockMemory.v:

Stores the reference block data that is compared against the search window data during motion estimation.

#### • ControlUnit.v:

Manages the control signals for coordinating the operations of different components in the motion estimation hardware.

## Datapath.v:

Defines the data path for processing the input data, performing the necessary computations for motion estimation.

### • InstantMinComp.v:

Computes the minimum value instantaneously, used for determining the best match in motion estimation.

### • MinTrackerComp.v:

Tracks the minimum values over multiple comparisons to find the optimal motion vector.

### • MotionEstimationTop.v:

Top-level module that integrates all submodules and coordinates the overall motion estimation process.

### ProcessingElements.v:

Contains the array of processing elements that perform the core computations for motion estimation, such as calculating the Sum of Absolute Differences (SAD).

## 2. Verilog Testbench Files

## • randblock\_gen.py:

Generates random blocks for use in motion estimation testing.

### • min SAD.py:

Computes the minimum Sum of Absolute Differences (SAD) in software for comparison with hardware results.

## • ME\_tb.v:

Testbench for the Motion Estimation hardware. It initializes signals, loads data from text files into memories, and compares hardware and software results.

### SearchWindowMemory\_hw.txt:

Contains binary data for initializing the search window memory in the testbench.

## • ReferenceBlock\_hw.txt:

Contains binary data for initializing the reference block memory in the testbench.

### • SearchWindowMemory\_sw.txt:

Contains decimal data for initializing the search window memory in the software.

## • ReferenceBlock\_sw.txt:

Contains decimal data for initializing the reference block memory in the software.

### • min\_SAD.txt:

Contains the expected minimum SAD value calculated by the software for comparison with the hardware result.

# 3. Reports

FPGA MODEL: Nexys-A7-100T





create\_clock -name sysclk -period 32 -waveform {0 16} [get\_ports in\_clk]

Design Timing Summary



Timing Report





Simulation and TCL console output



Python SAD Results

SAD results from Python and SAD results generated by PEs in hardware are exactly the same. As seen in the simulation above, the SAD value in the behavioral simulation results gives the same result when compared with the software output. This shows that the circuit is working correctly. In addition, the number of clock cycles required to calculate the minimum SAD of the hardware is printed on the TCL console.