# Lab6

Workload optimized SOC – baseline

## Content

- Specification
  - Firmware
    - Matrix Multiplication
    - Quick Sort
    - FIR
    - ISR UART/rx & tx
  - Hardware
    - Lab4-1 exmem
    - UART
- Verification
  - Simulation
  - FPGA Implementation
    - Block Design
    - Notebook

# Firmware – Matrix Multiplication

• 4\*4 matrix matrix multiplication

```
1 cd ~/caravel-soc_fpga-lab/lab-wlos_baseline/testbench/counter_la_mm
2 source run_clean
3 source run_sim
```

## Firmware – Quick Sort

• 10-elements quick sort

```
1 cd ~/caravel-soc_fpga-lab/lab-wlos_baseline/testbench/counter_la_qs
2 source run_clean
3 source run_sim
```

#### Firmware – FIR

• Same as Lab4-1

```
1 cd ~/caravel-soc_fpga-lab/lab-wlos_baseline/testbench/counter_la_fir
2 source run_clean
3 source run_sim
```

# **Under Testbench Under Firmware** counter\_la\_uart.c isr.c uart.c UART R/W Function Define Interrupt service routine for UART Receiver Main Firmware user\_uart.h

Define Configuration Register for UART

# Configuration Register for UART

**USER** project UART base address

- reg\_rx\_data: 32'h3000\_0000

reg\_tx\_data: 32'h3000\_0004

- reg\_uart\_stat: 32'h3000\_0008

- reg\_baud\_rate: 32'h3000\_000c

Note that we don't implement reg\_baud\_rate design in hardware design, you can modify the design if you want to use higher baud rate for better performance.

# **Configuration Register for UART**



Register bits explanation in our design

| Bits   | Name               | Access | Reset<br>Value | Description                                                                                                                                                                                                                                                                                                                                                                   |
|--------|--------------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31 - 8 | Reserved           | N/A    | 0h             | Reserved                                                                                                                                                                                                                                                                                                                                                                      |
|        |                    |        |                | Indicates that a parity error has occurred after the last time the status register was read. If the UART is configured without any parity handling, this bit is always 0.                                                                                                                                                                                                     |
| ,      | Tunty Error        | Redd   | 011            | This bit is cleared when the status register is read.  0 = No parity error has occurred  1 = Parity error has occurred                                                                                                                                                                                                                                                        |
| 6      | Frame Error        | Read   | 0h             | Indicates that a frame error has occurred after the last time the status register was read. Frame error is defined as detection of a stop bit with the value of. The receive character is ignored and not written to the receive FIFO.  This bit is cleared when the status register is read.  0 = No frame error has occurred  1 = Frame error has occurred                  |
| 5      | Overrun Error      | Read   | 0h             | Indicates that a overrun error has occurred after the last time the status register was read. Overrun is when a new characte has been received but the receive FIFO is full. The received character is ignored and not written into the receive FIFO. This bit is cleared when the status register is read.  0 = No overrun error has occurred 1 = Overrun error has occurred |
|        |                    |        |                | Indicates that interrupts is enabled.                                                                                                                                                                                                                                                                                                                                         |
| +      | Intr Enabled       | Read   | - 01.          | 0 = Interrupt is disabled<br>1 = Interrupt is enabled                                                                                                                                                                                                                                                                                                                         |
| 3      | Tx FIFO Full       | Read   | 0h             | Indicates if the transmit FIFO is full.  0 = Transmit FIFO is not full  1 = Transmit FIFO is full                                                                                                                                                                                                                                                                             |
| 2      | Tx FIFO Empty      | Read   | 01h            | Indicates if the transmit FIFO is empty.  0 = Transmit FIFO is not empty  1 = Transmit FIFO is empty                                                                                                                                                                                                                                                                          |
| 1      | Rx FIFO Full       | Read   | 0h             | Indicates if the receive FIFO is full.  0 = Receive FIFO is not full  1 = Receive FIFO is full                                                                                                                                                                                                                                                                                |
|        | Du FIFO Valid Data | Danel  | 01-            | Indicates if the receive FIFO has data.                                                                                                                                                                                                                                                                                                                                       |
|        | The second Date    | 11000  |                | 1 = Receive FIFO has data                                                                                                                                                                                                                                                                                                                                                     |

Register bits explanation in Xilinx UART IP

#### uart.c

```
__attribute__ ( ( section ( ".mprj" ) ) ) uart_write(int n)
  while(((reg uart stat>>3) & 1));
  reg_tx_data = n;
oid __attribute__ ( ( section ( ".mprj" ) ) ) uart_write_char(char c)
  if (c == '\n')
     uart_write_char('\r');
  // wait until tx full = 0
  while(((reg_uart_stat>>3) & 1));
  reg_tx_data = c;
oid __attribute__ ( ( section ( ".mprj" ) ) ) uart_write_string(const char *s)
  while (*s)
    uart_write_char(*(s++));
har __attribute__ ( ( section ( ".mprj" ) ) ) uart_read_char()
  if((((reg_uart_stat>>5) | 0) == 0) && (((reg_uart_stat>>4) | 0) == 0)){
     for(int i = 0; i < 1; i++)
         asm volatile ("nop");
     word = reg_rx_data;
  return word;
 t __attribute__ ( ( section ( ".mprj" ) ) ) uart_read()
  if((((reg_uart_stat>>5) | 0) == 0) && (((reg_uart_stat>>4) | 0) == 0)){
     for(int i = 0; i < 1; i++)
         asm volatile ("nop");
      num = reg_rx_data;
  return num;
```

In this firmware code, we define some basic function to realize the UART function. You can also modify it or add extra function depends on your need.

## counter\_la\_uart.c

```
reg mprj io 31 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_30 = GPIO_MODE_MGMT_STD_OUTPUT;
reg_mprj_io_29 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 28 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_27 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 26 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_25 = GPIO_MODE_MGMT_STD_OUTPUT;
reg_mprj_io_24 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 23 = GPIO MODE MGMT STD OUTPUT;
reg mprj io 22 = GPIO MODE MGMT STD OUTPUT;
reg mprj io 21 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_20 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 19 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_18 = GPIO_MODE_MGMT_STD_OUTPUT;
eg_mprj_io_17 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 16 = GPIO MODE MGMT STD OUTPUT;
reg mprj io 15 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_14 = GPIO_MODE_MGMT_STD_OUTPUT;
reg_mprj_io_13 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 12 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_11 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 10 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_9 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 8 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_7 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 4 = GPIO MODE MGMT STD OUTPUT;
reg mprj io 3 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_2 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 1 = GPIO MODE MGMT STD OUTPUT;
reg_mprj_io_0 = GPIO_MODE_MGMT_STD_OUTPUT;
reg mprj io 6 = GPIO MODE USER STD OUTPUT;
reg mpri io 5 = GPIO MODE USER STD INPUT NOPULL;
```

Note that the screenshot beside is the mprj\_io configuration. Do not modify it.

For mprj\_io\_6 & mprj\_io\_5, they are corresponding to the uart tx and rx pins.

If you are interested in the detail configuration about these io you can reference the attached datasheet file "gpio.rst"

```
"GPIO_MODE_USER_STD_OUTPUT":

The user project controls the GPIO pin.

Pin is configured as a digital output (output only).

"GPIO_MODE_MGMT_STD_INPUT_NOPULL":

Management controls the GPIO pin.

Pin is configured as a digital input, no pull-up or pull-down.
```

## Firmware – ISR (UART/rx & tx)

- As receiving rx, user project needs generate interrupt to make CPU jump to Interrupt Service Routine (ISR)
  - Setting CSR
    - https://github.com/bol-edu/caravel-soc\_fpga-lab/blob/main/lab-wlos\_baseline/firmware/crt0\_vex.S#L102-L104
  - After interrupt triggers, CPU jump to trap\_entry
    - https://github.com/bol-edu/caravel-soc\_fpga-lab/blob/main/lab-wlos baseline/firmware/crt0\_vex.S#L15-L53
  - And then call function isr()
    - https://github.com/bol-edu/caravel-soc\_fpga-lab/blob/main/lab-wlos\_baseline/firmware/isr.c
- On ISR, it receives rx and send tx
  - https://github.com/bol-edu/caravel-soc\_fpga-lab/blob/main/lab-wlos\_baseline/firmware/isr.c#L37-L38

# Firmware – ISR (UART/rx & tx)

- No Parity bit in our design
- Baud rate = 9600





Module to design

RAM module provided

From previous project

Refer to
 https://github.com/bol-edu/caravel-soc\_fpga-lab/tree/main/lab-wlos\_baseline/rtl/user

# Simulation

- $1 \ \mathsf{cd} \ \texttt{~~/caravel-soc\_fpga-lab/lab-wlos\_baseline/testbench/uart}$
- 2 source run\_clean
- 3 source run\_sim

# FPGA Implementation – Block Design



# FPGA Implementation – Block Design



## FPGA Implementation – Notebook

Refer to
 <u>https://github.com/bol-edu/caravel-soc\_fpga-lab/blob/main/lab-wlos\_baseline/vivado/jupyter\_notebook/caravel\_fpga\_uart.ipynb</u>

```
async def uart rxtx():
   # Reset FIFOs, enable interrupts
    ipUart.write(CTRL REG, 1<<RST TX | 1<<RST RX | 1<<INTR EN)
    print("Waitting for interrupt")
   tx str = "hello\n"
    ipUart.write(TX FIFO, ord(tx str[0]))
   i = 1
   while(True):
        await intUart.wait()
        buf = ""
       # Read FTFO until valid bit is clear
       while ((ipUart.read(STAT REG) & (1<<RX VALID))):</pre>
            buf += chr(ipUart.read(RX FIFO))
            if i<len(tx str):
                ipUart.write(TX FIFO, ord(tx str[i]))
                i=i+1
        print(buf, end='')
```

Start Caravel Soc Waitting for interrupt hello main(): uart\_rx is cancelled now

## What you need to do

- Replicate baseline experiment
  - Simulation on Matrix Multiplication, Quick Sort, FIR and UART separately
  - UART FPGA
- Firmware code integrates Matrix Multiplication, Quick Sort, FIR and UART
- Hardware integrates exmem-fir with UART design in user project area, like Lab4-2.
- Simulation
  - Modify testbench to include the test for Matrix Multiplication, Quick Sort, FIR and UART
- Run on FPGA
  - Verify if the firmware code can execute on FPGA

#### Notice

- 40Mhz on axi-uartlite and caravel
- It will take 15 minutes on synthesis and implementation
- 5 slave channel on axi-interconnect
- Only support for non-continuous tx/rx on our UART design.
- If you finished hardware, copy the files under *rtl/user* folder to *vivado/vvd\_src/caravel\_soc/rtl/user*
- For verification on FPGA, you need the following files uploading to PYNQ
  - caravel\_fpga.bit
  - caravel\_fpga.hwh
  - caravel\_fpga\_uart.ipynb
  - uartlite.py
  - uart.hex

#### Submission Guideline

- Report
  - How do you verify your answer from notebook
  - Block design
  - Timing report/ resource report after synthesis
  - Latency for a character loop back using UART
  - Suggestion for improving latency for UART loop back
  - What else do you observe
- Required files for FPGA
- Firmware code that you integrate all task
- Github link