

## ECE4810J SoC Design

Fall 2021

HW #3

Due: 11:59pm November 11<sup>th</sup>, 2021 Please Submit a PDF file on Canvas

## **Interfaces:**

Q1 (10%): What is a debug interface, and why do we need it? What are the differences between passive vs. active debug?

Q2 (5%): What are the advantages of using UART over USB interfaces? and why?

## **Timing:**

Q3 (15%): A certain pipeline has the following functions and functional unit delays (without clocking overhead):

| Function | Delay |
|----------|-------|
| A        | 0.6   |
| В        | 0.8   |
| C        | 0.3   |
| D        | 0.7   |
| E        | 0.9   |
| F        | 0.5   |

Function units B, D, and E can be subdivided into two equal delay stages. If the expected occurrence of pipeline breaks is b = 0.25 and clocking overhead is 0.1 ns:

- 1) (5%) What is the optimum number of pipeline segments (round down to integer value)?
- 2) (5%) What cycle time does this give?
- 3) (5%) Compute the pipeline performance with this cycle time.



Q4 (20%): The purpose of this question is to give you some practice on timing calculations, as discussed in class. Consider the circuit shown below.



Answer the following questions, using the following data:

- Clock skew = 750 ps
- $T_{clock}Q = (300 : 450 : 950) \text{ ps in } (min:typ:max)$
- AND delay = (70:120:210) ps
- OR delay = (50 : 110 : 200) ps
- Mux delay from D0 or D1 = (40:90:180) ps
- Mux delay from S = (30 : 80 : 170) ps
- $T_{\text{setup}} = (100 : 200 : 300) \text{ ps}$
- T hold = (200:300:400) ps
- 1) (10%) What is the fastest possible clock that allows worst-case circuits to work correctly without setup violations?
- 2) (10%) Is there potential for a hold violation? Show your work instead of just answering yes or no.

## Area:

Q5 (15%): A processor die (1.4 cm  $\times$  1.4 cm) will be produced for five years. Over this period, defect densities are expected to drop linearly from 0.5 defects/cm<sup>2</sup> to 0.1 defects/cm<sup>2</sup>. The cost of 20 cm wafer production will fall linearly from \$5,000 to \$3,000, and the cost of 30 cm wafer production will fall linearly from \$10,000 to \$6,000. Assume production of good devices is constant in each year. Which production process should be chosen and why?



Q6 (20%): In the class, we discussed about using rbe model as the basic measure to estimate area. Assume that we have an Xilinx Virtex XC2V6000 FPGA, which includes 33792 slices of logic. Each slice is around 700rbe. Each slice also has its associated logic element (LE), each of this LE is taking 1200rbe.

| <u>Unit</u>                    | Relative Size                               |
|--------------------------------|---------------------------------------------|
| λ<br>mask registration         |                                             |
| f<br>minimum feature size      | f = 2 λ                                     |
| rbe<br>register bit equivalent | rbe = 2700 $\lambda^2$ = 675 f <sup>2</sup> |
| A<br>functional unit area      | $A = 10^6 f^2 = 1481 rbe$                   |

- 1) (10%) If the feature size is 14nm, then what is the total area of this FPGA in mm<sup>2</sup>?
- 2) (10%) If there is an 8x8 multiplier mapped on this FPGA and takes around 35 slices of logic. While if we build this multiplier with ASIC approach, one bit of the multiplier will contain a full-adder and an AND gate, which in total will be counted as 3840 transistors. Now please compare the area difference between the ASIC approach vs. the reconfigurable version of the 8x8 multiplier. Which one is more efficient in terms of area?

Q7 (15%): Let's assume we have the following baseline SoC area model. The total area budget is 5200A.

| Unit                          | Area (A) |
|-------------------------------|----------|
| Core processor (32 b)         | 100      |
| Core cache (24 KB)            | 96       |
| Vector processor #1           | 200      |
| Vector registers and cache #1 | 256 + 96 |
| Vector processor #2           | 200      |
| Vector registers and cache #2 | 352      |
| Bus and bus control (50%)     | 650      |
| Application memory (128 KB)   | 512      |

- 1) (5%) If we would like to use the remaining area for cache storage, and each bit is taking 1rbe. Then how big will be this cache in terms of byte?
- 2) (10%) If we consider to add more on chip storage with size of 3000A, this will blow out the area budget. In this case, you will have to increase the area budget. But there will be downsides too. Let's assume that this is a situation you (as a SoC designer) need to describe to your manager. Please list out at least 2 different pros and 3 cons regarding this area increase design decision.