# OpenLane

An Open-Source Tape-Out-Hardened Flow

By Zhengping Zhu

## Brief Background of OpenLane



#### OpenROAD

- Launched in June 2018 within the DARPA IDEA program, leaded by UCSD
- To enable no-humans, 24-hour design and catalyze open source EDA
- OpenLane released in 2020 as a project of OpenROAD

#### Main contributors of OpenLane

- Efabless
- Google
- OpenROAD

#### Main Objective of OpenLane

Performs full ASIC implementation from RTL to GDSII with Sky130 pdks

## OpenLane Architecture and Stages



### Key Open Source Tools in OpenLane

- OpenSTA: Static timing analysis
- Yosys: RTL synthesis
- abc: Technology mapping
- ioplacer: Places marco input & output ports
- pdn: Power distribution network
- RePlace: Global Placement
- **TritonCTS**: Synthesizes the clock distribution network
- FastRoute: Global Routing
- TritonRoute: Detailed Routing
- Magic & Klayout: Final GDSII layout file and DRC checks

## Sky130 PDKs

- Contributors:
  - o Google
  - SkyWater Technology Foundry
- OpenLane flow is designed for using Sky130 standard cells from following released libraries:
  - sky130\_fd\_sc\_hd
  - sky130\_fd\_sc\_hs
  - sky130\_fd\_sc\_ms
  - sky130\_fd\_sc\_ls
  - sky130\_fd\_sc\_hdll
  - sky130\_fd\_sc\_hvl
  - sky130\_fd\_io



**FOSS 130nm Production PDK** github.com/google/skywater-pdk

## Thanks