## Yinghua Hu

jeff.yhhu@gmail.com · yinghuah.github.io

# ACADEMIC University of Southern California BACKGROUND Ph.D. in Electrical Engineering

Los Angeles, CA

2017 - 2022

University of Southern California

Los Angeles, CA

M.S. in Electrical Engineering

2017 - 2019

Nankai University

**Tianjin, China** 2013 - 2017

B.S. in Electrical Engineering

### **SKILLS**

- 5 years of research experience in integrated circuit (IC) reverse engineering, protection, and vulnerability analysis.
- Advanced coding skills in Python, C/C++, and Verilog.
- In-depth knowledge of VLSI/SoC design, formal verification, computer-aided design, and applied cryptography.
- Practical experience in mathematical computation and analysis tools, e.g., MAT-LAB and CPLEX, and system simulation tools, e.g., Simics.

#### **SERVICE**

#### **External Reviewer**

• IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems

## Technical Program Committee

• HOST 2023: Member

# PROFESSIONAL Software (R&D) Engineer, Sr I EXPERIENCE Synopsys Inc., Sunnyvale, CA

Jan 2023 - present

- Conducting research on artificial intelligence (AI) and machine learning algorithms to identify new techniques that could be integrated into DSO.ai [link], the industry's first autonomous AI application for chip design.
- Contributing to the overall strategy and direction of the DSO.ai project, including identifying new areas for development and prioritizing features and enhancements.
- Developing and testing new features and functionality for the tool, such as optimizing performance or improving the user interface.

#### Research Assistant

Aug. 2017 - Dec. 2022

### University of Southern California, Los Angeles, CA

- Conducted research on hardware security solutions for intellectual property (IP) protection against threats coming from the integrated circuit (IC) supply chain, including the design and formal analysis of gate-level and register transfer logic (RTL)-level circuit obfuscation methods to prevent IC reverse engineering.
- Published 10+ research papers [link] in top-tier conferences and journals in the field of hardware security and electronic design automation.
- Received government research funding from the Air Force Research Laboratory (AFRL) and the Defense Advanced Research Projects Agency (DARPA).

## Security Research Intern

May 2022 - Aug. 2022

Intel Corporation, Hillsboro, OR

- Collaborated on next-generation security technologies that take full advantage of the latest OS and silicon innovations to solve challenging security problems.
- Developed proof-of-concept firmware solutions to guarantee secure storage and processing of users' sensitive data on Intel silicon.
- Learned and practiced secure code review to mitigate security vulnerabilities that could lead to compromise in user data privacy.

## Software Engineering Intern

May 2021 - Aug. 2021

Synopsys Inc., Mountain View, CA

- Contributed to the development of DSO.ai [link], a Synopsys AI application for chip design.
- Developed and debugged new features to incorporate previous design information and its optimal solution to the AI model, allowing DSO.ai to further reduce the time to results for new and similar designs.
- Built a user interface to visualize design similarities among a number of customers'
  designs, which helped the team efficiently analyze the performance of different
  similarity metrics and choose the optimal one.

### **MENTORING**

## Teaching Assistant

Jan. 2020 - May 2020

University of Southern California, Los Angeles, CA

- Course: EE577A (VLSI System Design), Spring 2020.
- Held weekly discussions and guided students on fully customized VLSI system design using Cadence tools.
- Received the highest student evaluation score for the year and Honorable Mention for Charles L. Weber Memorial Outstanding Teaching Assistant at USC ECE department.

### Ph.D. Mentor

Summer 2018, 2019, and 2020

University of Southern California, Los Angeles, CA

- Mentored three local high school students to complete a hardware security-related project during SHINE [link], a K-12 outreach program at USC.
- Helped mentees prepare for relevant skill sets for college entrance and develop interests in research in engineering.

# AWARDS AND HONORS

- Young Fellow, Design Automation Conference, July 2022 & July 2020.
- Outstanding Teaching Assistant Award (Honorable Mention), USC, Apr. 2021.
- Outstanding Graduates Award, Nankai University, May 2017.
- Samsung Scholarship, Samsung Electronics, Dec. 2015.
- National Scholarship, Chinese Ministry of Education, Dec. 2014.

## SELECTED

**Book Chapters** 

## PUBLICATIONS

1. Y. Hu, K. Yang, S. Nazarian, P. Nuzzo, "SANSCrypt: Sporadic-Authentication-Based Sequential Logic Encryption", VLSI-SoC: Design Trends, Springer, 2021. [link]

Journal Papers

1. Y. Hu, Y. Zhang, K. Yang, D. Chen, P. A. Beerel, P. Nuzzo, "On the Security of Sequential Logic Locking Against Oracle-Guided Attacks", *IEEE Transactions on Computer Aided Design of Integrated Circuits & Systems (TCAD)*, 2023. [link]

## Conference Papers

- 9. Y. Zhang\*, Y. Hu\*, P. Nuzzo, P. A. Beerel, "TriLock: IC Protection with Tunable Corruptibility and Resilience to SAT and Removal Attacks", IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE), Mar. 2022. [link]
- 8. Y. Hu\*, Y. Zhang\*, K. Yang, D. Chen, P. A. Beerel, P. Nuzzo, "Fun-SAT: Functional Corruptibility-Guided SAT-Based Attack on Sequential Logic Encryption", *IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, Dec. 2021. [link] [code]
- S. Dutta Chowdhury, G. Zhang, Y. Hu, P. Nuzzo, "Enhancing SAT-Attack Resiliency and Cost-Effectiveness of Reconfigurable-Logic-Based Circuit Obfuscation", IEEE International Symposium on Circuits and Systems (ISCAS), May. 2021. [link]
- 6. Y. Hu, K. Yang, S. Dutta Chowdhury, P. Nuzzo, "Risk-Aware Cost-Effective Design Methodology for Integrated Circuit Locking", *IEEE Design, Automation & Test in Europe Conference & Exhibition (DATE)*, Feb. 2021. [link]
- 5. Y. Hu, K. Yang, S. Nazarian, P. Nuzzo, "SANSCrypt: A Sporadic-Authentication-Based Sequential Logic Encryption Scheme", IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SoC), Oct. 2020. [link]
- V. Menon, G. Kolhe, J. Fifty, A. G. Schmidt, J. Monson, M. French, Y. Hu, P. A. Beerel, P. Nuzzo, "Logic Obfuscation: Modeling Attack Resiliency", GOMACTech, Mar. 2020.
- 3. Y. Hu, V. Venugopalan, A. Schmidt, J. Monson, M. French, P. Nuzzo, "Security-driven Metrics and Models for Efficient Evaluation of Logic Encryption Schemes", ACM-IEEE International Conference on Formal Methods and Models for System Design (MEMOCODE), Oct. 2019. [link]
- 2. V. Venugopalan, G. Kolhe, A. Schmidt, J. Monson, M. French, Y. Hu, P. A. Beerel, P. Nuzzo, "System-Level Framework for Logic Obfuscation with Quantified Metrics for Evaluation", *IEEE Secure Development Conference* (SecDev), Sept. 2019. [link]
- V. Venugopalan, G. Kolhe, A. Schmidt, J. Monson, M. French, Y. Hu, P. A. Beerel, P. Nuzzo, "Quantifying Security and Overheads for Obfuscation of Integrated Circuits", GOMACTech, Mar. 2019. [link]

### Workshops, Posters, and Demos

- 2. Y. Hu, S. Dutta Chowdhury, K. Yang, M. Munir, J. Bollareddy, P. Nuzzo, "Circumventing Machine Learning-Based Attacks to Logic Locking", *Design Automation Conference (DAC)*, July 2022. [link]
- 1. V. Venugopalan, G. Kolhe, A. Schmidt, J. Monson, M. French, Y. Hu, P. A. Beerel, P. Nuzzo, "MIRAGE: A System-Level Framework for Inserting and Evaluating Logic Obfuscation", *IEEE International Symposium on Hardware Oriented Security and Trust (HOST)*, May 2019.