### HEXFET® Power MOSFET

- Isolated Package
- High Voltage Isolation= 2.5KVRMS ®
- Sink to Lead Creepage Dist.= 4.8mm
- 175°C Operating Temperature
- Dynamic dv/dt Rating
- Low Thermal Resistance



$$V_{DSS} = 60V$$

$$R_{DS(on)} = 0.028\Omega$$

$$I_{D} = 30A$$

### Description

Third Generation HEXFETs from International Rectifier provide the designer with the best combination of fast switching, ruggedized device design, low on-resistance and cost-effectiveness.

The TO-220 Fullpak eliminates the need for additional insulating hardware in commercial-industrial applications. The moulding compound used provides a high isolation capability and a low thermal resistance between the tab and external heatsink. This isolation is equivalent to using a 100 micron mica barrier with standard TO-220 product. The Fullpak is mounted to a heatsink using a single clip or by a single screw fixing.



## **Absolute Maximum Ratings**

|                                         | Parameter                                        | Max.                  | Units |
|-----------------------------------------|--------------------------------------------------|-----------------------|-------|
| I <sub>D</sub> @ T <sub>C</sub> = 25°C  | Continuous Drain Current, V <sub>GS</sub> @ 10 V | 30                    |       |
| I <sub>D</sub> @ T <sub>C</sub> = 100°C | Continuous Drain Current, VGS @ 10 V             | 21                    | A     |
| I <sub>DM</sub>                         | Pulsed Drain Current ①                           | 120                   |       |
| P <sub>D</sub> @ T <sub>C</sub> = 25°C  | Power Dissipation                                | 48                    | W     |
|                                         | Linear Derating Factor                           | 0.32                  | W/°C  |
| V <sub>GS</sub>                         | Gate-to-Source Voltage                           | ±20                   | V     |
| Eas                                     | Single Pulse Avalanche Energy ②                  | 100                   | mJ    |
| dv/dt                                   | Peak Diode Recovery dv/dt ③                      | 4.5                   | V/ns  |
| TJ                                      | Operating Junction and                           | -55 to +175           |       |
| T <sub>STG</sub>                        | Storage Temperature Range                        |                       | °C    |
| ,                                       | Soldering Temperature, for 10 seconds            | 300 (1.6mm from case) |       |
|                                         | Mounting Torque, 6-32 or M3 screw                | 10 lbf•in (1.1 N•m)   |       |

#### Thermal Resistance

|      | Parameter           | Min. | Тур. | Max. | Units |
|------|---------------------|------|------|------|-------|
| Resc | Junction-to-Case    | _    | _    | 3.1  | °C/W  |
| ReJA | Junction-to-Ambient |      | _    | 65   | 0/11  |



# Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

| Ĺ                                      | Parameter                            | Min. | Тур.  | Max.  | Units | Test Conditions                                                  |
|----------------------------------------|--------------------------------------|------|-------|-------|-------|------------------------------------------------------------------|
| V <sub>(BR)DSS</sub>                   | Drain-to-Source Breakdown Voltage    | 60   | _     | -     | ٧     | V <sub>GS</sub> =0V, I <sub>D</sub> = 250μA                      |
| ΔV <sub>(BR)DSS</sub> /ΔT <sub>J</sub> | Breakdown Voltage Temp. Coefficient  | _    | 0.060 | _     | V/°C  | Reference to 25°C, I <sub>D</sub> = 1mA                          |
| R <sub>DS(on)</sub>                    | Static Drain-to-Source On-Resistance | _    | _     | 0.028 | Ω     | V <sub>GS</sub> =10V, I <sub>D</sub> =18A ④                      |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage               | 2.0  | _     | 4.0   | ٧     | V <sub>DS</sub> =V <sub>GS</sub> , I <sub>D</sub> = 250μA        |
| <b>G</b> fs                            | Forward Transconductance             | 15   |       | -     | S     | V <sub>DS</sub> =25V, I <sub>D</sub> =18A ④                      |
| I <sub>DSS</sub>                       | Drain-to-Source Leakage Current      | _    | _     | 25    |       | V <sub>DS</sub> =60V, V <sub>GS</sub> =0V                        |
| IDSS                                   | Diam-to-Source Leakage Outrent       | _    |       | 250   | μΑ    | V <sub>DS</sub> =48V, V <sub>GS</sub> =0V, T <sub>J</sub> =150°C |
| I <sub>GSS</sub>                       | Gate-to-Source Forward Leakage       | _    | _     | 100   | nΑ    | V <sub>GS</sub> =20V                                             |
| IGSS                                   | Gate-to-Source Reverse Leakage       | _    | _     | -100  | ВД    | V <sub>GS</sub> =-20V                                            |
| $Q_g$                                  | Total Gate Charge                    | _    |       | 95    |       | I <sub>D</sub> =52A                                              |
| Qgs                                    | Gate-to-Source Charge                | _    | _     | 27    | nC    | V <sub>DS</sub> =48V                                             |
| $Q_{gd}$                               | Gate-to-Drain ("Miller") Charge      |      |       | 46    |       | V <sub>GS</sub> =10V See Fig. 6 and 13 @                         |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                   | _    | 19    |       |       | V <sub>DD</sub> =30V                                             |
| t <sub>r</sub>                         | Rise Time                            | _    | 120   | _     | ns    | I <sub>D</sub> =52A                                              |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                  |      | 55    |       | .,,   | R <sub>G</sub> =9.1Ω                                             |
| t <sub>f</sub>                         | Fall Time                            | _    | 86    |       |       | R <sub>D</sub> =0.54Ω See Figure 10 <sup>®</sup>                 |
| L <sub>D</sub>                         | Internal Drain Inductance            | ı    | 4.5   | _     | nН    | Between lead,<br>6 mm (0.25in.)                                  |
| Ls                                     | Internal Source Inductance           | I    | 7.5   | _     | 1111  | from package and center of die contact                           |
| C <sub>iss</sub>                       | Input Capacitance                    | _    | 2500  | _     |       | V <sub>GS</sub> =0V                                              |
| Coss                                   | Output Capacitance                   | _    | 1200  | _     | рF    | V <sub>DS</sub> = 25V                                            |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance         |      | 200   | _ [   |       | f=1.0MHz See Figure 5                                            |
| С                                      | Drain to Sink Capacitance            | _    | 12    | _     | рF    | f=1.0MHz                                                         |

## **Source-Drain Ratings and Characteristics**

|                 | Parameter                               | Min.     | Тур.                                                                 | Max. | Units | Test Conditions                                                  |
|-----------------|-----------------------------------------|----------|----------------------------------------------------------------------|------|-------|------------------------------------------------------------------|
| Is              | Continuous Source Current (Body Diode)  |          | _                                                                    | 30   | Λ     | MOSFET symbol showing the                                        |
| I <sub>SM</sub> | Pulsed Source Current<br>(Body Diode) ① | _        | _                                                                    | 120  | A     | integral reverse p-n junction diode.                             |
| $V_{SD}$        | Diode Forward Voltage                   | -        | _                                                                    | 2.5  | ٧     | T <sub>J</sub> =25°C, I <sub>S</sub> =30A, V <sub>GS</sub> =0V @ |
| t <sub>rr</sub> | Reverse Recovery Time                   |          | 140                                                                  | 300  | ns    | T <sub>J</sub> =25°C, I <sub>F</sub> =52A                        |
| Qrr             | Reverse Recovery Charge                 | -        | 1.2                                                                  | 2.8  | μС    | di/dt=100A/μs ④                                                  |
| ton             | Forward Turn-On Time                    | Intrinsi | Intrinsic turn-on time is neglegible (turn-on is dominated by Ls+LD) |      |       |                                                                  |

#### Notes:

- ① Repetitive rating; pulse width limited by max. junction temperature (See Figure 11)
- ③ lsp≤52A, di/dt≤250A/ $\mu$ s, Vpp≤V(BR)pss, TJ≤175°C
- ⑤ t=60s, f=60Hz

- ④ Pulse width ≤ 300  $\mu$ s; duty cycle ≤2%.



Fig 1. Typical Output Characteristics, T<sub>C</sub>=25°C



Fig 2. Typical Output Characteristics, T<sub>C</sub>=175°C



Fig 3. Typical Transfer Characteristics



**Fig 4.** Normalized On-Resistance Vs. Temperature



Fig 5. Typical Capacitance Vs. Drain-to-Source Voltage



Fig 7. Typical Source-Drain Diode Forward Voltage



Fig 6. Typical Gate Charge Vs. Gate-to-Source Voltage



Fig 8. Maximum Safe Operating Area



Fig 9. Maximum Drain Current Vs. Case Temperature



Fig 10a. Switching Time Test Circuit



Fig 10b. Switching Time Waveforms



Fig 11. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 12a. Unclamped Inductive Test Circuit



Fig 12b. Unclamped Inductive Waveforms



Fig 13a. Basic Gate Charge Waveform



Fig 12c. Maximum Avalanche Energy Vs. Drain Current



Fig 13b. Gate Charge Test Circuit

Appendix A: Figure 14, Peak Diode Recovery dv/dt Test Circuit - See page 1505

Appendix B: Package Outline Mechanical Drawing - See page 1510

Appendix C: Part Marking Information - See page 1517

International Rectifier