



# TCPS: A Task and Cache-Aware Partitioned Scheduler for Hard Real-Time Multi-core Systems

Yixian Shen, Jun Xiao and Andy D Pimentel LCTES-2022

### **Outline**

- Research Background
- Start-of-art techniques
- Contribution
- TCPS approach
- Experiments
- Conclusion

#### **Background**

- > Time predictability is <u>crucial</u> for hard latency-critical applications
  - Airbag restraint systems: Car airbag, Electronic parachute
  - Precise instrument: Leonardo's Robot, Microscope
  - Avionic systems: Airbus, Boeing Co.
  - Acute Sensing systems: Earthquake sensor, Fire alarm sensor
  - Unmanned aerial vehicles: Drones













#### Timing verification in single-core real-time systems



#### **Challenges**

Time accidents degrade time predictability





#### Two mainstream methods to improve the time predictability



- Explicitly calculate the cache inference
- Cache partitioning

#### **Motivation**



### **Contribution**

- TCPS: a new heuristic task and cache-aware partitioned scheduling policy for non-preemptive real-time multi-core systems, which combines the benefits of cache partitioning and partitioned scheduling.
- We evaluate the design choices of our scheduling policy, comparing it with all different combinations of methods to address cache interference and scheduling approaches.
- We conduct comprehensive experiments and identify how different parameter settings affect the relative performance of partitioned and non-partitioned shared caches for different real-time schedulers

# System model

- Real-time task  $\tau_k = (C_k, D_k, T_k)$
- Multiple real-time tasks  $au=( au_1, au_2,..., au_n)$ Multiple processor with au cores  $au=(\pi_1,\pi_2,...,\pi_m)$ 
  - Shared caches
  - Cache interference
    - Inter-core cache interference
    - Intra-core cache interference
  - $\circ$   $C_k$  does not count cache interference
- Scheduling policy
  - Non-preemptive EDF → no intra-core cache interference



(a) Mälardalen benchmarks



(b) TACLeBench



$$\underset{\theta}{\operatorname{argmin}} \sum_{i=1}^{m} \frac{1}{2|\theta_{i}|} \sum_{\tau_{k}, \tau_{j} \in \theta_{i}} \| \vec{g}_{k} - \vec{g}_{j} \|^{2}$$



$$\tau = \{\tau_1, \tau_2, ..., \tau_n\}$$

$$\min\{U_1 + U_2 + \dots + U_n\}$$

$$\min\{\frac{1}{T_1} * c_1 + \frac{1}{T_2} * c_2, \dots, +\frac{1}{T_n} * c_n\}$$

#### **Constraints:**

$$p_1 + p_2 + \dots + p_n \le n$$

$$c_1 * A_1 + p_1 * B_1 + k_1 = 0$$

$$c_2 * A_2 + p_2 * B_2 + k_2 = 0$$
...

$$c_n * A_n + p_n * B_n + k_n = 0$$

#### The cache partitioning algorithm

$$\tau = \{\tau_1, \tau_2, ..., \tau_n\}$$

$$\min\{U_1 + U_2 + \dots + U_n\}$$

$$\min\{\frac{1}{T_1} * c_1 + \frac{1}{T_2} * c_2, \dots, +\frac{1}{T_n} * c_n\}$$

#### Constraints:

$$p_1 + p_2 + \dots + p_n \le n$$

$$c_1 * A_1 + p_1 * B_1 + k_1 = 0$$

$$c_2 * A_2 + p_2 * B_2 + k_2 = 0$$
...

$$c_n * A_n + p_n * B_n + k_n = 0$$

$$U_{i} \leftarrow utilization$$
 $T_{i} \leftarrow Period$ 
 $c_{i} \leftarrow WCET$ 
 $U_{i} = \frac{c_{i}}{T_{i}}$ 
 $p_{i} \leftarrow partition \ size$ 
 $A_{i}, B_{i} \leftarrow coefficient$ 
 $k_{i} \leftarrow offset$ 









- Workload generation policy
  - The number of tasks *n*
  - Total task utilization *U*
  - WCET: measured by Heptane
  - Cache interference: measured by the extended Heptane
- In each experiment, generating totally 20000 taskset
- Evaluation Metric
  - Acceptance ratio: the number of schedulable tasksets divided by the total number of tasksets.
  - Cache Usage
  - Load balance

<u>Cache-sensitive tasks:</u> their WCET drops by 40% or more when receiving 12.5% of cache space compared to the minimum allocation space. <u>cache-insensitive tasks:</u> their WCET drops by 10% or less when receiving 50% cache space.





(a) m=4, n=10, cache-sensitive  $\Gamma$ 

(b) m=4, n=10, cache-insensitive  $\Gamma$ 





Fig. 6. The comparisons of cache usage and load unbalance for partitioned scheduling policies



### **Conclusion**

- TCPS: a non-preemptive partitioned scheduling algorithm called TCPS that aims at improving system schedulability through awareness of the cache sensitivity characteristics of applications.
- We have compared the schedulability performance of TCPS with a large range of state-of-the-art approaches, covering all possible scheduling/cache partitioning combinations.

# The procedure of cache partition



# Partitioning cache way or cache set?



## **Experiment configuration**

Execution platform: an embedded ARM processor with 4 cores.

Cache capacity: L1 private cache--cache line size 16B--512B L2 shared cache--cache line size 32B--4KB

Benchmarks: Mälardalen WCET benchmarks

| Name      | Description                                       |
|-----------|---------------------------------------------------|
| bsort100  | bubblesort 100 Integer numbers                    |
| crc       | Cyclic redundancy check computation               |
| expint    | Series expansion for computing an exponential     |
| fft       | Fast Fourier Transform                            |
| jfdctint  | Fast Discrete Cosine Transform                    |
| ludcmp    | Simultaneous Linear Equations by LU Decomposition |
| ns        | Search in a multi-dimensional array               |
| statemate | Automatically generated code by STARC             |
| matmult   | Product of two 20x20 integer matrixes             |
| nsichneu  | Simulate an extended Petri net                    |

#### Partitioning at the granularity of cache set



#### Partitioning at the granularity of cache way



#### **Experiment configuration**

Experiment testbed: an embedded ARM processor with 4 cores.

Cache mode: Direct-mapped Cache

Cache capacity: L1 private cache--cache line size 16B--512B

L2 shared cache--cache line size 32B--8KB

Benchmarks: Mälardalen WCET benchmarks

| Name      | Description                                       |
|-----------|---------------------------------------------------|
| bsort100  | bubblesort 100 Integer numbers                    |
| crc       | Cyclic redundancy check computation               |
| expint    | Series expansion for computing an exponential     |
| fft       | Fast Fourier Transform                            |
| jfdctint  | Fast Discrete Cosine Transform                    |
| ludcmp    | Simultaneous Linear Equations by LU Decomposition |
| ns        | Search in a multi-dimensional array               |
| statemate | Automatically generated code by STARC             |
| matmult   | Product of two 20x20 integer matrixes             |
| nsichneu  | Simulate an extended Petri net                    |

#### The cache partitioning algorithm

$$\min\{U_1+U_2+\ldots+U_n\}$$
 Derive the sensitivity function of WCET with regard to partition size 
$$\min\{\frac{1}{T_1}*c_1+\frac{1}{T_2}*c_2,\ldots,+\frac{1}{T_n}*c_n\}$$
 Define the object function minimize the utilization

#### Constraints:

$$p_1 + p_2 + \dots + p_n \le n$$

$$c_1 * A_1 + p_1 * B_1 + k_1 = 0$$

$$c_2 * A_2 + p_2 * B_2 + k_2 = 0$$
...

$$c_n * A_n + p_n * B_n + k_n = 0$$

