### Basys3 Fusion Final Project

HW Design with VerilogHDL

#### **Group No. 5**

-장 환 -최현우 -윤종민 -권혁진

Presentation

# 발표순서

1 2 3 HC-SR04 DHT11 Merge

## 목차



# SR04

- 1. 개요
- 2.상세설계
- 3.검증
- 4. 결과
- 5.문제해결

1. 개요

1. SPEC

# 개요

#### 1.spec

- -Board
- -HC-SR04



#### HC-SR04

-Operating Voltage: 5v(3.3v)

-Operating Current: 15mA

-Operating Frequency: 40KHz

-Measurement Distance : 2cm ~ 4m

-4 connect pins : VCC, GND, ECHO, TRIG

# 개요

#### 1. SR-04 Project Goal

#### Ultrasonic sensor control



#### Summary

- 초음파 송신부(Trig), 수신부(Echo) 제어회로로 구성 되어 초음파를 제어해 거리 측정
- FND 거리 값 측정
- UART SENDER을 이용한 결과 값 확인

# 2. 상세설계

- 1. FSM&ASM
- 2. Block Diagram
- 3. Buttons & Switches

#### 1. FSM & ASM

#### **FSM**



#### ASM



#### 2. Full HW Architecture

- SR04 Block Diagram



#### 2. Block Diagram

- Controller Block Diagram



#### 3. Buttons & Switches



# 3. 건성

- 1. Code
- 2. Simulation

#### 1. Code

Top Module





#### 1. Code

Start Tirg Module

```
module start_trigger (
                                                 always @(*) begin
    input clk,
                                                     start_next = start_reg;
    input rst,
                                                     cnt_next = cnt_reg;
    input i_tick,
                                                     sr04_trig_next = sr04_trig_reg;
    input btn_trig,
                                                     case (start_reg)
                                                         1'b0: begin
   output o_sr04_trig
                                                              cnt_next = 0;
);
                                                              sr04_trig_next = 1'b0;
                                                              if (btn_trig) begin
                                                                                                                              IDLE 상태
   reg start_reg, start_next;
                                                                  start_next = 1'b1;
   reg sr04_trig_reg, sr04_trig_next;
   reg [3:0] cnt_reg, cnt_next;
                                                              end
                                                          end
                                                          1'b1: begin
   assign o_sr04_trig = sr04_trig_reg;
                                                              if (i_tick) begin
   always @(posedge clk or posedge rst) begin
                                                                  sr04_trig_next = 1'b1;
       if (rst) begin
                                                                  cnt_next = cnt_reg + 1;
                                                                                                                              TRIG 발생 상태
           start_reg <= 0;
                                                                  if (cnt_reg == 10) begin
           sr04_trig_reg <= 0;</pre>
                                                                      start_next = 0;
           cnt_reg <= 0;</pre>
                                                                  end
       end else begin
                                                              end
           start_reg <= start_next;</pre>
                                                          end
           sr04_trig_reg <= sr04_trig_next;</pre>
                                                     endcase
           cnt_reg <= cnt_next;</pre>
                                                 end
       end
                                             endmodule
   end
```



#### 1. Code

Distance Module

```
• • •
module distance_calculator (
    input clk,
    input rst,
    input i_tick,
    input echo,
    output [9:0] distance,
    output done
);
    reg start_reg, start_next;
    reg done_reg, done_next;
    reg [15:0] cnt_reg, cnt_next;
    reg [9:0] distance_reg, distance_next;
    assign distance = distance_reg;
    assign done = done_reg;
    always @(posedge clk or posedge rst) begin
        if (rst) begin
            start_reg <= 0;</pre>
            done_reg <= 0;</pre>
            cnt_reg <= 0;</pre>
            distance_reg <= 0;</pre>
        end else begin
            start_reg <= start_next;</pre>
            done_reg <= done_next;</pre>
            cnt_reg <= cnt_next;</pre>
            distance_reg <= distance_next;</pre>
        end
    end
```

```
• • •
 always @(*) begin
       start_next = start_reg;
      done_next = done_reg;
      cnt_next = cnt_reg;
      distance_next = distance_reg;
      case (start_reg)
         1'b0: begin
             done_next = 0;
                                                                                                    IDLE 상태
             if (echo) begin
                start_next = 1;
                cnt_next = 0;
                distance_next = 0;
             end
         end
        1'b1: begin
             if (i_tick) begin
                if (!echo) begin
                    done_next = 1;
                    start_next = 0;
                 end else begin
                                                                                                    MUSURING 상태
                    cnt_next = cnt_reg + 1;
                    if (cnt_next == 58) begin
                       distance_next = distance_reg + 1;
                       cnt_next = 0;
                    end
                end
             end
          end
      endcase
   end
 endmodule
```

#### 2. simulation





#### 2. simulation



- 랜덤값으로 시뮬레이션 돌린 결과 3404-2186 = 1217 1218\*58 = 21 1. Summary

## 결과

1. SR-04 Features Summary

```
0....|....1....|....2
ULTRASONIC => 175cm
```



# 5. 문제 해결

1. Problem & Solution

# 문제해결

58 Count Divider Slack





→ 58 Tick 나눗셈기를 Counter로 해결

#### 1. code

[Timing 38-282] The design failed to meet the timing requirements. Please see the timing summary report for details on the timing violations.

```
      Summary

      Name
      1 Path 1

      Slack
      -0.245ns

      Source
      □ U_SR04_TOP/U_DIST_CAL/cnt_reg_reg[6]_replica/C (rising edge-triggered cell FDCE clocked by sys_clk_pin {rise@0.000ns fall@5.000ns period=10.000ns})

      Destination
      □ U_SR04_TOP/U_DIST_CAL/distance_reg_reg[4]/D (rising edge-triggered cell FDCE clocked by sys_clk_pin {rise@0.000ns fall@5.000ns period=10.000ns})

      Path Group
      sys_clk_pin

      Path Type
      Setup (Max at Slow Process Corner)
```

<Before improvement>

<After improvement>\_\_

→ 58 Tick 나눗셈기를 Counter로 해결한 코드

### DHT11

- 1. 개요
- 2.상세설계
- 3.검증
- 4. 결과
- 5.문제해결
- 6.고찰

# 개요

### 1.spec

- -Board
- -DHT11

#### DHT11

- -3 pins
- -Temperature & Humidity sensor
- -1 Led



# 개요

#### 1. DHT11 Project Goal

#### DHT11 sensor control



#### Summary

- 수분으로 인한 전극간 전류로 습도 측정
- 온도에 따라 변하는 저항값(서미스터)로 온도 측정
- Half duplex communication
- 결과 값은 FND 표기
- UART SENDER을 이용한 결과 값 확인

8bit integral RH data + 8bit decimal RH data + 8bit integral T data + 8bit decimal T data + 8bit check sum

# 2. 상세설계

- 1. FSM&ASM
- 2. Block Diagram
- 3. Buttons & Switches

1. FSM & ASM FSM



#### 1. FSM & ASM

ASM



#### 2. Full HW Architecture

- DHT11 Block Diagram



# 3.검증

- 1. Code
- 2. Simulation

#### code

```
DATA_DETECT: begin //각자, 1일이 count
             if (w_tick) begin
                if (!dht11_io) begin
                   if (t_cnt_reg < 5) begin //data 입력 0
                       data_next = {data_reg[38:0], 1'b0};
                                                               data in이 끝났을시 얼마나 지났냐를 판별하여
                   end else begin //data 입력 1
                                                                값 shift 입력
                       data_next = {data_reg[38:0], 1'b1};
                    end
                    if (data_cnt_reg == 39) begin //state 이돌
                       data_cnt_next = 0;
                       n_state = STOP;
                       t_cnt_next = 0;
                                                                  데이터를 40번 읽었을시 STOP으로 이동
                    end else begin
                                                                  그 이하일시 DATA_SYNC로 이동하여 값 읽기
                       data_cnt_next = data_cnt_reg + 1;
                       n_state = DATA_SYNC;
                       t_cnt_next = 0;
                    end
                end else begin
                                                                tick마다 cnt를 올려 H의 길이 측정
                    t_cnt_next = t_cnt_reg + 1;
                end
             end
         end
```

#### code

```
• • •
STOP: begin //각자
               if (w tick) begin
                                                                                 50us 대기
                  if (t_cnt_reg == 4) begin
                      n_state = IDLE;
                      dht11_done_next = 1'b1;
                      valid_next = ((data_reg[39:32] + data_reg[31:24] +
                                                                                    ▶ done과 valid(checksum)신호 출력
                         data_reg[23:16] + data_reg[15:8]) == data_reg[7:0]);
                   end else begin
                      t_cnt_next = t_cnt_reg + 1;
                   end
               end
           end
```

protocol

START → DHT\_IO 0 출력

(19ms)









protocol STOP





#### **Function Random Test**







#### **Function Random Test**

```
Test 1:
  RH
         = 0xd2 (expected: 0xd2) [PASS]
         = 0x25 (expected: 0x25) [PASS]
  Valid = 1 [PASS]
Test 2:
  RH
         = 0x1b (expected: 0x1b) [PASS]
         = Oxfa (expected: Oxfa) [PASS]
  Valid = 1 [PASS]
Test 3:
  RH
         = 0x66 (expected: 0x66) [PASS]
         = 0x14 (expected: 0x14) [PASS]
  Valid = 1 [PASS]
Test 4:
  RH
         = 0 \times 18 \text{ (expected: } 0 \times 18) \text{ [PASS]}
         = 0x6e (expected: 0x6e) [PASS]
  Valid = 1 [PASS]
Test 5:
  RH
         = 0x2d (expected: 0x2d) [PASS]
         = Oxff (expected: Oxff) [PASS]
  Valid = 1 [PASS]
```

```
Test 1:

RH Compare RH = 0xd2 (expected: 0xd2) [PASS]

Temp Compare Temp = 0x25 (expected: 0x25) [PASS]

Valid = 1 [PASS]
```

# 4. 결과

- 1. Problem
- 2. Solution

# 결과



# 5. 문제 해결

- 1. Problem
- 2. Solution







# Merge

- 1. 개요
- 2.상세설계
- 3. 검증
- 4. 결과
- 5.문제해결
- 6.고찰

# 개요

#### 1.spec

- -Board
- -HC-SR04
- -DHT11



#### **BOARD SPEC**

- -16 users switches
- -16 users leds
- -5 users push buttons
- -4 digit 7 segment display
- -3.3v logic level



# 개요

**1.spec** -Board 입력

UART

실제 입력

M: SW[o] 토글

SW[1:0]: mode 변경

N: SW[1] 토글

SW[2]: 초/분 변경

E: en 활성화

SW[3]: en

W: 초/분 변경

LED[1:0]: mode 표시

U: UP BUTTON

LED[2]: 초/분

D: DOWN BUTTON

LED[3]: en

L: LEFT BUTTON

R: RIGHT BUTTON

# 기요 1.spec -Board btn 입력

|     | watch          | stopwatch | 초음파 센서 | 온습도 센서 |
|-----|----------------|-----------|--------|--------|
| U   | 값 올림           |           | 측정     | 측정     |
| D   | 값 내림           |           |        |        |
| L   | 선택 왼쪽(큰쪽) 이동   |           |        |        |
| R   | 선택 오른쪽(작은쪽) 이동 |           |        |        |
| G   |                | 시작        |        |        |
| S   |                | 정지        |        |        |
| С   |                | clear     |        |        |
| ESC | reset          | reset     | reset  | reset  |



#### 2. Block Diagram

- Main Controller Block Diagram



# Detail HWArchitecture

- SW\_SEL\_CTRL & LUT



2. Full HWArchitecture

- BTN\_HW\_SEL



# 3. 검증

- 1. Code
- 2. Simulation

#### code: sw select

```
if (rx_done) begin
            case (rx_data)
                8'h4D: begin // M: mode toggle sw0,
                    r_sw_next = \{r_sw[3:1], \sim r_sw[0]\};
                end
                8'h4E: begin // N: mode toggle sw1
                    r_sw_next = {r_sw[3:2], \sim r_sw[1], r_sw[0]};
                end
                8'h57: begin // W : watch, stopwatch 일때 초/분 switching
                    r_sw_next = \{r_sw[3], \sim r_sw[2], r_sw[1:0]\};
                end
                8'h45: begin // E: toggle sw2
                    r_sw_next = {\sim r_sw[3], r_sw[2:0]};
                end
                8'h1B: r_reset_next = 1'b1; // ESC
            endcase
        end else begin
            r_sw_next[0] = (i_sw[0] != prev_sw[0]) ? i_sw[0] : r_sw[0];
            r_sw_next[1] = (i_sw[1] != prev_sw[1]) ? i_sw[1] : r_sw[1];
            r_{sw_next[2]} = (i_{sw[2]} != prev_{sw[2]}) ? i_{sw[2]} : r_{sw[2]};
           r_sw_next[3] = (i_sw[3] != prev_sw[3]) ? i_sw[3] : r_sw[3];
        end
```

→ uart로 들어온 입력을 통해 해당 부분만 toggle

물리 sw입력시, 이전과 달라졌다면 해당 부분만 toggle

#### 2. Full HW Architecture



sro4에서 dht로전환

code: ascii 변환

```
module data_to_ascii_watch (
    input [23:0] i_data,
    output [63:0] o_data
);

//msec
    assign o_data[7:0] = (i_data[6:0] % 10) + 8'h30;
    assign o_data[15:8] = (i_data[6:0] / 10) + 8'h30;

//sec
    assign o_data[23:16] = (i_data[12:7] % 10) + 8'h30;
    assign o_data[31:24] = (i_data[12:7] / 10) + 8'h30;

//min
    assign o_data[39:32] = (i_data[18:13] % 10) + 8'h30;
    assign o_data[47:40] = (i_data[18:13] / 10) + 8'h30;

//hour
    assign o_data[55:48] = (i_data[23:19] % 10) + 8'h30;
    assign o_data[63:56] = (i_data[23:19] / 10) + 8'h30;

endmodule
```

```
data_to_ascii_watch U_DtoA_WATCH (
        .i_data(i_watch_data),
        .o_data(w_watch_data)
    );
    data_to_ascii_watch U_DtoA_STOPWATCH (
        .i_data(i_stopwatch_data),
        .o_data(w_stopwatch_data)
    );
    data_to_ascii_super_sonic U_DtoA_SUPER_SONIC (
        .i_data(i_super_sonic_data),
        .o_data(w_super_sonic_data)
    );
    data_to_ascii_dht11 U_DtoA_DHT11 (
        .i_data(i_dht11_data),
        .o_data(w_dht11_data)
    );
```

인스턴스화

code: FIFO로 IN

```
• • •
SEND_WATCH: begin
              if (~w_tx_full) begin
                                                                       ▶ FIFO가 full이 아닐시, 순서대로 글자 입력
                  if (send_cnt_reg < 22) begin</pre>
                      send_next = 1'b1; //send tick 생성
                      case (send_cnt_reg)
                         5'h0: send_data_next = 8'h57; //W
                         5'h1: send_data_next = 8'h41; //A
                         5'h2: send_data_next = 8'h54;
                         5'h3: send_data_next = 8'h43;
                         5'h4: send_data_next = 8'h48;
                         5'h5: send_data_next = 8'h20; //SPACE
                         5'h6: send_data_next = 8'h3D; //=
                         5'h7: send_data_next = 8'h3E; //>
                         5'h8: send_data_next = 8'h20; //SPACE
                         send_data_next = w_watch_data[63:56]; //HOUR, 10
                         send_data_next = w_watch_data[55:48]; //HOUR, :
                         5'hB: send_data_next = 8'h3A; //:
                         send_data_next = w_watch_data[47:40]; //MIN, 10
                         send_data_next = w_watch_data[39:32]; //MIN, 1
                         5'hE: send_data_next = 8'h3A; //:
                         5'hF:
                         send_data_next = w_watch_data[31:24]; //SEC, 10
                         send_data_next = w_watch_data[23:16]; //SEC, 1
                         5'h11: send_data_next = 8'h3A; //:
                         5'h12:
                         send_data_next = w_watch_data[15:8]; //MSEC, 10
                         5'h13:
                         send_data_next = w_watch_data[7:0]; //MSEC, 1
                         5'h14: send_data_next = 8'h0D; // \r
                         5'h15: send_data_next = 8'h0A; // \n
                      endcase
                     send_cnt_next = send_cnt_reg + 1;
                  end else begin
                                                                         → 다 보냈을시, IDLE로 이동
                      n_state = IDLE;
                      send_next = 1'b0;
              end else begin
                                                                      → full일시 현재 state에서 대기
                  n_state = c_state;
              end
```

#### 2. UART

- rx로 명령어 입력





#### **UART**

Name

l clk

↓ rst



#### 2. UART

- full시 FIFO 입력 대기



baud\_tick

i\_watch\_data(23:0) i\_stopwatch\_data[23:0]

i\_super\_sonic\_data(9:0)

₩ i\_dht11\_data[15:0]

₩ bx

nx\_done

₩ rx\_data(7:0)

♥ c\_state[2:0]

mem(0:15)[7:0]

5ad0ac

20,30,30,25,0d,

#### **UART**

- 0~149까지 순차 입력





0~149까지 uart 입력

# 문제해결

#### 1. One-Wire 출력

→ Gate 수 감소





# 문제해결

2. 팀원과의 코드 공유

→ 꾸준한 의사소통으로 해결



#### 1. 버튼 제어



#### 2. UART Watch



3. UART StopWatch



#### 4. UART Sensor

