

# **Department of Electrical and Electronics**

## **ELE313 ELECTRONICS II LABORATORY DESIGN PROJECT**

Name: Ömer Yanmaz

Student ID: 2210357025

## **Table of Contents**

| Theorotical Calculations          |                      | 3  |
|-----------------------------------|----------------------|----|
| Lt Spice Simulation And Conclusio | ons                  | 5  |
| Circuit DC Analysis Summary       |                      | 6  |
| Circuit Functional Analysis       |                      | 7  |
| Power Consumption Calculation     | ns(No-Load):         | 7  |
| Small Signal Gain Analysis and    | Gain Variations:     | 8  |
| Simulation of Gain (Under No      | -Load):              | 8  |
| Gain Calculation:                 |                      | 8  |
| Comment for Gain Calculatio       | ons:                 | 9  |
| Gain Variation via Input Voltage  | Change:              | 9  |
| Comment For Gain Variaton v       | vith Voltage Change: | 9  |
| Load Variation:                   |                      | 10 |
| Comment on Load Variation :       |                      | 12 |
| Feedback Resistors:               |                      | 12 |
| Comment on Feedback:              |                      | 13 |
| Frequency response analysis       | with Feedback:       | 13 |
| PSRR and CMRR Calculations: .     |                      | 14 |
| Comment on PSRR and CMRI          | R:                   | 15 |
| Frequency Analaysis               |                      | 15 |
| Comment on frequency respo        | onse:                | 16 |
| "Challenges and Gains"            |                      | 17 |
| "Development Journey in Pictures  | "                    | 19 |
| Lab Tests:                        |                      | 19 |
| KiCad Schematic and PCB Layo      | out:                 | 22 |
| Resources:                        |                      | 23 |

## Theorotical Calculations



Current Mirror Design

Correct mirror calculations:

Desired current for diff amp: 1.1 mA Kp = 0.78 mA/V2



$$12 - I_3 R_3 = V_0 = V_6$$
  
 $12 - 4.1 \text{ MA R}_3 = V_6$   
 $R_3 = 20 \text{ W}$ 

Diff Amp Design



JO: = 550NA

$$Au = -g_{\mu}R_{0} =$$
  $g_{\mu} = \sqrt{2K\rho \cdot T_{0}} = \sqrt{18.4.10^{-3}} = 4.33 \text{ mA//}$   
 $R_{1}$  chosed as 22k

$$F_0 = \frac{1}{D.TD} = \frac{1}{0.01.0.55} \approx 182 \text{ kg}$$

Reff = 19.74 1

Gain Stage Design



For Bias Ry = 9.4 12V- 9k.1.14MA= 1.74V

\* In Simulation

When VB incressed to 1.74V guin increased to 7.5

Output Stage Design



In = Addict (Cornect Millor)

Goin Calculations for Q1: Rs 19 Chapsed as 1.2k B=100 VBE = 0.7 VOD = 12V

$$I_{C_{(MOX)}} = \frac{V_{CC} - V_{R6}}{V_{R5}} = \frac{12 - 1}{1200} = 9.2MA$$

$$I_{CQ} = \frac{I_{CMOX}}{2} = 4.58MA$$

then 
$$IB = \frac{Ic}{B} = 45.8 \mu A \approx 46 \mu A$$

$$R_{6} = \frac{1}{4.63} = 216 \Omega \approx 220 \Omega$$

$$Aa = -\frac{R_{5}}{9M} + R_{6}$$

$$Au = \frac{1}{4.63} + R_{6}$$

$$g_{M} = \frac{I_{C}}{V_{T}} = \frac{4.75 MA}{0.026 MV} = 187.7$$

Aire: I warna deliver at least 100MA to Re load when it varies

$$IB = \frac{5V}{R7}$$

$$IB = \frac{1}{4}MA = 0.25MA$$

$$R_8 = R_4 = \frac{5}{0.2 \text{ FMA}} = 5.\frac{1}{4} \cdot 103 = 20 \text{ K}$$

Rz ald Rg choosed 22k

# Lt Spice Simulation And Conclusions



## Circuit DC Analysis Summary

## **Operating Point Data**

## **MOSFET Voltages and Currents**

| Node/Device | Value        | Units       |
|-------------|--------------|-------------|
| ld(M1)      | 0.000558071  | Current (A) |
| lg(M1)      | -6.07079e-11 | Current (A) |
| Is(M1)      | -0.000558071 | Current (A) |
| ld(M2)      | 0.000558071  | Current (A) |
| lg(M2)      | -6.07079e-11 | Current (A) |
| Is(M2)      | -0.000558071 | Current (A) |
| ld(M3)      | 0.00111614   | Current (A) |
| Ig(M3)      | -5.35491e-11 | Current (A) |
| Is(M3)      | -0.00111614  | Current (A) |
| ld(M4)      | 0.00111614   | Current (A) |
| lg(M4)      | -1.5027e-11  | Current (A) |
| Is(M4)      | -0.00111614  | Current (A) |
| ld(M5)      | 0.00111614   | Current (A) |
| Ig(M5)      | -1.41865e-11 | Current (A) |
| Is(M5)      | -0.00111614  | Current (A) |

## **BJT Voltages and Currents**

| Node/Device | Value        | Units       |
|-------------|--------------|-------------|
| Ic(Q1)      | 0.00475463   | Current (A) |
| lb(Q1)      | 2.30841e-05  | Current (A) |
| le(Q1)      | -0.00477771  | Current (A) |
| Ic(Q2)      | 0.000113256  | Current (A) |
| lb(Q2)      | 2.05498e-07  | Current (A) |
| le(Q2)      | -0.000113461 | Current (A) |
| Ic(Q3)      | -0.000113286 | Current (A) |
| lb(Q3)      | -1.75769e-07 | Current (A) |
| le(Q3)      | 0.000113461  | Current (A) |

## **Source Voltages and Currents:**

| Node/Device | Value       | Units       |
|-------------|-------------|-------------|
| V(n001)     | 12.000000   | Voltage (V) |
| V(n014)     | -12.000000  | Voltage (V) |
| I(V1)       | -0.00875964 | Current (A) |
| I(V2)       | 0.00398193  | Current (A) |
| I(V3)       | 0.000000    | Current (A) |

### Circuit Functional Analysis

| Component          | Observation                                                                                |
|--------------------|--------------------------------------------------------------------------------------------|
| Q1                 | Active region, amplifies the signal. Ic=4.75 mA, Ib=23.08 µA, indicating proper operation. |
| Q2 & Q3            | Functioning near linear/active region, for signal rectification or balancing.              |
| MOSFETs            | Operate in active region; involved in signal amplification.                                |
| Resistors          | Current values consistent with expected signal pathways; e.g., R5 handles 4.75 mA from Q1. |
| Capacitors         | Minimal current, used for filtering or coupling in signal processing.                      |
| Diodes (D1,<br>D2) | Conducting current (520 µA each), used for biasing.                                        |
| Output (Vout)      | Voltage near 0 (-2.3 μV); circuit functions correctly as a low-output signal processor.    |

Power Consumption Calculations(No-Load):

## **Source V1 (12V):**

Voltage: 12 V

Current: -0.00875964 A

Power: 12 × -0.00875964 = -0.1051 W

## Source V2 (-12V):

Voltage: -12 V

Current: 0.00398193 A

Power: -12 × 0.00398193 = -0.0478 W

### **Total Power Consumption**

Total power consumption is the sum of all power sources:

Total Power = -0.1051 W + -0.0478 W + 0 W = -0.1529 W

## Small Signal Gain Analysis and Gain Variations:

Simulation of Gain (Under No-Load):





Figure 1.

#### Gain Calculation:

The gain of a circuit is calculated as the ratio of the output voltage amplitude to the input voltage amplitude:

Gain = Vout\_peak / Vin\_peak

From the graphs:

Input Voltage (Vin) Amplitude: ±5 mV (peak)

Output Voltage (Vout) Amplitude: ±3.5 V (peak)

Using the formula: Gain = 3.5 V / 0.005 V = 700

#### Comment for Gain Calculations:

The simulation(Figure 1) shows that the circuit amplifies the input signal significantly, achieving a gain of approximately 700 under no-load conditions. The input sine wave, with an amplitude of  $\pm 5$  mV, is amplified to an output sine wave with an amplitude of  $\pm 3.5$  V. This high gain indicates that the circuit operates effectively in its linear region without visible distortion. However, additional analysis is needed to verify whether the gain remains consistent under varying load conditions or higher input signal levels.

#### Gain Variation via Input Voltage Change:



Figure 2

### Comment For Gain Variaton with Voltage Change:

The simulation results (**figure 1**, **figure 2**) show how the circuit behaves under different conditions. In the first set of graphs, the gain remains consistent, as the input signal is a small  $\pm 5$  mV sine wave, and the output signal is amplified to about  $\pm 3.5$  V without any visible distortion, indicating the circuit is operating in its linear region. However, in the second set of graphs, as the input voltage increases to  $\pm 1$  V, the output signal shows signs of non-linearity, with the gain decreasing and potential saturation occurring. This suggests that the circuit's linear operating range is limited, and the input signal must be kept within this range to avoid distortion in the output.

## Load Variation:

### $20\Omega$ load is connected. Vin = 5mV



Figure 3

#### $5k\Omega$ load is connected. Vin = 5mV





Figure 4

#### Comment on Load Variation:

The simulation results (**figure 3**, **figure 4**) show that the circuit maintains the waveform integrity of the output signal under varying load conditions. With a 20  $\Omega$  load, the circuit delivers high current levels (up to approximately 120 mA) without any visible distortion in the output signal. However, the amplitude of the output voltage drops to  $\pm 2.5$  V compared to the no-load condition, where it was  $\pm 3.5$  V, indicating a reduction in gain. This drop in gain is expected due to the increased current demand and the associated voltage drop across the internal resistance of the circuit.

In contrast, with a 5 k $\Omega$  load, the output signal amplitude remains close to ±3.5 V, with minimal gain reduction and significantly lower current (approximately ±700  $\mu$ A). These results demonstrate that while the output stage is capable of delivering high currents for low-impedance loads, there is a trade-off in terms of gain. The robust design of the output stage ensures that it can handle significant current demands, making it suitable for low-resistance applications, but the gain performance should be carefully considered when designing for such conditions.

#### Feedback Resistors:



Figure 5



Figure 5

#### Comment on Feedback:

This circuit is a feedback network connected to an op-amp that I designed and analyzed. The graph shows a clean sinusoidal output signal at 1 kHz with an amplitude of approximately ±100 mV, matching the input frequency. This indicates that the feedback loop is functioning properly and stabilizing the op-amp.

The resistors R9 (1 k $\Omega$ ) and R10 (100 k $\Omega$ ) set the feedback ratio, controlling the gain and ensuring stability. The MOSFETs in their linear region, maintaining signal integrity without introducing distortion. The output being in-phase with the input confirms that the circuit is stable and well-designed.

Overall, the circuit performs as expected.

#### Frequency response analysis with Feedback:

I also analyzed the circuit's frequency response using LTSpice and observed the Bode plot. The circuit appears to function across wide frequencies, as indicated by the datas(Figure 6). To test the bandwidth, I adjusted the frequency of my sinusoidal voltage source and observed that the bandwidth increased. However, as expected, there was a trade-off: the gain decreased as the bandwidth expanded. This is consistent with the gain-bandwidth trade-off inherent to feedback systems.

$$x = 35.370Hz$$
  $y = 35.893dB, -189.791$ °

$$x = 1.835KHz$$
  $y = 38.761dB, -157.015$ °

$$x = 221.671KHz$$
  $y = 35.501dB$ , -194.269°

Figure 6

#### **PSRR** and CMRR Calculations:

CMRR

for 1V in Vin1 and Vin2

$$AcH = \frac{30x10^{-3}}{1} = 0.03$$

Adm is 600

$$CMRR = 20 \log \left(\frac{600}{0.03}\right)$$

$$= 20 \log \left(\frac{20000}\right) = 86.02 db$$

PSPR

Ves rip = 0.1

20 \left(\frac{Vps, ripple}{Vout, ripple}\right) \quad Vout rip = 1.2

20 \left(\frac{0.1}{1.2}\right) = -21.58 db

- PSRR value is very low, capositor gome be added power lines.

Figure 6

#### Comment on PSRR and CMRR:

The calculations show a CMRR of 86.02 dB, indicating excellent rejection of common-mode signals, making the op-amp suitable for precision applications. However, the PSRR is low at -21.58 dB, highlighting sensitivity to power supply variations. To calculate CMRR, the differential gain was measured by applying a sinusoidal input to one terminal while grounding the other, and the common-mode gain was obtained using a 1V input to both terminals. PSRR was determined by adding a 0.1V sinusoidal ripple to the power supply (+12V) and measuring the output ripple. The low PSRR suggests adding capacitors to the power supply lines to filter ripples and improve stability, ensuring better performance in noisy environments.

### Frequency Analaysis

### Bode plot:



x = 2.413KHz y = 56.462dB, -135.382°

x = 108.817KHz y = 53.750dB, -162.500°

x = 215.868Hz y = 53.626dB, -163.742°

The provided Bode plot illustrates the magnitude and phase response of the circuit:

#### 1. Magnitude Analysis:

At **215.868 Hz**, the gain is **53.626 dB**, indicating the circuit's low-frequency response where the gain is relatively stable and flat.

The maximum gain of **56.462 dB** occurs at **2.413 kHz**, suggesting this is the frequency where the circuit operates most effectively in terms of amplification.

Beyond **2.413 kHz**, the gain gradually decreases, with a significant drop observed at **108.817 kHz**, where the gain is reduced to **53.750 dB**.

#### 2. Phase Analysis:

At **low frequencies (e.g., 215.868 Hz)**, the phase shift is **-163.742°**, indicating that the output signal is slightly lagging the input.

As the frequency increases to the peak gain at **2.413 kHz**, the phase shift becomes **-135.382°**.

At higher frequencies (e.g., 108.817 kHz), the phase shift further increases to **-162.500°**, showing significant phase lag due to the circuit's characteristics.

#### 3. Bandwidth:

The circuit operates effectively within a range close to the peak gain frequency (2.413 kHz). Frequencies significantly beyond this point show a reduction in gain, suggesting the bandwidth is relatively narrow.

#### Comment on frequency response:

The analysis shows that the circuit achieves its maximum gain of 56.462 dB at 2.413 kHz, indicating the optimal operating frequency. The gain remains stable at low frequencies but starts to decrease beyond the peak, which is expected for most amplifiers due to the limitations of the frequency response. The phase shift also increases with frequency, reaching -162.500° at higher frequencies, indicating significant lag. Overall, the circuit performs well within its operational range, but improvements could be considered to extend the bandwidth or reduce phase lag for applications requiring higher frequency performance.

## "Challenges and Gains"

During the design and analysis of my circuit, I developed a series of ideas and made iterative improvements based on both theoretical concepts and practical testing. Here is the timeline of my design journey:

#### **Initial Design and Rationale**

My initial design for the differential stage utilized an **N-MOS differential amplifier (2N7000)** with a **load P-MOS** instead of a resistor. This decision was motivated by the goal of achieving higher gain and maintaining a compact, efficient design. I aimed to leverage the MOSFET's characteristics for improved linearity and performance compared to traditional resistive loads. However, in the simulation I coludn't achive at least 100 gain, therefore I replaced the load P-MOS with a resistor to simplify the design and improve performance.

In the gain stage, I initially considered using a Darlington pair to maximize amplification, but I encountered difficulties in achieving stable operation due to impedance mismatches. To address this, I used commen emitter bjt ampifier and replaced the voltage divider with a **current mirror**, which provided a stable base voltage and ensured better resilience to current variations. This approach, coupled with using a resistor to supply the gain stage, improved the overall reliability of the design.

**In the output stage**, I designed the circuit with BJTs to handle high current loads while maintaining low output impedance. This decision was driven by the need for a robust output capable of delivering sufficient current to low-resistance loads.

#### **Challenges During Testing and Simulation**

Despite resolving some theoretical challenges, I encountered several issues during practical testing:

#### Issues:

- 1. The differential amplifier (initially designed with an N-MOS) displayed improper operation on the oscilloscope, with the output resembling the horizontal projection of a sine wave. Upon investigation, I attributed this to the lack of a well-defined Id-Vgs relationship for low currents in the 2N7000, as it was designed for higher current applications. During this process, I also researched alternatives like the BSH103, which offered better low-current characteristics and lower Vgs thresholds. However, due to availability issues and long shipping times, I was unable to source these MOSFETs. The problem persisted until I replaced the N-MOS with an NPN transistor (2N2222), which retained similar characteristics and resolved the gain issue.
- 2. For the gain stage, design failed to provide the expected performance due to difficulties in ensuring stability and defection of BJT's.

- 3. In the output stage, designed to handle high currents with BJTs, I observed that the output still displayed the **horizontal projection of a sine wave**, likely due to improper biasing or stage impedance mismatches. While the differential amplifier functioned correctly, the output stage required further refinement to deliver a clean sinusoidal waveform.
- 4. During the simulation process in LTSpice, I encountered unexpected issues related to the accuracy of the predefined component libraries. Some components within the standard library did not accurately represent real-world behavior, leading to discrepancies between **simulation** and **laboratory** results. Additionally, third-party models used for MOSFETs and BJTs were not thoroughly verified for accuracy, which further contributed to these inconsistencies. For example, certain parameters critical to the differential amplifier's operation, such as characteristics, were either missing or inaccurately modeled. This mismatch likely explains why some designs that appeared functional in simulation performed poorly in practical testing. These insights highlighted the importance of verifying component models before relying on them in simulations and reinforced the need for cross-referencing simulation results with **real-world** measurements.

#### Insights

This project was a significant learning experience, showcasing the importance of iterative design and practical testing. In the lab, challenges like transistor failures and time constraints required multiple redesigns and adjustments. Despite these setbacks, the final design operated successfully in simulation and highlighted the potential of a well-thought-out structure.

# "Development Journey in Pictures"

Lab Tests:







1Khz



Gain stage removed. It shows at least 100 gain.

## KiCad Schematic and PCB Layout:





#### 3D View:



## Resources:

Behzad Razavi - Fundamentals of Microelectronics

Adel S. Sedra & Kenneth C. Smith - Microelectronic Circuits

Robert F. Coughlin & Frederick F. Driscoll - Operational Amplifiers and Linear Integrated Circuits LM358 Datasheet