





# **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (2) CONFIDENTIAL



#### What is STA?

- Static Timing Analysis
  - (STA) is a method of determining if a circuit meets timing constraints without simulating clock cycles
- How it works:
  - Identify timing startpoints and endpoints
    - Input/output ports, registers/latches
  - Trace delays through timing paths from startpoints to endpoints
  - Compare path delays to clock period to see if constraints are met
  - Also check hold violations (races) and transition violations (from library design rules)
- STA is:
  - Exhaustive
  - Fast
  - Not dependent on simulation vectors

© 2007 Synopsys. Inc. (3) CONFIDENTIAL



### What is PrimeTime?

#### A Full Chip Gate-Level Static Timing Analyzer

- Static Timing Sign-Off Tool
- Fast and memory efficient
- Delay calculator
- Custom block modeling solution
- Advanced analysis functionality
- 350+ Vendor libraries, and timing consistency with Synthesis



2

#### What is PT-SI?

- PrimeTime Signal Integrity (PT-SI)
  - Extends PT's timing analysis to include signal integrity effects, including:
    - · Crosstalk delay
    - Noise bumps (glitches)
    - IR drop
  - SI effects analyzed in regular PrimeTime environment and included in standard timing reports
- Benefits
  - Fast, accurate analysis of multi-million-gate designs
  - Much faster than traditional SPICE analysis
  - Can perform simultaneous Min and Max analysis

© 2007 Synopsys, Inc. (5) CONFIDENTIAL



# Synopsys' Galaxy™ Design Platform

Industry-Standard STA & SI Sign-Off

#### PrimeTime & PrimeTime SI

- Golden static timing & signal integrity standard for Galaxy
- Accurate timing and SI analysis throughout implementation flow
- · Industry standard timing and SI signoff

# Galaxy **Design Compiler**



© 2007 Synopsys, Inc. (6) CONFIDENTIAL



# **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (7) CONFIDENTIAL



# **Comprehensive Timing Checks**



- Many types of timing and design rule checks
  - Timing checks can be delay calculated or SDF annotated
  - Setup and hold can depend on  $\mathrm{Slew}_{\mathrm{data}},\,\mathrm{Slew}_{\mathrm{clock}},\,\mathrm{and}\,\,\mathrm{Cap}_{\mathrm{O}}$
  - Design rule checks consistent with DC, PC, and Astro

© 2007 Synopsys, Inc. (8) CONFIDENTIAL



# **Basic Timing Analysis Flow Using PrimeTime**

#### Set Up Design Environment, Read & Link Design

- · Search path, link path
- Read designs, libraries, then link
- Set operating conditions, wireload models, input drives & output loads

#### Specify Timing Constraints

- Clock period/waveform/uncertainty/latency
- Input/output delays

#### Specify Timing Exceptions

- · Multicycle paths
- · False paths
- Min/max delays, segmentation, disabled arcs

#### Perform Timing Analysis, Create Reports

- · Check timing constraints
- · Generate timing and constraint reports
- · Generate bottleneck and coverage analysis reports

© 2007 Synopsys, Inc. (9) CONFIDENTIAL



#### **Pre- and Post-Layout Timing Flows Pre-layout** Post-layout read design read design setup environment, constraints setup environment, constraints Backannotate SDF or Verify timing constraints parasitics - check\_timing Propagate dlock network Verify timing constraints - check\_timing Analyze design timing Analyze design timing - Identify bottleneck cells - Identify bottleneck cells - Identify snake paths - Perform what-if analysis - Use GUI or report\_timing - Focus on design rule issues report\_constraint, - Use GUI or report timing, report\_bottleneck report\_constraint, report\_bottleneck Summarize timing checks Summarize timing checks - report\_analysis\_coverage - report\_analysis\_coverage SYHUPSYS © 2007 Synopsys, Inc. (10) CONFIDENTIAL

## Set Up Environment, Read & Link Design

- Definitions
  - search\_path variable specifies where to search for design and library data
  - link\_path variable specifies which design and library data to be loaded during linking (link\_design)
  - link design command resolves all design references
- Example

```
pt_shell> set search_path ". ./lib"
pt_shell> set link_path "* pt_lib.db"
pt_shell> read_ddc design.ddc
pt_shell> link_design
```



Note: Designs can be read in DDC, Verilog, VHDL, Milkyway, or .db formats (read\_ddc, read\_verilog, read\_vhdl, read\_milkyway, read\_db)

Important: Linking a new design causes all constraints and back annotated data to be removed from the currently linked design, and removes all but the top level design from memory

© 2007 Synopsys. Inc. (11) CONFIDENTIAL



# **Set Operating Conditions, Wireload Models, Input Drives & Output Loads**

- · Set the operating conditions
- Set wireload models and mode (pre-layout only)
- · Specify input drives and output loads
- Example:

© 2007 Synopsys, Inc. (12) CONFIDENTIAL



# **Specify Timing Constraints: Clocks (1)**

#### • Example:

» Set up the basic timing constraints for the design. Start with the clock information.

```
pt_shell> create_clock -name CLK -period 30 [get_port CLOCK]
pt_shell> set_clock_uncertainty 0.5 [all_clocks]
pt_shell> set_clock_latency -min 3.5 [get_clocks CLK]
pt_shell> set_clock_latency -rise 5.5 [get_clocks CLK]
pt_shell> set_clock_transition -rise 0.25 [get_clocks CLK]
pt_shell> set_clock_transition -fall 0.3 [get_clocks CLK]
```

• For post layout clock tree:

```
set_propagated_clock <clock_object_list>
or
set timing_all_clocks_propagated true
```

© 2007 Synopsys, Inc. (13) CONFIDENTIAL





# Specify Timing Constraints: Clocks (3) Modeling Off-chip Latency

You can specify external latency:

```
pt_shell> set_clock_latency -SOUTCE 1.7 CLOCK
```

The clock is delayed by 1.7 units before it gets to the clock definition point

You can model clock jitter\*:

```
pt_shell> set_clock_latency -source -rise -early 0.1 GENCLK pt_shell> set_clock_latency -source -fall -early 0.1 GENCLK pt_shell> set_clock_latency -source -rise -late 0.2 GENCLK pt_shell> set_clock_latency -source -fall -late 0.3 GENCLK
```



\* Note: Symmetrical clock jitter can also be specified with set\_clock\_uncertainty

© 2007 Synopsys, Inc. (15) CONFIDENTIAL



# **Specify Timing Constraints: Input & Output Delays**

• Specify signal arrival/required times at **all** ports relative to clocks with:

```
set_input_delay
set_output_delay
```

#### Examples:

```
pt_shell> set_input_delay 5.0 -clock ClkA [all_inputs]
pt_shell> set_input_delay 2.5 -clock ClkB [get_ports input2]
pt_shell> set_input_delay 0.5 -clock ClkA -add_delay input2
pt_shell> set_output_delay 3.0 -clock ClkA [all_outputs]
```

Note: For bidirectional ports, use both set\_input\_delay & set\_output\_delay.

© 2007 Synopsys, Inc. (16) CONFIDENTIAL



## **Setup and Hold Multipliers (1)**

Setup multiplier represents the maximum number of clock cycles allowed for a signal to traverse a given path.

Setup multiplier = 1 is the default (one cycle after launch)
Hold multiplier = 0 is the default (one cycle before capture edge)



• Note moving setup check to clock edge x the hold will be checked at x-1 clock edge.

© 2007 Synopsys, Inc. (17) CONFIDENTIAL



## **Setup and Hold Multipliers (2)**

A positive hold multiplier represents the number of clock cycles before the default hold check.

set\_multicycle\_path -setup <setup multiplier> -hold <hold multiplier>



set\_multicycle\_path -setup 2 -hold 1 -from <from\_list> -to <to\_list>

Setup multiplier = 2 (two cycles after launch)
Hold multiplier = 1 (two cycles before capture edge)

© 2007 Synopsys, Inc. (18) CONFIDENTIAL



# **Specify Timing Exceptions**What Are They?

- · Exceptions to default single-cycle timing
  - False paths
  - Multi-cycle Paths
  - User-defined max\_delay, min\_delay
- Exceptions can have from/through/to objects
- -through exceptions allow ANDing and ORing of exceptions
  - set\_false\_path -through {A B C}

Path must travel through points **A or B or C** to be considered false

set\_multicycle\_path 2 -through {A B} -through
{C}

Path must travel through points (A or B) and C to be a multi-cycle path

© 2007 Synopsys, Inc. (19) CONFIDENTIAL



# **Specify Timing Exceptions Avoid Overuse of Wildcards!**

- Large numbers of timing exceptions increases memory usage and timing analysis runtimes SUBSTANTIALLY.
- Example:
  - » Set false paths between 32-bit registers Reg\_A and Reg\_B in asynchronous clock domains clocked by clkA and clkB

```
pt_shell> set_false_path -from Reg_A*/Q -to Reg_B*/D pt_shell> set_false_path -from Reg_B*/Q -to Reg_A*/D
```

This creates and stores 2\*32\*32 = 2048 false path exceptions! (BAD)

p p

```
pt_shell> set_false_path -from clkA -to clkB
pt_shell> set_false_path -from clkB -to clkA
```

This creates and stores 2 false path exceptions! (GOOD)



SolvNet Doc Id: 902120

PrimeTime Memory Issues With Timing Exceptions

© 2007 Synopsys, Inc. (20) CONFIDENTIAL



# **Specify Timing Exceptions Single -through Pin**

 What looks like a single exception through a pin is usually many exceptions from the start-points that fan-in to the pin to the endpoints that fan-out from the pin.

#### Bad:

```
pt_shell> set_false_path -through [get_pins ADDER/CI]
```

 Use set\_disable\_timing to disable ALL timing paths through the pin. Disabling the paths this way means that PrimeTime does NOT have to store information about the multiple exceptions.

#### Good:

```
pt_shell> set_disable_timing [get_pins ADDER/CI]
```

© 2007 Synopsys, Inc. (21) CONFIDENTIAL



## **Exception Analysis & Compaction**

- report exceptions –ignored
- transform exceptions
- Removes ignored timing exceptions from memory
- Useful with legacy constraints
- Options: -from, -to, -rise\_from, -rise\_to, -fall\_from, -fall\_to, -rise\_through, -fall\_through, -dry\_run, -verbose, -flatten

```
pt_shell> report_exceptions -ignored
pt_shell> transform_exceptions
pt_shell> write_sdc -out clean_constraints
pt_shell> report_exceptions -ignored
```

© 2007 Synopsys, Inc. (22) CONFIDENTIAL



# Perform Timing Analysis Check Constraints

- To identify problems with design or assertions <u>before</u> you spend time on detailed reports
  - » Use check\_timing [-verbose]
  - » Review man page for list of default checks
    - » timing\_check\_defaults list of timing checks performed by check\_timing

(Not all available checks are run by default)

- Unconstrained endpoints?
- Combinational loops?
- Missing clock definitions?
- Multiple clock fanin?
- Latch fanout problems?
- Generated clocks consistent?
- Ignored timing exceptions?
- Ports with missing input delay?

© 2007 Synopsys, Inc. (23) CONFIDENTIAL



## **Perform Timing Analysis** Report Coverage

- To summarize timing checks met, violated, untested:
  - Determine if your analysis is complete
  - · Show untested checks and reason why not tested
  - Use report\_analysis\_coverage -status\_details {untested}

| pt_shell> report_analysis_coverage |       |          |          |          |  |  |  |  |
|------------------------------------|-------|----------|----------|----------|--|--|--|--|
| Type of Check                      | Total | Met      | Violated | Untested |  |  |  |  |
|                                    |       |          |          |          |  |  |  |  |
| setup                              | 5     | 2 ( 40%) | 2 ( 40%) | 1 ( 20%) |  |  |  |  |
| hold                               | 5     | 4 ( 80%) | 0 ( 0%)  | 1 ( 20%) |  |  |  |  |
| recovery                           | 2     | 0 ( 0%)  | 2 (100%) | 0 ( 0%)  |  |  |  |  |
| min_period                         | 1     | 1 (100%) | 0 ( 0%)  | 0 ( 0%)  |  |  |  |  |
| min_pulse_width                    | 2     | 2 (100%) | 0 ( 0%)  | 0 ( 0%)  |  |  |  |  |
|                                    |       |          |          |          |  |  |  |  |
| All Checks                         | 15    | 9 ( 60%) | 4 ( 27%) | 2 ( 13%) |  |  |  |  |
|                                    |       |          |          |          |  |  |  |  |

© 2007 Synopsys, Inc. (24) CONFIDENTIAL



## Perform Timing Analysis Generate Reports

- Summarize timing results:
  - » Use report\_constraint <options>
  - Note: -all\_violators -verbose option may cause long run times. Use max delay or -min delay to focus on setup or hold violations.
- Display worst violations:
  - » Use report\_timing <options>
  - Note: large values for -nworst or -max\_paths option may cause long run times.
  - Unconstrained paths are not listed by default timing\_report\_unconstrained\_paths = "false"
- Report bottleneck cells contributing to multiple violations:
  - » Use report\_bottleneck <options>

© 2007 Synopsys, Inc. (25) CONFIDENTIAL



# report\_timing -exclude

## Improves Flexibility of Analysis

- New report\_timing –exclude option
  - Allows designers to report paths NOT through a given pin or sub-block
  - Excludes all paths from/through/to specified pins
  - Enhances usability and flexibility for path analysis
- Example:
  - report\_timing –exclude object\_list
  - get\_timing\_paths -exclude object\_list
  - object\_list: a list of pins, ports, cells, or nets
  - Also supported: –rise exclude, –fall exclude

© 2007 Synopsys, Inc. (26) CONFIDENTIAL





# **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (28) CONFIDENTIAL



# **Advanced Timing Analysis Features in PrimeTime**

- Analysis Modes
- Data to Data Checks
- Case Analysis
- Multiple Clocks per Register
- Non-Unate Clock Network
- Minimum Pulse Width Checks
- Derived Clocks
- · Clock Gating Checks
- Netlist Editing
- PT to Astro ECO Flow
- · report clock timing
- Clock Reconvergence Pessimism
- Worst-Arrival Slew Propagation
- Path-Based Analysis
- Debugging Delay Calculation

© 2007 Synopsys, Inc. (29) CONFIDENTIAL



## **Analysis Mode**

- PrimeTime performs analysis based upon a Single operating condition, BC\_WC, and On Chip Variation (OCV)
- From 2004.12 onwards, OCV is the default operating mode
- OCV provides the most accurate analysis
  - Properly handles slew and delay variations
- Single & BC\_WC mode could be optimistic for delay calculation
- Use report design to see which analysis mode is being used



SolvNet Doc Id: 013762

What is the difference between single, bc\_wc, and on\_chip\_variation analysis mode

© 2007 Synopsys, Inc. (30) CONFIDENTIAL



| Operating Conditions                 | Number of OC                                             | Slew Propagation                                                            | Timing Analysis                                                                                                                                                                |
|--------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single OC                            | 1: OC                                                    | max slew @ OC                                                               | setup @ OC:  max data @ OC  min clock @ OC  hold @ OC:  min data @ OC  max clock @ OC                                                                                          |
| Min-max:<br>2 simultaneous BC and WC | 2: BC and WC                                             | min slew @ BC<br>max slew @ WC                                              | setup @ WC:  max data @ WC  min clock @ WC  hold @ BC:  min data @ BC  max clock @ BC                                                                                          |
| on-chip PVT Variation                | 2: OC - Delta <sub>min</sub><br>OC +Delta <sub>max</sub> | min slew @ OC - Delta <sub>min</sub><br>max slew @ OC +Delta <sub>max</sub> | setup @ OC:  max data @ OC + Delta <sub>max</sub> min clock @ OC - Delta <sub>min</sub> hold @ OC:  min data @ OC - Delta <sub>min</sub> max clock @ OC + Delta <sub>max</sub> |

# Setup Optimism in the single Mode

• Consider the following setup path:



- Slow slew is propagated from mux output
- Slow delays computed for {U4 U5}
- · But fastest possible setup capture leg is needed
  - Setup analysis is optimistic for paths captured by CLK1!

© 2007 Synopsys, Inc. (32) CONFIDENTIAL



# Hold Optimism in the single Mode

· Consider the following hold path:



- Slow slew is propagated from U6/Z
- Slow delays computed for {U7 U8}
- · But fastest possible launch leg is needed
  - Hold analysis is optimistic for paths launched by FF1!

© 2007 Synopsys, Inc. (33) CONFIDENTIAL



## **Data to Data checks**



- Data checks are checks defined between two signals in the form of setup and hold arcs
- Commands
  - set\_data\_check set data to data checks between any two pins
  - remove\_data\_check specifies the data check to be removed
- Used for: bus skew checks, handshaking interfaces, self timed circuits, etc

© 2007 Synopsys, Inc. (34) CONFIDENTIAL



hold

# Case Analysis (1)

#### • Concept:

- Set logic constants ('1' or '0') or logic transitions ('rise' or 'fall') on pins or ports of the design.
- These constants are forwarded throughout the logic, enabling or disabling timing arcs as appropriate.
- Syntax: set\_case\_analysis 0 1 port\_or\_pin\_list

#### Example:



- » If port Sel is set to a constant '0', only the IN0 to U3 path will be traced.
- » If pin U2/B is set to a constant 0, no paths to U3/Ten will be traced.

© 2007 Synopsys, Inc. (35) CONFIDENTIAL



# Case Analysis (2)

case\_analysis\_sequential\_propagation variable:

- Determines whether case analysis is propagated across sequential cells.
- Default is "never" -- which disables constant propagation.
- Global variable, applies to design, not instance.



© 2007 Synopsys, Inc. (36) CONFIDENTIAL



# **Multiple Clocks Per Register**

- PrimeTime does enable:
  - Simultaneous analysis of multiple clocks per register
  - Analysis of all clocks in one run; no need to set case analysis
  - Control specific combinations by using set\_false\_path, set clock groups, set active clocks and exclusive clocks.



© 2007 Synopsys, Inc. (37) CONFIDENTIAL

SYNOPSYS\*
Predictable Success





- Multiple Clock Propagation
  - set\_false\_path manually between mutually exclusive clocks and do the analysis
- Multiple Clock Propagation with Active Clock groups
  - Set C1, C3 and C2, C4 to be exclusive clocks
  - Analyze C1 and C3 only

```
set_clock_groups -logically_exclusive -name E1 -group {c1 c3}
  -group {c2 c4}
set_active_clocks {c1, c3}
```

© 2007 Synopsys, Inc. (38) CONFIDENTIAL

SYIIOPSYS'
Predictable Success

## **Clock Groups**

- Set active clocks to be analyzed together
  - set\_active\_clocks <clock\_list>
- Specify clock group information
  - set\_clock\_groups [-logically\_exclusive/asynchronous] [-name <name>] -group <clock\_list>
- · Remove the clock groups
  - remove\_clock\_groups [-logically\_exclusive/
    -asynchronous] [-name <name\_list>] [-all]
- Report clock groups set
  - report\_clock [-groups]

© 2007 Synopsys, Inc. (39) CONFIDENTIAL



## **Minimum Pulse Width Check**

- You can specify a minimum pulse width on clocks, pins, cells, or all clocks in a design
  - Separate values can be specified for active low and active high phase of pulse
- Minimum pulse width checks can be back-annotated from SDF

```
set_min_pulse_width -high 4.5 [all_clocks]
set_min_pulse_width -low 4.0 [all_clocks]
```



Warn me (report\_constraints or report\_min\_pulse\_width) if the clock pulse width shrinks into the red zone!

© 2007 Synopsys, Inc. (40) CONFIDENTIAL



## **Specifying Generated (Derived) Clocks**

- Generated clocks are created within the design and are derived from a source clock
  - Examples: clock dividers, clock multipliers, edge relationships
- To specify a clock derived from an existing clock:
  - create\_generated\_clock

© 2007 Synopsys, Inc. (41) CONFIDENTIAL



# **Automatic Calculation of Generated Clock Latency**

 PrimeTime will automatically calculate the latency (delay) from the source clock to the generated clock if the source clock is propagated and you have not set a source latency on the generated clock.



© 2007 Synopsys, Inc. (42) CONFIDENTIAL



# Clock Gating Checks (1) • Gated clocks can cause glitches or "clipped" clocks if gating signal changes during the "active" portion of the clock. GATE Glitches due to late arrival time of GATE GATE GATE GATE GATE GATE GATE

# **Clock Gating Checks (2)**

- PrimeTime enables you to specify setup and hold requirements for gated clocks
  - Invoked automatically if gating logic exists, default values for setup and hold requirements are set to "0"



set\_clock\_gating\_check -setup 0.25 -hold 0.1 CLK

Clock gating checks are active by default. Disable with:
 set timing\_disable\_clock\_gating\_checks true

Note: Default value of clock gating setup and hold checks is 0.0

2007 Synopsys, Inc. (44) CONFIDENTIA

© 2007 Synopsys, Inc. (43) CONFIDENTIAL



SYNOPSYS.

# Netlist Editing ("What if") (1)

- "What If" analysis allows minor editing of the netlist
  - Not intended to replace IPO!
- · Commands for netlist/timing modification:
  - size\_cell
  - insert\_buffer/remove\_buffer
  - @create\_cell/remove\_cell
  - @create\_net/remove\_net
  - swap\_cell

© 2007 Synopsys, Inc. (45) CONFIDENTIAL



# Netlist Editing (2) What-if Analysis

To list cells in GUI:

- 1) Highlight cell (select
- 2) Schem → size cell

#### In pt\_shell:

get\_alternative\_lib\_cells report\_alternative\_lib\_cells



#### Enables guided cell sizing for timing optimization

- explore alternatives
- commit to a change

© 2007 Synopsys, Inc. (46) CONFIDENTIAL



# **Netlist Editing (3)**

- Change made to a multiply instantiated design:
  - PT "auto-uniquifies" the design
  - Only blocks that require it will be auto-uniquified
- How do I save the changes?
- Use write\_changes command
  - · Writes a text-based description of the changes, or
  - Writes a DC shell Tcl command script, or
  - Writes a PT command file to recreate the changes

© 2007 Synopsys, Inc. (47) CONFIDENTIAL



# PrimeTime to Astro ECO Flow (version 2005.06)

 Many improvements have been made to enable a seamless ECO flow between PrimeTime and Astro



© 2007 Synopsys, Inc. (48) CONFIDENTIAL



# **Direct Output of Astro ECO Files**

- PrimeTime now supports direct output of netlist changes as Astro ECO files
  - structural changes in HECO format
  - · coupling separations in scheme format

© 2007 Synopsys, Inc. (49) CONFIDENTIAL



# Direct Output of Astro ECO Files: Structural ECO Changes

HECO file is read into Astro with:

auHECOByFile <lib> <cell> <HECO\_file>

- Cell does not need to be open
- If cell is open, it is closed
- Then reload cell and perform:
  - ECO/ECO Place Design ECO
  - ECO/ECO Route Design ECO



© 2007 Synopsys, Inc. (50) CONFIDENTIAL



# **Direct Output of Astro ECO Files:**Coupling Separations

- Coupling separations are written as Astro scheme commands
  - Only "effective" aggression couplings are considered
    - · Avoids writing unneeded or ineffective separation directives
  - Separation directives are written in both directions
    - i.e. "Separate n1 from n2, Separate n2 from n1"
    - · Allows maximum possible router freedom
  - Directives are not written which move clock nets
    - · Directives are still written to move nets away from clock nets

© 2007 Synopsys, Inc. (51) CONFIDENTIAL





## **Binary Constraint-based Flow**

PTSI directly identifies problem nets & provides constraints with current & target timing to Astro

- PrimeTime SI identifies optimal set of nets to reduce delay/noise in order to achieve timing/SI closure
- PrimeTime SI generates constraints for Astro, which contain current & target timing for these nets.
- Astro determines what changes to make, based on sign-off timing.
- Goal simplification!!!!



PrimeTime SI / Astro Constraint ECO Flow - Application Note and FAQ

© 2007 Synopsys. Inc. (53) CONFIDENTIAL



## **Usage Model**

pt\_shell> create\_eco\_astro\_constraints -help Usage:

create\_eco\_astro\_constraints # Create ECO constraints for Astro to fix crosstalk delay, timing and noise

[-output file\_name] (Name of the output constraint file)

[-constraint\_type constraint\_type\_list]

(Specifies one or multiple constraint types of delta\_delay, stage\_delay and noise. (default = {delta\_delay stage\_delay}))

[-delay\_type max|min|min\_max] (Type of path delay to fix (default = max))

[-effort\_level low|high] (Effort level)

[-validate] (Performs what-if analysis by back-annotating constraints and update\_timing) [-group path\_group\_name] (Path group)

[-max\_constraints number\_of\_constraints] (maximum number of constraints (default = 1000)) [-max\_iteration number\_of\_iterations] (Maximum number of iterations to create constraints (default = 3))

[-verbose] (Verbose mode)

[object\_list] (Collection of nets or paths)

© 2007 Synopsys, Inc. (54) CONFIDENTIAL





# **Clock Timing Reporting (1)**

- PrimeTime is capable of analyzing clock latency, clock skew (including inter-clock skew) and clock transition attributes of a clock network after CTS automatically.
- Command:

© 2007 Synopsys, Inc. (56) CONFIDENTIAL





# Clock Timing Reporting (3) Clock Latency • Find 5 worst launching rise latencies in the clock network CLK2 for hold paths report\_clock\_timing -clock CLK2 -hold -rise -launch -nworst 5 -type latency Network CLK2 Network CLK2 Redictable Success



# **Enabling CRPR**

- To enable CRPR, set the following variable <u>prior</u> beginning timing analysis:
  - >> set timing\_remove\_clock\_reconvergence\_pessimism true
- By default, CRPR analysis is disabled
- Using CRPR analysis results in a more accurate (less pessimistic) analysis, but causes an increase in runtime and memory usage

© 2007 Synopsys, Inc. (60) CONFIDENTIAL



# **CRPR** report

- report\_crpr command
- User can see the CRPR calculation data such as
  - Common Point
  - CRPR Value for Rise and Fall
- User must supply a –from and –to option between the two sequential elements, e.g.



SolvNet Doc Id: 005511

PrimeTime Clock Reconvergence Pessimism Removal (CRPR) App Note

© 2007 Synopsys. Inc. (61) CONFIDENTIAL



# **Worst-Arrival Slew Propagation**





- Worst slew Worst-arrival slew
- Slew corresponding to latest arrival at Z
- Con: Can be optimistic depending on slew sensitivity of fanout logic
- Pro: Accurate slew applies to critical path per end point only
- · To enable worst-arrival slew propagation:

>> set timing\_slew\_propagation\_mode [worst slew or worst arrival]

2007 Synopsys, Inc. (62) CONFIDENTIAL



# **Path-Based Analysis**

- Provides reduced pessimism
- Re-calculate cell and net delays on user-selected paths
  - Uses path-specific arrival times & slews
  - Re-calculates corresponding clock path
  - Re-calculates setup/hold constraint arcs
  - Uses revised (victim) timing edge



© 2007 Synopsys, Inc. (63) CONFIDENTIAL



# **Path-Based Analysis Usage**

 Add –recalculate to get\_timing\_paths or report\_timing commands:

```
get_timing_paths -nworst 5 -max_paths 50 -recalculate
```

• Or report\_timing directly with PBA on specified paths:

```
report_timing -nworst 5 -max_paths 50 -recalculate
```

© 2007 Synopsys, Inc. (64) CONFIDENTIAL



## **Path-Based Analysis Usage**

- Recalculated results are for reporting purposes only, and cannot be saved in the database
  - Not available for use by other commands
- Path Based Analysis
  - Recommended for end of the design process
  - Not intended for use with large number of violating paths
- Fast Reporting Procedure for Path Based Analysis
  - report\_recalculated\_paths
  - See SolvNet Id: 019538

A Fast (But Non-Exhaustive) Path-Based Analysis Search in Tcl



SolvNet Doc Id: 012134

Accurate Signoff analysis with PrimeTime's path-based analysis

© 2007 Synopsys. Inc. (65) CONFIDENTIAL



## **Delay Calculation**



- Delay Calculation determines the time to propagate a transition across a net or cell timing arc.
- Pre-layout
  - Synopsys delay model from library : Nonlinear Delay, etc.
  - Wire load models for net estimation
- Post-layout
  - Accurate analysis with detailed parasitics:
    - "Adaptive Arnoldi" algorithm is used to compute net delay & slew
  - SDF from vendor delay calculator can be used directly
  - CCS Models for leading edge technologies

2007 Synopsys, Inc. (66) CONFIDENTIAL



| Partial output of    | eport_timing -net -in       | nut ni | e       |         |
|----------------------|-----------------------------|--------|---------|---------|
| i aitiai output oi r | eport_timing -net -in       | put_pr |         |         |
|                      | U2/n442 (net)               | 2      |         |         |
| How is this delay    | U2/U100/A (EO)              |        | 0.02    | 54.37 f |
| calculated?          | U2/U100/Z (EO)              |        | 2.61    | 56.99 f |
| calculated:          | U2/n309 (net)               | 1      |         |         |
|                      | U2/U62/B (AN2)              |        | 0.01    | 56.99 f |
|                      | U2/U62/Z (AN2)              |        | 1.91    | 58.90 f |
|                      | U2/OUTPUT40[2] (net)        | 1      |         |         |
|                      | U2/OUTPUT_reg[2]/D (FD1)    |        | 0.01    | 58.91 f |
|                      | data arrival time           |        | 58.91   |         |
|                      | clock CLOCK (rise edge)     |        | 30.00   | 30.00   |
|                      | clock network delay (ideal) |        | 5.50    | 35.50   |
|                      | clock uncertainty           | -0.50  | 35.00   |         |
|                      | U2/OUTPUT_reg[2]/CP (FD1)   |        | 35.00 r |         |
|                      | library setup time          |        | -0.80   | 34.20   |
|                      | data required time          |        |         | 34.20   |
|                      | data required time          |        |         | 34.20   |
|                      | data arrival time           |        |         | -58.91  |
|                      | slack (VIOLATED)            |        |         | -24.71  |



# **Milkyway Support**

#### **Overview**

• Improve the integration with the Galaxy Platform



© 2007 Synopsys, Inc. (69) CONFIDENTIAL



# **Milkyway Support**

#### Usage

- PrimeTime script for MilkyWay access must include the following:
  - Specify the search\_path to include the path to Milkyway reference library directories

```
set search_path " . ./mw_db"
```

Specify the link\_path to include Milkyway reference libraries

```
set link_path " * lib_name.db"
```

- Use read\_milkyway command to read in the CEL view read\_milkyway TOP\_CELL -library ./mw\_db
- After reading the design from MilkyWay, the Parasitics can be read from the MilkyWay PARA view:
  - read parasitics -format PARA

© 2007 Synopsys, Inc. (70) CONFIDENTIAL



# **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (71) CONFIDENTIAL



# **PrimeTime Graphical User Interface**

- ✓ The PrimeTime GUI consists of the following windows:
  - » Main Console
  - » Hierarchy Browser
  - » Histogram
  - » Path Profiler
  - » Schematic
  - » Report
  - » Waveform



✓ To run the GUI:

or
pt\_shell> start\_gui

© 2007 Synopsys, Inc. (72) CONFIDENTIAL



### **Histograms**

- Endpoint slack histogram shows distribution of endpoints by slack
  - · Violating bins shown in red
  - Selected bins shown in yellow
    - · Multiple bins can be selected by holding down the Ctrl key
  - Items in selected bins are shown in rightmost pane



© 2007 Synopsys, Inc. (73) CONFIDENTIAL



## Path Schematic - Path Analysis

- Select path
- Schematic→
- New



- Shows all cells, nets and hierarchy crossings for a single timing path
- Optional annotations show slack, capacitance, transition, etc
- Capable of adding fanin or fanout cones of selected pins or nets

© 2007 Synopsys, Inc. (74) CONFIDENTIAL



## Path Profiler - Hierarchical Path Analysis

- Select path
- Right hand mouse click
- Profile



- · Shows relative contribution of hierarchical cells to path delay
- Can push into hierarchy

© 2007 Synopsys, Inc. (75) CONFIDENTIAL



## **Path Inspector**

- •The Path Inspector schematics can highlight portions of a path:
  - clock launch
  - clock capture
  - data path



•CRPR common point can also be shown in red



© 2007 Synopsys, Inc. (76) CONFIDENTIAL





- Displays victim and aggressors with associated drivers and loads
- Color-coded histogram of aggressor nets also displayed





© 2007 Synopsys, Inc. (77) CONFIDENTIAL



## **What-If ECO Changes**

- Cell resizing, buffer insertion can be performed from the GUI
  - Schematic -> Size Cell resizes selected cell
  - Schematic -> Insert Buffer adds buffer at selected input/output pin(s)
- Cell resizing dialog allows new slack to be computed for each potential replacement library cell





© 2007 Synopsys, Inc. (78) CONFIDENTIAL



# Noise Immunity Curve

 Area slack for noise bump is displayed



© 2007 Synopsys, Inc. (79) CONFIDENTIAL



## SI Bottleneck Explorer

- · Nets of interest are shown in the top
- Double-click on a net in the top (or click "Explore") to show coupled nets in the bottom



© 2007 Synopsys, Inc. (80) CONFIDENTIAL



## SI Bottleneck Explorer (2)

- Right-click on nets in both sections for useful ECO operations
  - click "Update Timing" to update currently shown nets
    - · useful for evaluating effects of ECO operations
  - click "Update Bottleneck" to regenerate bottleneck net list



© 2007 Synopsys, Inc. (81) CONFIDENTIAL



## **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (82) CONFIDENTIAL





#### **Back-Annotation - SDF**

 PrimeTime can reads instance-specific pin-to-pin leaf cell and net timing from SDF files.

```
pt_shell> read_sdf <your_sdf_file>
```

Remove annotated delay supports removing a list of nets

```
pt_shell> remove_annotated_delay <list_nets>
```

• PT supports SDF forward annotation and reporting

```
pt_shell> write_sdf <your_sdf_file>
pt_shell> write_sdf_constraints
pt_shell> report_annotated_delay
```

• PT supports SDF version 1.0, 2.0, 2.1, 3.0

© 2007 Synopsys, Inc. (84) CONFIDENTIAL



#### **Back-Annotation-Parasitics**

- PrimeTime can read the following types of parasitics files:
  - » RSPF (Reduced Standard Parasitic Format)
  - » DSPF (Detailed Standard Parasitic Format)
  - » SPEF (Standard Parasitic Exchange Format)
  - » SBPF (Synopsys Binary Parasitics Format)

```
pt_shell> read_parasitics <parasitic_file>
```

- Formats detected automatically.
- remove\_annotated\_parasitics supports removing a list of nets or ALL nets

```
pt_shell> remove_annotated_parasitics <list_nets>
```

Use report\_annotated\_parasitics to check on completeness of annotation

pt\_shell> report annotated parasitics <list\_nets>

© 2007 Synopsys. Inc. (85) CONFIDENTIAL



### **Incremental Parasitics Support**

 Incremental coupling parasitics files from Star-RCXT are now supported with:

read\_parasitics -eco

- Subset of coupled nets annotated by parasitics file
- Allows cross-couplings at boundary of ECO parasitics annotations to be properly managed



© 2007 Synopsys, Inc. (86) CONFIDENTIAL



#### **Completing Partial net parasitics:**

Selecting a Wire Load Model for Incomplete Nets

- read parasitics incomplete parasitics.spef
- complete\_net\_parasitics -complete\_with wlm
- complete\_net\_parastics -complete\_with zero (DEFAULT)
- 1 Top Level Wire Load
- 2 Default Library Wire Load
- 3 Hierarchical Wire Load
- Wire load for highest level of hierarchy the net traverses



- Top: Use 1 if it exists, else use 2
- Enclosed: Use 3 if the net is fully inside the hierarchy, else 4 use 2 if it exists, else use
- No wire load model: Use R=C=0

© 2007 Synopsys. Inc. (87) CONFIDENTIAL

SYNOPSYS\*
Predictable Success

not supported

Library

## **Scaling Parasitics**

- Allows modeling of effects on parasitics due to temperature or other variations
  - Run extraction once at nominal PVT
- Parasitic values can be scaled on a net specific basis, or global scaling factor can be specified
- scale\_parasitics is not affected by operating conditions
- scale\_parasitics operates <u>immediately</u> to modify the parasitics in memory
- Different scaling factors can be specified for:
  - Resistance
  - Ground capacitance
  - Coupling capacitance

© 2007 Synopsys, Inc. (88) CONFIDENTIAL



### **Ground Capacitance and Resistance Scaling**

Scale factor is a positive floating point number > 0

```
scale_parasitics -ground 1.3 [get_nets n1]
scale_parasitics -resistance 1.2 [get_nets n1]
```

• For nets scaled multiple times or if global scaling is done, last scaling command is applied to the original value

```
# Assume original ground cap is lpf. scale all nets by factor
of 2. Then cap on all nets will be 2pf.

scale_parasitics -ground 3.0 [get_nets n1]

# scale net n1 by factor of 3. Now cap on all nets (except n1)
will be 2pf. cap on net n1 will be 3pf, NOT 6pf
```



SolvNet Doc Id: 011591

How can I model temperature effects on my detailed parasitics?

© 2007 Synopsys. Inc. (89) CONFIDENTIAL



### **Direct Read & Write of gzip files**

- Allows users to reduce disk space and network overhead
  - gzip compresses some files to 1/10 or better.
  - PrimeTime can read gzip files directly; no need for intermediate files or pipes.
    - Netlists, constraints, parasitics, scripts,.....
  - To write gzip files directly from PrimeTime, use –compress option.

© 2007 Synopsys, Inc. (90) CONFIDENTIAL



#### **Back-Annotation**

- Question: Can parasitics and SDF be back-annotated at the same time?
- Answer: Yes!
  - SDF delays always override RC calculations.
  - Parasitics are used to compute transition time.
  - Parasitics are used to find max\_transition and max\_capacitance design rule violations.
- report\_timing tags various symbols to indicate type of backannotation information

| <u>Symbol</u>                     | <u>Annotation</u>          |
|-----------------------------------|----------------------------|
| • H                               | Hybrid annotation          |
| *                                 | SDF back-annotation        |
| • &                               | RC network back-annotation |
| • \$                              | RC pi back-annotation      |
| • +                               | Lumped RC                  |
| <pre><pre><pre></pre></pre></pre> | Wire-load model or none    |

© 2007 Synopsys, Inc. (91) CONFIDENTIAL



## **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (92) CONFIDENTIAL



## **PrimeTime Timing Models Support**

PrimeTime offers the following timing models to address STA needs for IP, large hierarchical designs, and custom design:

- Quick Timing Model (QTM)
- Extracted Timing Model (ETM)
- Interface Logic Model (ILM)
- Liberty (.lib)
  - Modeling custom blocks/cells



See "PrimeTime Modeling User Guide" in Synopsys Online Documentation (SOLD)

© 2007 Synopsys. Inc. (93) CONFIDENTIAL



# Timing Model Usage Scenarios in PrimeTime

| Usage Scenario                           | Appropriate Model     |  |
|------------------------------------------|-----------------------|--|
| Top-Down Design                          | Quick Timing Models   |  |
| IP Reuse                                 | ETMs                  |  |
| Interface to non-STA and 3rd party tools | ETMs                  |  |
| Synthesis Tasks                          | ILMs / ETMs           |  |
| Chip-Level STA                           | ILMs                  |  |
| Memory, Datapath, Analog                 | Liberty (.lib) format |  |

© 2007 Synopsys, Inc. (94) CONFIDENTIAL



## **Quick Timing Models (QTMs)**

- Provide means to quickly and easily create a timing model of an unfinished block for performing timing analysis
- Should later be replaced with gate-level netlists or equivalent models
- Created with PrimeTime commands no compiling needed!
- Can contain:
  - Port specs for the block
  - Setup and hold constraints for inputs
  - Clock-to-output delays
  - Input-to-output delays
- Benefits
  - accurate block specs generated with a lot less effort
  - apply chip level timing constraints and time the whole design
  - allow chip level checks/flows before all blocks complete
  - discover violators in the context of the full design earlier

© 2007 Synopsys. Inc. (95) CONFIDENTIAL



## **Quick Timing Models - What are they?**



- QTM is a set of interactive PrimeTime commands not a language
- Like all PrimeTime commands, QTM can be saved in a script
- QTM model can be saved in db format

© 2007 Synopsys, Inc. (96) CONFIDENTIAL





## **ETM** .lib Model Merging

- merge\_model enhanced to support .lib ETMs
  - Merges multiple ETMs (different modes) to a single ETM model
- Fewer ETMs to manage



49

## **Interface Logic Models (ILMs)**

- Enable Hierarchical STA
  - Reduce memory and CPU usage for chip-level analysis
  - Offer big netlist reduction if block IOs are registered
  - Back-annotation and constraint files for interface logic are written out along with netlist
- · Benefits:
  - High accuracy because interface logic is not abstracted
  - Fast model generation time
  - Context independent
    - Can change load, drive, operating conditions, parasitics, SDF, constraints without re-generating the model



## **Interface Logic Models (ILMs)**

ILMs can be used in SDF and parasitics based flows

pt\_shell> write\_ilm\_[sdf/parasitics] <output\_file>

Support for Hierarchical SI analysis

pt\_shell> create\_ilm -include {xtalk\_pins}

Support for Model Validation

© 2007 Synopsys, Inc. (100) CONFIDENTIAL



## **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (101) CONFIDENTIAL



#### **Save and Restore**

- Save and restore PrimeTime session after timing update
  - Enables concurrent and quicker analysis



© 2007 Synopsys, Inc. (102) CONFIDENTIAL

#### Save and Restore Usage

- save\_session <session\_dir\_name> [-replace] \
   [-include noise]
  - The saved data is saved to the specified directory.
  - Data may be saved to an existing directory with the [-replace] option
  - Saved data will be in binary files.
  - Information will be kept to check for user tampering of files.
  - Noise is only saved if option is given.
- restore\_session <session\_dir\_name>

© 2007 Synopsys, Inc. (103) CONFIDENTIAL



## **Today's Challenge**

- Managing multiple STA/SI runs is common
  - Multiple Modes \* Multiple Corners = Multiple STA Runs

#### Issues

- Complex and time-consuming to manage
- Difficult and cumbersome to analyze output
  - Multiple reports from multiple runs

Timing Verification Effort Increasing!

© 2007 Synopsys, Inc. (104) CONFIDENTIAL



## **Multi-Scenario Analysis**

- Powerful new technology
- Tremendous productivity improvement for multiple mode & corner analysis
- Easy management of multiple jobs
- Merged reporting
  - Helps designers identify worst timing violations across many scenarios
- Delivers Full Accuracy, No Compromises

© 2007 Synopsys, Inc. (105) CONFIDENTIAL



#### **Scenarios**

- A multi-scenario analysis is comprised of a number of scenarios
  - Scenarios are the building block of multi-scenario analysis
  - A scenario is a single PrimeTime or PrimeTime SI analysis
- Normally, a scenario analyzes a <u>specific operating</u> mode at a specific corner

© 2007 Synopsys, Inc. (106) CONFIDENTIAL



## **Scenarios**

- Consider a design with four operating modes, analyzed at three PVT corners
  - This would result in 12 scenarios as shown below

|                                 | Functional<br>mode | Scan shift<br>mode | Scan<br>capture<br>mode | JTAG<br>mode |
|---------------------------------|--------------------|--------------------|-------------------------|--------------|
| worst-case<br>(125°C,<br>1.35V) | Scenario #1        | Scenario #2        | Scenario #3             | Scenario #4  |
| typical<br>(25°C, 1.50V)        | Scenario #5        | Scenario #6        | Scenario #7             | Scenario #8  |
| best-case<br>(0°C, 1.65V)       | Scenario #9        | Scenario #10       | Scenario #11            | Scenario #12 |

© 2007 Synopsys, Inc. (107) CONFIDENTIAL



## **Distributed Multi-Scenario Analysis**

#### Analysis for Multiple Modes & Corners

- Automatically manages & distributes scenarios across CPUs
- Merged reporting across multiple scenarios
  - Identify & debug violations across many scenarios



© 2007 Synopsys, Inc. (108) CONFIDENTIAL

## **Invoking a Master Process**

- A master process is invoked with the -multi\_scenario switch:
  - pt\_shell -multi\_scenario
- A master pt\_shell is different than a normal pt\_shell
  - different commands
  - different warnings/errors
  - different manpages
  - different access variable (set\_distributed\_variables)



SolvNet Doc Id: 014511

Example Distributed Multi-Scenario Analysis (DMSA) Design

© 2007 Synopsys, Inc. (109) CONFIDENTIAL

SYNOPSYS' Predictable Success



## Merged report\_timing

- Paths from different scenarios can be merged into a single reporting file and duplicates can be removed if they are:
  - Same path group
  - Same sequence of pins along data portion of the path
  - · Same transition directions at every pin along data path
  - Same launch clock
  - Same capture clock
  - Same constraint type

© 2007 Synopsys, Inc. (111) CONFIDENTIAL

SYNOPSYS' Predictable Success

#### **Current Limitations**

- Tcl procedures are not saved by image swapping or sharing
  - Procedures should be defined in .synopsys\_pt.setup so they are available to all remote processes
- Limited to 64 remote slave processes
- License count can be subsequently increased, but not decreased
  - This will be implemented in a future release
- Multiple multi-scenarios have to be run in different directories
  - logfiles, images in working directory would overlap

© 2007 Synopsys, Inc. (112) CONFIDENTIAL



## **Command Line Editing**

#### **Improves Usability**

- Enables users to edit commands in pt\_shell line
  - Similar to tcsh or ksh
  - Keystroke editing of command line (emacs or vi)
  - Up and Down arrow for history recall
  - Auto completion (Tab)
    - · Commands, Options, File Names
- New variables
  - sh\_enable\_line\_editing (true/false, default: false)
  - sh\_line\_editing\_mode (emacs/vi, default: emacs)
- Limitations
  - Does not expand aliases

© 2007 Synopsys, Inc. (113) CONFIDENTIAL



## **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (114) CONFIDENTIAL



#### PrimeTime® SI

Extending PrimeTime with Signal Integrity Effects

#### PrimeTime SI

Static Timing and Signal Integrity Sign-Off

- Comprehensive SI Sign-Off Solution
  - Crosstalk Delay and Noise
  - Liberty Noise Libraries
- Industry-leading Performance/Capacity
  - Hierarchical SI
  - Multi-million gates in hours
- Integrated into Galaxy Design Platform
  - Common Delay Calculator
  - Astro ECO Flow

© 2007 Synopsys, Inc. (115) CONFIDENTIAL



## **Crosstalk Delay Impacts Timing**

- Timing Failures
  - Crosstalk affects interconnect delay of victim net
    - Nets changing in the same direction: speed up
    - · Nets changing in opposite directions: slow down
- Delay and Slew Effects
  - Modify the propagation and slew trip points



58

















- Noise failure occurs when height and width of calculated noise bump falls into noise failure region
  - Noise immunity curve, in libraries characterized for noise, defines failure/immunity regions (or energy required to fail)

© 2007 Synopsys, Inc. (123) CONFIDENTIAL



### **Noise Slack**

- PrimeTime SI reports noise slack
  - Noise slack is a metric to determine how far from passing or failing noise immunity constraint
  - Can be reported as height (voltage) or area (height (voltage)
     \* width (time))



© 2007 Synopsys, Inc. (124) CONFIDENTIAL





# Enhanced *SI* Alignment Analysis Modes

- PrimeTime® SI now has three usage modes:
  - all\_paths: (default) crosstalk for all paths. Same as pre PrimeTime<sup>®</sup> SI 2005.06 behavior.
  - all\_violating\_paths: The crosstalk delta delay applies to all violating paths as well as the worst path.
  - worst\_path: enables calculating crosstalk for the worst arrival path.
- A new SI variable <u>si\_xtalk\_delay\_analysis\_mode</u> has been added to control these modes
  - set si\_xtalk\_delay\_analysis\_mode all\_paths
  - set si\_xtalk\_delay\_analysis\_mode all\_violating\_paths
  - set si\_xtalk\_delay\_analysis\_mode worst\_path
  - Changing this variable will trigger a full update\_timing

© 2007 Synopsys, Inc. (126) CONFIDENTIAL



# Enhanced SI Alignment Analysis all\_paths (default) Mode



- For max analysis all victim paths will have delta delay and delta trans added.
- For min analysis (not shown in diagram) all paths will have delta delay and delta trans subtracted.

© 2007 Synopsys, Inc. (127) CONFIDENTIAL



# Enhanced SI Alignment Analysis all\_violating\_paths Mode



- Aggressor and Victim slews selected and propagated are same as  ${\it all\_paths}$  mode.
- Delta delay may be smaller than all\_paths mode.
- For max analysis all victim paths will have delta delay and delta trans added unless the failing victim region does not overlap any aggressor window.
- For min analysis (not shown in diagram) all paths will have delta delay and delta trans subtracted unless the failing victim region does not overlap any aggressor window.
- For unconstrained paths, clock paths or victim windows with no violators, the worst\_path mode (see following slides) is used for alignment analysis.

© 2007 Synopsys, Inc. (128) CONFIDENTIAL



## **Enhanced SI Alignment Analysis**

#### worst\_path Mode

#### Example



- All max paths through victim net will have a zero delta delay.
  - Only the worst path is guaranteed to be pessimistic
  - All sub-critical paths will have 0 delta delays added to them

© 2007 Synopsys, Inc. (129) CONFIDENTIAL



### Incorporation into the Design Flow

- Suggested usage flow for the various modes:
  - Early phase of physical design when SI aware implementation tool does most fixing
    - PTSI : crosstalk delay for all\_paths.
  - Late phase of physical design (ECO driven fixing and constraints are well defined)
    - PTSI : crosstalk for all\_violating\_paths.
  - Sign Off Runs : (to improve run time)
    - PTSI: crosstalk for worst\_paths only.
    - Path based analysis could be used in combination with this mode.



Frequently asked questions about PrimeTime SI's enhanced alignment modes

© 2007 Synopsys, Inc. (130) CONFIDENTIAL



# PrimeTime *SI* Enhanced Alignment Summary

- In all\_paths mode, all paths through the victim net will have an accurate or pessimistic delta delay.
- In all\_violating\_paths mode, only violating paths through the victim net will have an accurate or pessimistic delta delay.
- In worst\_path mode, only the worst violating path through the victim will have an accurate delta delay.

© 2007 Synopsys, Inc. (131) CONFIDENTIAL



## IR (Voltage) Drop Delay Analysis

- IR Drop
  - Voltage drop on power grid
- Impact
  - Reduces supply voltages at cells
  - Changes delay across chip
    - 10% voltage drop reduces chip performance by 7-9%
- Analysis required to detect and prevent failures



Source: Vivek, et.al., DAC 1998

© 2007 Synopsys, Inc. (132) CONFIDENTIAL



## IR Drop Delay Analysis using NLDM

- NLDM: k factors are used
  - If IR Drop < 10% VDD, studies have shown that linear scaling with the k\_factor is sufficient.

Scaled Delay = Delay  $x (1 + K_volt (\Delta V))$ 



© 2007 Synopsys, Inc. (134) CONFIDENTIAL

### **IR Drop Delay Analysis**

• Single Voltage cell example:

```
set_rail_voltage -min -rail_value 5.8 u3
set_rail_voltage -max -rail_value 4.1 u3
set_rail_voltage -rail_value 3 u3
```

• Multiple Voltages cell example:

```
set_rail_voltage -min -rail_list {VDD0 1.4 VDD1 0.9 \ VDD2 3.5 VDD3 5.2} u3
```

set\_rail\_voltage -max -rail\_list {VDD0 1.1 VDD1 0.7 \ VDD2 3.1 VDD3 4.8} u3

© 2007 Synopsys, Inc. (135) CONFIDENTIAL





## **Key PrimeTime Advantages**



STA Technology with Crosstalk

- Based on proven STA technology
- Crosstalk analysis throughout the design process
- Integration with implementation flow
- Timing accurate
- Low cost adoption
- Multi-million gate capacity & performance

© 2007 Synopsys, Inc. (137) CONFIDENTIAL



## **Agenda**

- Introduction
- Basic Flow
- Advanced Analysis
- Graphical User Interface (GUI)
- Back Annotation
- Modeling
- Usability
- Signal Integrity Analysis (PT-SI)
- Summary

© 2007 Synopsys, Inc. (138) CONFIDENTIAL



### **PrimeTime Summary**

- Optimized for fast, memory-efficient, chip-level timing analysis
- Offers advanced analysis features for "system-on-a-chip" ASICs
- Offers modeling features for chip-level analysis
- Fully integrated with synthesis
- Integrated static timing with signal Integrity analysis (PT-SI)

© 2007 Synopsys, Inc. (139) CONFIDENTIAL



#### **PrimeTime Documentation**

- Synopsys On-line Documentation (SOLD):
  - PrimeTime User Guide: Fundamentals
  - PrimeTime User Guide: Advanced Timing Analysis
  - PrimeTime User Guide: Distributed Multiscenario Analysis
  - PrimeTime Modeling User Guide
  - PrimeTime SI User Guide
  - PrimeTime Tutorial
  - Using the Synopsys Design Constraints Format Application Note
- Tutorial Design:
  - \${SYNOPSYS}/doc/pt/tutorial
- SolvNet (https://solvnet.synopsys.com)
  - Hundreds of technical articles on PrimeTime
  - Some useful SolvNet articles:
    - 1: Analyzing Configurable Clocks in PrimeTime (Methodology-35.html)
    - 2: PrimeTime Script to Help Assess Clock Tree (Synthesis-128.html)
    - 3: Guidelines for Static Timing Analysis (Methodology-89.html)
    - 4: Tcl script to report the slack distribution of a design (SYNTH-481797.html)
  - PrimeTime Application Notes now available on SolvNet
    - Search for "PrimeTime Application Note" (please see next slide)

© 2007 Synopsys, Inc. (140) CONFIDENTIAL



### **Application Notes (1)**

#### **Core Timing**

Location-Aware On-Chip Variation

Accurate Signoff Using Path-Based Analysis

What is the difference between single, bc\_wc, and on\_chip\_variation analysis modes?

Pulse-Generated Clock Creation with Non-Increasing Clock Edges

PrimeTime Clock Reconvergence Pessimism Removal (CRPR)

Transparent Latch Enhancements in PrimeTime

Timing Model Guidelines for Latch Recognition

Timing path analysis procedure for PrimeTime and PrimeTime SI

Extensive Application Note on Clocks in PrimeTime

Memory Usage/CPU Hints

#### **Hierarchical STA**

**Automated Timing Model Generation** 

Hierarchical Static Timing Analysis Using ETMs

Hierarchical Static Timing Analysis Using Interface Logic Models

Performing arrival-tolerant block-level Analysis in PrimeTime SI

© 2007 Synopsys, Inc. (141) CONFIDENTIAL



### **Application Notes (2)**

#### **RC Delay Calculation**

Composite Current Source (CCS) Delay Calculation

PrimeTime RC Delay Calculator Troubleshooting Guidelines

Library Qualification Guidelines for PrimeTime

Reference [1] - Understanding Delay Calculation with Detailed Parasitics in PrimeTime

Reference [3] - Using PathMill to Characterize Library Cells

Reference [4] -Constructing Better NLDMs to Improve Timing Closure

Delay Calculation White Paper

How does PrimeTime translate between different trip points and voltages?

Liberty Screener

#### PrimeTime SI

PrimeTime SI and Astro-Xtalk Repair Flow for SI Timing Closure

PrimeTime SI Noise Analysis With Missing or Incomplete Noise Library Data

What is the si\_noise\_limit\_propagation\_ratio variable used for?

© 2007 Synopsys, Inc. (142) CONFIDENTIAL



## **Appendices**

- Appendix A: Reference Material
- Appendix B: TCL Primer
- Appendix C: ILM Flow

© 2007 Synopsys, Inc. (143) CONFIDENTIAL



## **Appendix A**

## **Reference Material**

© 2007 Synopsys, Inc. (144) CONFIDENTIAL



### PrimeTime Feature list

#### **Advanced Timing Analysis**

- · Comprehensive timing checks
- On-Chip PVT Variation, clk re-convergence, Min/Max analysis, dynamic loop breaking
- Multi-phase and multi-frequency designs
- Time borrowing for latches, hold control
- · Case and mode, plus constant propagation
- · Check\_timing, update\_timing
- Automatic false path elimination
- Bus contention and float analysis
- · Analysis coverage
- · Pre-layout and post-layout flows

#### **SoC Modeling and Extraction**

- ILM for Hierarchical STA
- · ETM for IP cores
- · Quick Timing Model for top-down design

#### **Signal Integrity Analysis**

- · Crosstalk Delay
- · Crosstalk Noise (Glitch)

#### Std. Input and Output Formats

- . .ddc, .db, Verilog, VHDL
- SDF, RSPF, DSPF, SPEF, SBPF
- · SDF Path Constraints
- · Verilog, VHDL
- · Wire Load Models
- Synopsys Design Constraints (SDC)

#### **Graphical User Interface**

- Schematic, Profiler, Histogram, Waveform
- Visualize budgets and bottlenecks
- Linux (32- & 64-bit), Sun OS, Solaris, IBM

#### **Timing Assertions and Exceptions**

- · Clocks: latency, skew, generated clocks
- Input and Output delay, port drive and load

#### **Shell Interface**

• Tcl-based, command help, attributes, collections, filtering, custom reporting

© 2007 Synopsys, Inc. (145) CONFIDENTIAL



### **Getting Help on Commands**

• Use a wildcard to find a command:

```
pt_shell> help *clock
    create_clock  # Create a clock object
    create_generated_clock # Create a generated clock
    object
    remove_clock  # Remove a clock object
    remove_generated_clock # Remove a generated_clock
    object.
```

• Use man pages to find detailed description of a command:

© 2007 Synopsys, Inc. (146) CONFIDENTIAL



# **Summary - File Formats**

- PrimeTime reads:
  - · Library: .db
  - Netlist: .ddc, Verilog, VHDL, Milkyway, .db
  - Timing Models: QTM, ETM, ILM
  - Annotated Delays: SDF
  - Detailed or Reduced Parasitics : SPEF, RSPF, DSPF
  - Synpsys Binary Parasitic Format: SBPF
- PrimeTime writes:
  - Scripts: pt\_shell, dc\_shell
  - Constraints: SDC
  - Timing Models: QTM, ETM, ILM
  - Annotated Delays : SDF
  - Path Constraints for Place & Route : SDF

© 2007 Synopsys, Inc. (147) CONFIDENTIAL



# **Appendix B**

# **TCL Primer**

© 2007 Synopsys, Inc. (148) CONFIDENTIAL



# What is Tool Command Language (Tcl)?

- Scripting language created by John K. Ousterhout
- Offers many of powerful "C" style features
- Easy to use like a shell script
- · References:



- Tcl and the Tk Toolkit, John K. Ousterhout
- Practical Programming in Tcl and Tk, Brent B. Welch
- http://www.scriptics.com/

© 2007 Synopsys, Inc. (149) CONFIDENTIAL



### **Using Tcl in PrimeTime**

- Concept:
  - The PrimeTime command language is based upon the Tool Command Language (Tcl) standard. Most emerging tools from Synopsys will be based upon Tcl for consistency.
  - While most of the timing commands and command options are identical to DC, the Tcl control language is quite different.
  - Tcl provides more consistency, power, and flexibility than the DC shell language.
  - There is a translator utility (transcript) that will convert DC timing scripts to the PrimeTime Tcl-based format (covered later in the tutorial).
  - Tcl contains a large amount of list, string and array processing functions.
  - Although Tcl is used in PrimeTime, Tk (the graphics toolkit) is not.
  - Recommend the following books to learn the details of Tcl:
    - "Practical Programming in Tcl and Tk" by Brent B. Welch, Prentice-Hall
    - "Tcl and the Tk Toolkit" by John K. Ousterhout, Addison-Wesley

© 2007 Synopsys, Inc. (150) CONFIDENTIAL



# **Using Tcl in PrimeTime - Variables**

- Using Variables:
  - Variables are set using the Tcl set command.
     PrimeTime will also support '=', but this is not standard
     Tcl
  - Variables are dereferenced using '\$' before the variable name (like UNIX csh)
  - Variables are typed on demand, and can hold strings, lists, numeric values, eTc.
  - Remove a variable using unset varname
  - Print variables using printvar varname or echo \$varname
  - Arrays are supported use varname(index)
  - Array indices can be strings supports associative arrays.

© 2007 Synopsys, Inc. (151) CONFIDENTIAL



# **Using Tcl in PrimeTime - Variables**

• Example:

```
pt_shell> set clock_period 10
10
pt_shell> echo $clock_period
10
pt_shell> echo "clock_period =" $clock_period
clock_period = 10
pt_shell> printvar clock_period
clock_period = "10"
pt_shell> # A pound sign (#) indicates a comment
pt_shell> set index 1
1
pt_shell> set arr($index) "This is a string"
This is a string
pt_shell> echo $arr($index)
This is a string
pt_shell> set arr($index)
This is a string
```

© 2007 Synopsys, Inc. (152) CONFIDENTIAL



# Using Tcl in PrimeTime Nesting Commands

#### • Example:

```
pt_shell> create_clock -per 10 [get_ports CLOCK]
1
pt_shell> set design_clock [get_clocks CLOCK]
_sel7
pt_shell> set mydelay 5
5
pt_shell> set_input_delay $mydelay -clock $design_clock [all_inputs]
1
pt_shell> query_objects [all_outputs]
{"INTERRUPT_DRIVER_ENABLE", "MAPPING_ROM_ENABLE", "OVERFLOW",
"PIPELINE_ENABLE", "Y_OUTPUT[10]", "Y_OUTPUT[11]", "Y_OUTPUT[12]",
"Y_OUTPUT[1]", "Y_OUTPUT[2]", "Y_OUTPUT[3]", "Y_OUTPUT[4]",
"Y_OUTPUT[5]", "Y_OUTPUT[6]", "Y_OUTPUT[7]", "Y_OUTPUT[8]",
"Y_OUTPUT[9]"}
```

© 2007 Synopsys, Inc. (153) CONFIDENTIAL



## **Using Tcl in PrimeTime - Quoting**

#### • Example:

```
pt_shell> echo "The value of mydelay is $mydelay"
The value of mydelay is 5
pt_shell> echo {The value of mydelay is $mydelay}
The value of mydelay is $mydelay
pt_shell> echo "5 + 4 is [expr 5+4]"
5 + 4 is 9
pt_shell> echo {5 + 4 is [expr 5+4]}
5 + 4 is [expr 5+4]
```

- Note:
  - » Arithmetic expressions are evaluated using the expr command.

© 2007 Synopsys, Inc. (154) CONFIDENTIAL



### **Objects and Collections**

#### • Concept:

- Designs consist of objects:
  - · Designs, Cells, Ports, Pins, Nets, Clocks
- PrimeTime has a set of collection commands that can select these objects - get\_objtype, where objtype is one of the above.
- The collection commands are analogous to the DC find command



- Note: Collection commands return a collection handle, <u>NOT</u> a list or a string of the items! This is different from DC.
- The collection handle is a pointer to the selected items.
- Collection handles are much faster and more efficient to process than maintaining a list in memory.
- Collections must be saved, or they are discarded.
- To display the contents of a collection, use query\_objects.

© 2007 Synopsys, Inc. (155) CONFIDENTIAL



### **Objects and Collection**

#### • Example:

© 2007 Synopsys, Inc. (156) CONFIDENTIAL



# **Objects and Collection**

Other important collection commands:

```
all_clocks - Get all clocks in the design (excluding
  generated clocks)
```

all\_inputs - Get all input ports in the design

all\_outputs - Get all output ports in the design

all\_instances - Get all instances in the design

all\_registers - Get all register cells in the design

all\_connected - Get all connections for a pin, port, or net

© 2007 Synopsys, Inc. (157) CONFIDENTIAL



## **Objects and Collection**

• Example:

```
pt_shell> foreach_in_collection outpin [get_port Y_OUTPUT[*]] {
? set maxcap [get_attribute $outpin wire_capacitance_max]
? set pinname [get_attribute $outpin full_name]
? echo "Max capacitance of port $pinname is $maxcap"
? }
Max capacitance of port Y_OUTPUT[10] is 0.000000
Max capacitance of port Y_OUTPUT[11] is 0.000000
Max capacitance of port Y_OUTPUT[12] is 0.000000
Max capacitance of port Y_OUTPUT[1] is 0.000000
Max capacitance of port Y_OUTPUT[2] is 0.000000
Max capacitance of port Y_OUTPUT[3] is 0.000000
```

When entering a command, the "?" prompt indicates a continuation -PrimeTime is waiting for the rest of the command. This generally occurs when opening a string or statement with a quote ("), brace({) or square bracket([)

© 2007 Synopsys, Inc. (158) CONFIDENTIAL



# **Objects and Collection**

### Example:

© 2007 Synopsys, Inc. (159) CONFIDENTIAL



# **Objects and Collections**

- compare\_collections
  - » Allows you to compare two collections
- copy\_collection
  - » Copy one collection into another
- index\_collection
  - » Obtain the 'n'th index into a collection (start from 0)

#### Examples:

```
pt_shell> compare_collection $col1 $col2; # '0' indicates equal
-1
pt_shell> set col2 [copy_collection $col1]
pt_shell> query_objects $col1
{"A", "B", "C", "D"}
pt_shell> query_objects [index_collection $col1 2]; # Starts at 0
{"C"}
```

© 2007 Synopsys, Inc. (160) CONFIDENTIAL



### **Filtering Collections**

#### Concept:

- Filtering allows you to qualify your collections
- Similar to filter in dc shell
- You can filter "on the fly" as collection is done with the filter option of most collection commands
- You can also filter an existing collection using the filter\_collection command
- filter\_collection returns a new collection, or an empty string if no objects match your criteria
- It is more efficient to use -filter, as it filters as collection is occurring. This is useful for large collections (many thousands of items.)
- Filter expressions can include these operators:

```
==, !=, >, <, >=, <=, =~
```

© 2007 Synopsys, Inc. (161) CONFIDENTIAL



## **Filtering Collections**

### • Example:

```
# List all the ND2, ND2I, ND3, ND4P, etc. cells in the hier
pt_shell> query [get_cells * -hier -filter "ref_name =~ ND*"]
{"U2/U13", "U2/U73", "U2/U78", "U2/U82", "U2/U84", "U2/U86", ...
pt_shell> set all_nets [get_nets * -hier]
_sel26
pt_shell> query [filter_collection $all_nets \
    "pin_capacitance_max > 20.0"]
{"CLOCK", "U1/CLOCK", "U2/CLOCK", "U3/CLOCK"}
pt_shell> query [get_lib_cell pt_lib/* -filter \
    "is_sequential == true"]
{"pt_lib/FD1", "pt_lib/FD1S", "pt_lib/FD2", "pt_lib/FD2S",
    "pt_lib/FD4", "pt_lib/FD4S", "pt_lib/LD1"}
```

© 2007 Synopsys, Inc. (162) CONFIDENTIAL



### **Working with Attributes**

#### • Example:

© 2007 Synopsys, Inc. (163) CONFIDENTIAL



## **Flexible Timing Reports**

- Allows the user to define and create her own timing reports!
- · Allows access to lower-level timing data!
- Timing report created by the user using power and flexibility of Tcl
- Interface to timing data through basic PrimeTime commands:
  - select\_timing\_path -group -from -to -nworst ...
  - get\_attribute attribute\_name
  - select\_path\_group group\_name (optional)
- select\_timing\_path allows you to select one or more paths for further processing
- get\_attribute then allows you to get a particular attribute value from the current timing path or path point
- select\_path\_group allows you to select one or more path groups

© 2007 Synopsys, Inc. (164) CONFIDENTIAL



### **Flexible Timing Reports**

- Attributes you can obtain from get\_attribute include:
  - Path points (a point along the selected path)
  - Slack
  - Arrival time
  - Required time
  - Min or max
  - Start/endpoint
  - Path type
  - Path group
  - Start/endpoint clock
  - Clock latency
  - Much more!
- We have written an identical report\_timing command using flexible timing reports!

© 2007 Synopsys, Inc. (165) CONFIDENTIAL



# **Flexible Timing Reports**

Basic algorithm for writing a flexible timing report:

```
# Strongly suggest descriptive header!
echo header information
# Loop through desired timing paths
foreach_selection path [select_timing_path args... paths...] {
# Get desired timing data (via attributes) for selected path
    set attr1 [get_attribute $path attr1_name]
    set attr2 [get_attribute $path attr2_name]
    ...
    format timing report using $attrs
}
```

<u>Warning!</u> Be sure flexible timing code is debugged and tested before relying on it for critical analysis! Synopsys cannot guarantee that user-created reports are accurate and complete. Always get the slack of the path to be sure.

© 2007 Synopsys, Inc. (166) CONFIDENTIAL



## Flexible Timing Reports

Example showing total negative and positive slack:

```
# Show Total Negative Slack, Total Positive Slack, Worst Negative Slack for any design
proc slackmaster {} {
  set design_tns 0
 set design wns 100000
  set design tps 0
  foreach_selection group [select_path_group *] {
    set group_tns 0
    set group_wns 100000
    set group_tps 0
    foreach_selection path [select_timing_path -nworst 10000 -group $group] {
      set slack [get_attribute $path slack]
      if {$slack < $group_wns} {
        set group_wns $slack
        if {$slack < $design wns}
         set design_wns $slack
        }
     if {$slack < 0.0} {
        set group_tns [expr $group_tns + $slack]
        set group_tps [expr $group_tps + $slack]
    } # path
set design_tns [expr $design_tns + $group_tns]
    set design_tps [expr $design_tps + $group_tps]
  echo [format "WNS: %g\nTNS: %g\nTPS: %g" $design_wns $design_tns $design_tps]
```

© 2007 Synopsys, Inc. (167) CONFIDENTIAL



# **Paging Output from PrimeTime**

- Concept:
  - » By default, output (reports, man pages, etc.) scrolls continuously from PrimeTime. You can cause PrimeTime to page the output, requiring the space bar to output each page. This is accomplished by setting the PrimeTime variable sh\_enable\_page\_mode to "true".
- Example:
  - » Set this variable. Type:

```
pt_shell> set sh_enable_page_mode "true"
true
```

- If you wish the output to always be paged each time you use PrimeTime, set the sh\_enable\_page\_mode variable in your
   synopsys\_pt.setup file.
- To view all the PrimeTime variables, type printvar.

© 2007 Synopsys, Inc. (168) CONFIDENTIA



# **Appendix C**

# **ILM Flow**

© 2007 Synopsys, Inc. (169) CONFIDENTIAL



# **Identifying Interface Logic**

- · Identify the interface logic of a block
  - identify\_interface\_logic command tags interface logic in current design
- To ignore chip-level signals that fanout to internal registers
  - use -ignore\_ports option

# Writing ILM netlist

- write\_ilm\_netlist command writes flattened verilog netlist for the ILM
  - Use -include\_all\_net\_pins option, for the flow that requires delay calculation in PrimeTime

pt\_shell> write\_ilm\_netlist -include\_all\_net\_pins model.v





# **Writing ILM scripts**

- write\_ilm\_script command writes out script containing assertions & exceptions for the ILM
  - Writing ILM script for model verification: pt\_shell> write\_ilm\_script model\_verify.pt
  - Writing ILM script for top level timing analysis:

```
pt_shell> write_ilm_script -instance model_analysis.pt
```

NOTE: When the -instance option is used with write\_ilm\_script, the boundary information for the block (set\_input\_delay and set\_output\_delay) is not included. Also, all the ports of the block are referenced with the get\_pin command.

© 2007 Synopsys, Inc. (173) CONFIDENTIAL



### Writing ILM SDF/SPEF

To write out SDF for the ILM:

```
pt_shell> write_ilm_sdf model.sdf
```

To write out parasitics for the ILM:

```
pt_shell> write_ilm_parasitics -input_port model.spef
```

Note: PrimeTime writes out parasitics in SPEF format.

© 2007 Synopsys, Inc. (174) CONFIDENTIAL











## **Compressed ILMs**

- Eliminate the logic that is not in the critical paths for the ILM in the current context
- New option with 'identify\_interface\_logic'
  - '-critical\_pins' keeps only the interface logic associated with the critical paths
  - '-include\_all\_net\_pins' option is recommended to be used with '-identify\_interface\_logic' when '-critical\_pins' option for accuracy improvement
- All other ILM commands, write\_ilm\_(netlist/script parasitics/SDF) are unchanged
  - writes out the netlist/scripts/parasitics based on the identified pins like previous versions
- Disadvantage: ILM is context dependent with respect to toplevel design from which it is created

© 2007 Synopsys, Inc. (179) CONFIDENTIAL



### **User control of ILM**

- Sometimes user may want to retain portion of the netlist which is not part of the interface logic
- New option –include pins
- User can only add pins



pt shell> identify\_interface\_logic -include\_pins {u7/Z} - include\_all\_net\_pins

© 2007 Synopsys, Inc. (180) CONFIDENTIAL



