# PROYEK 2 PROGRAMMABLE ALU 8 BIT PERANCANGAN KOMPONEN TERPROGRAM



#### Disusun oleh:

Nama : Yohanes Stefanus

NRP : 5022211089

Github : <a href="https://github.com/yohanesstef/ALU-8-">https://github.com/yohanesstef/ALU-8-</a>

repository Bit PKT.git

# INSTITUT TEKNOLOGI SEPULUH NOPEMBER TEKNIK ELEKTRO 2023/2024

### Spesifikasi:

Membuat sebuah ALU yang terdapat 4 operasi, yaitu NAND, OR, NOR, dan Full adder. Dengan input 8 bit, dan carry.

Tabel Kebenaran NAND, OR, dan NOR, dengan input 2 Bit sebagai contoh:

|    | inp | out |    | NA    | ND    | 0     | R     | XC    | )R    |
|----|-----|-----|----|-------|-------|-------|-------|-------|-------|
| a1 | b1  | a0  | b0 | f1    | f0    | f1    | f0    | f1    | f0    |
| 0  | 0   | 0   | 0  | TRUE  | TRUE  | FALSE | FALSE | FALSE | FALSE |
| 0  | 0   | 0   | 1  | TRUE  | TRUE  | FALSE | TRUE  | FALSE | TRUE  |
| 0  | 0   | 1   | 0  | TRUE  | TRUE  | FALSE | TRUE  | FALSE | TRUE  |
| 0  | 0   | 1   | 1  | TRUE  | FALSE | FALSE | TRUE  | FALSE | FALSE |
| 0  | 1   | 0   | 0  | TRUE  | TRUE  | TRUE  | FALSE | TRUE  | FALSE |
| 0  | 1   | 0   | 1  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  |
| 0  | 1   | 1   | 0  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  |
| 0  | 1   | 1   | 1  | TRUE  | FALSE | TRUE  | TRUE  | TRUE  | FALSE |
| 1  | 0   | 0   | 0  | TRUE  | TRUE  | TRUE  | FALSE | TRUE  | FALSE |
| 1  | 0   | 0   | 1  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  |
| 1  | 0   | 1   | 0  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  | TRUE  |
| 1  | 0   | 1   | 1  | TRUE  | FALSE | TRUE  | TRUE  | TRUE  | FALSE |
| 1  | 1   | 0   | 0  | FALSE | TRUE  | TRUE  | FALSE | FALSE | FALSE |
| 1  | 1   | 0   | 1  | FALSE | TRUE  | TRUE  | TRUE  | FALSE | TRUE  |
| 1  | 1   | 1   | 0  | FALSE | TRUE  | TRUE  | TRUE  | FALSE | TRUE  |
| 1  | 1   | 1   | 1  | FALSE | FALSE | TRUE  | TRUE  | FALSE | FALSE |

# Tabel Kebenaran Full adder, dengan input 2 Bit sebagai contoh:

|    |    | inpu | ıt |          | Full      | adder |    |
|----|----|------|----|----------|-----------|-------|----|
| a1 | b1 | a0   | b0 | carry_in | carry_out | f1    | f0 |
| 0  | 0  | 0    | 0  | 0        | 0         | 0     | 0  |
| 0  | 0  | 0    | 0  | 1        | 0         | 0     | 1  |
| 0  | 0  | 0    | 1  | 0        | 0         | 0     | 1  |
| 0  | 0  | 0    | 1  | 1        | 0         | 1     | 0  |
| 0  | 0  | 1    | 0  | 0        | 0         | 0     | 1  |
| 0  | 0  | 1    | 0  | 1        | 0         | 1     | 0  |
| 0  | 0  | 1    | 1  | 0        | 0         | 1     | 0  |
| 0  | 0  | 1    | 1  | 1        | 0         | 1     | 1  |
| 0  | 1  | 0    | 0  | 0        | 0         | 1     | 0  |
| 0  | 1  | 0    | 0  | 1        | 0         | 1     | 1  |
| 0  | 1  | 0    | 1  | 0        | 0         | 1     | 1  |
| 0  | 1  | 0    | 1  | 1        | 1         | 0     | 0  |
| 0  | 1  | 1    | 0  | 0        | 0         | 1     | 1  |
| 0  | 1  | 1    | 0  | 1        | 1         | 0     | 0  |
| 0  | 1  | 1    | 1  | 0        | 1         | 0     | 0  |
| 0  | 1  | 1    | 1  | 1        | 1         | 0     | 1  |

| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
|---|---|---|---|---|---|---|---|
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### **Program ALU 8 Bit:**

Berikut adalah program verilog ALU 8-Bit:

```
timescale 1ns / 1ps
module ALU_8_Bit(
        input [7:0] a,b,
        input [1:0] alu_cont,
        input carry_in,
        output reg [7:0] alu_out,
        output reg carry_out
    reg [8:0] over;
    always@(*) begin
            2'b00: alu_out = ~(a & b);
            2'b01: alu_out = a | b;
            2'b10: alu_out = a ^ b;
            2'b11: alu_out = a + b + carry_in;
            default: alu_out = ~(a & b);
        endcase
        over = \{1'b0,a\} + \{1'b0,b\};
        carry_out = over[8];
endmodule
```

#### Pembahasan Program:

• Inisiasi Input dan Output

Input a, b merupakan bilangan 8 bit, alu\_cont 2 bit, carry\_in 1 bit, output alu\_out 8 bit, dan 1 bit untuk carry\_out.

• Inisiasi register untuk menyimpan nilai overflow

```
reg [8:0] over;
```

register ini untuk menyimpan nilai perhitungan dan carry out dari ALU.

- Switch case
  - o Operasi logika

```
always@(*) begin
    case(alu_cont)
        2'b00: alu_out = ~(a & b);
        2'b01: alu_out = a | b;
        2'b10: alu_out = a ^ b;
```

Program di atas merupakan operasi logika NAND, OR, dan XOR;

o Full adder dan mengambil nilai carry out

```
2'b11: alu_out = a + b + carry_in;

    default: alu_out = ~(a & b);

endcase

over = {1'b0,a} + {1'b0,b};

carry_out = over[8];
```

Niali carry\_out akan diambil dari MSB register over.

#### **Program Test Bench:**

Berikut adalah program test bench nya:

```
`timescale 1ns / 1ps
module ALU_8_Bit_tb;
   // Inputs
   reg [7:0] a;
   reg [7:0] b;
   reg [1:0] alu_cont;
   reg carry_in;
```

```
wire [7:0] alu_out;
wire carry_out;
reg clk;
reg [18:0] counter; //[0] carry_in, [8:1]b, [16:9]a, [18:17] alu_cont
ALU_8_Bit uut (
     .b(b),
     .alu_cont(alu_cont),
     .carry_in(carry_in),
     .alu_out(alu_out),
     .carry_out(carry_out)
initial begin
     a = 8'd0;
     b = 8'd0;
     alu_cont = 2'b00;
     carry_in = 1'b0;
     counter = 19'd0;
always #1 clk = ~clk;
always @(posedge clk)begin
     carry in <= counter[0];</pre>
     b <= counter[8:1];</pre>
     a <= counter[16:9];</pre>
     alu_cont <= counter[18:17];</pre>
endmodule
```

#### **Hasil Test Bench:**

### **Sinyal Output:**



#### Tabel kebenaran:

| Operasi:     |           |           |          |          |            |           |  |
|--------------|-----------|-----------|----------|----------|------------|-----------|--|
| Jenis:       |           | Input ALU |          | Alu      | Output ALU |           |  |
|              |           |           |          | selector |            |           |  |
| Bilangan:    | Α         | В         | carry_in | alu_cont | carry_out  | alu_out   |  |
| Size:        | 8 Bit     | 8 Bit     | 1 Bit    | 2 Bit    | 1 Bit      | 8 Bit     |  |
| Hexadecimal: | 9 15      |           | 0        | 0        | 0          | FE        |  |
| Biner:       | 0000 1001 | 0001 0101 | 0        | 00       | 0          | 1111 1110 |  |

Hasil Calculator:



#### **Output sinyal:**



#### Tabel kebenaran:

| Operasi:     |           | alu_cont = 1 (Operasi OR) |          |          |            |           |  |  |
|--------------|-----------|---------------------------|----------|----------|------------|-----------|--|--|
| Jenis:       |           | Input ALU                 |          | Alu      | Output ALU |           |  |  |
|              |           |                           |          | selector |            |           |  |  |
| Bilangan:    | Α         | В                         | carry_in | alu_cont | carry_out  | alu_out   |  |  |
| Size:        | 8 Bit     | 8 Bit                     | 1 Bit    | 2 Bit    | 1 Bit      | 8 Bit     |  |  |
| Hexadecimal: | 1F        | C2                        | 0        | 1        | 0          | DF        |  |  |
| Biner:       | 0001 1111 | 1100 0010                 | 0        | 01       | 0          | 1101 1111 |  |  |

#### Hasil calculator:



**Output sinyal:** 



#### Tabel kebenaran:

| Operasi:     |           | alu_      | _cont = 2 | ? (Operasi XOR) |            |           |  |
|--------------|-----------|-----------|-----------|-----------------|------------|-----------|--|
| Jenis:       |           | Input ALU |           | Alu             | Output ALU |           |  |
|              |           |           |           | selector        |            |           |  |
| Bilangan:    | Α         | В         | carry_in  | alu_cont        | carry_out  | alu_out   |  |
| Size:        | 8 Bit     | 8 Bit     | 1 Bit     | 2 Bit           | 1 Bit      | 8 Bit     |  |
| Hexadecimal: | 4F        | BD        | 0         | 2               | 1          | F2        |  |
| Biner:       | 0100 1111 | 1011 1101 | 0         | 10              | 1          | 1111 1111 |  |

#### **Hasil Calculator:**



**Sinyal Output:** 



#### Tabel kebenaran:

| Operasi:     |                       | alu_cont = 3 (Operasi Full Adder) |          |          |           |           |  |  |  |  |
|--------------|-----------------------|-----------------------------------|----------|----------|-----------|-----------|--|--|--|--|
| Jenis:       |                       | Input ALU                         |          | Alu      | Outp      | ut ALU    |  |  |  |  |
|              |                       |                                   |          | selector |           |           |  |  |  |  |
| Bilangan:    | A B                   |                                   | carry_in | alu_cont | carry_out | alu_out   |  |  |  |  |
| Size:        | 8 Bit                 | 8 Bit                             | 1 Bit    | 2 Bit    | 1 Bit     | 8 Bit     |  |  |  |  |
| Hexadecimal: | 62 CB                 |                                   | 1        | 3        | 1         | 2E        |  |  |  |  |
| Biner:       | 0110 0010   1100 1011 |                                   | 1        | 11       | 1         | 0010 1110 |  |  |  |  |

#### Calculator:



# Implementasi FPGA dengan ALU 2 Bit:



| NAND |    |      |    |    |    |    |    |    |     |  |  |
|------|----|------|----|----|----|----|----|----|-----|--|--|
| S1   | S0 | Cout | F1 | F0 | A1 | B1 | A0 | В0 | Cin |  |  |
| 0    | 0  | 0    | 1  | 1  | 0  | 0  | 0  | 1  | 0   |  |  |



|                                  | NAND                |  |  |  |  |  |  |  |  |  |  |  |
|----------------------------------|---------------------|--|--|--|--|--|--|--|--|--|--|--|
| S1 S0 Cout F1 F0 A1 B1 A0 B0 Cin |                     |  |  |  |  |  |  |  |  |  |  |  |
| 0                                | 0 0 0 1 0 0 0 1 1 0 |  |  |  |  |  |  |  |  |  |  |  |



|    | OR |      |    |    |    |    |    |    |     |  |  |  |
|----|----|------|----|----|----|----|----|----|-----|--|--|--|
| S1 | S0 | Cout | F1 | F0 | A1 | B1 | A0 | B0 | Cin |  |  |  |
| 0  | 1  | 0    | 0  | 1  | 0  | 0  | 1  | 1  | 0   |  |  |  |



|    | OR |      |    |    |    |    |    |    |     |  |  |
|----|----|------|----|----|----|----|----|----|-----|--|--|
| S1 | S0 | Cout | F1 | F0 | A1 | B1 | A0 | В0 | Cin |  |  |
| 0  | 1  | 0    | 1  | 0  | 0  | 1  | 0  | 0  | 0   |  |  |



| XOR |                                  |   |   |   |   |   |   |   |   |  |  |
|-----|----------------------------------|---|---|---|---|---|---|---|---|--|--|
| S1  | S1 S0 Cout F1 F0 A1 B1 A0 B0 Cin |   |   |   |   |   |   |   |   |  |  |
| 1   | 0                                | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 |  |  |



| XOR |    |      |    |    |    |    |    |    |     |
|-----|----|------|----|----|----|----|----|----|-----|
| S1  | S0 | Cout | F1 | F0 | A1 | B1 | A0 | В0 | Cin |
| 1   | 0  | 0    | 1  | 1  | 0  | 1  | 1  | 0  | 0   |



| Full Adder |    |      |    |    |    |    |    |    |     |
|------------|----|------|----|----|----|----|----|----|-----|
| S1         | S0 | Cout | F1 | F0 | A1 | B1 | A0 | В0 | Cin |
| 1          | 1  | 1    | 1  | 0  | 1  | 1  | 0  | 0  | 0   |



|   | Full Adder |    |      |    |    |    |    |    |    |     |
|---|------------|----|------|----|----|----|----|----|----|-----|
| S | 1          | S0 | Cout | F1 | F0 | A1 | B1 | A0 | В0 | Cin |
| 1 | 1          | 1  | 0    | 0  | 1  | 0  | 0  | 1  | 1  | 0   |

#### **Program ALU 2 Bit:**

```
timescale 1ns / 1ps
module ALU_2_Bit(
        input [1:0] a,b,
        input [1:0] alu_cont,
        input carry_in,
        output reg [1:0] alu_out,
        output reg carry_out
    reg [2:0] over;
    always@(*) begin
            2'b00: alu_out = ~(a & b);
            2'b01: alu_out = a | b;
            2'b10: alu_out = a ^ b;
            2'b11: alu_out = a + b + carry_in;
            default: alu_out = ~(a & b);
        endcase
        over = \{1'b0,a\} + \{1'b0,b\};
        carry_out = over[2];
    end
endmodule
```

# Repository:

https://github.com/yohanesstef/ALU 8-Bit PKT.git