# LAN Driver Design & Interface Reference Guide For AMD79C973 (PCI bus Interface)

# Document revision history

| Document Created | 14 <sup>th</sup> Dec, 2002 | Document Created |
|------------------|----------------------------|------------------|
|------------------|----------------------------|------------------|



Copyright (c) 1995-2002, MiSPO Co., Ltd.
All rights reserved

# **Table of Contents**

| 1 | Intr         | oduction                                     | 3     |
|---|--------------|----------------------------------------------|-------|
| 2 | Cor          | ntroller Details and Specifications          | 4     |
|   | 2.1          | Controller Features supported by Driver      |       |
|   | 2.2          | Unsupported Features                         |       |
| 3 | File         | Contents                                     |       |
|   |              | Driver Interface                             |       |
| _ | 4.1          |                                              | _     |
|   | 4.1.         |                                              |       |
|   | 4.1.2        | · =                                          |       |
|   | 4.1.3        |                                              |       |
|   | 4.1.4        | ·                                            |       |
|   | 4.1.5        | ·                                            |       |
|   | 4.1.6        | 1 1 = 1 3                                    |       |
|   | 4.1.7        |                                              |       |
|   | 4.1.8        | - ·                                          |       |
| _ | 4.1.9        | · ·                                          |       |
| 5 |              | ver Control Structures and Parameters        |       |
| 6 |              | ernet Driver Configuration Settings          |       |
|   | 6.1          | Setting I/O base address.                    |       |
|   | 6.2          | Setting Interrupt handler                    |       |
|   | 6.3          | Setting Memory Byte Order type               |       |
|   | 6.4          | Setting Receiver and Transmitter buffer size |       |
|   | 6.5          | Media Speed selection                        |       |
|   | 6.6          | Duplex mode selection                        |       |
|   | 6.7          | Auto Negotiation mode selection              |       |
|   | 6.8          | Loopback mode selection                      |       |
|   | 6.9          | Setting receiver packet filter               |       |
|   | 6.10         | Setting Debug mode                           |       |
| _ | 6.11         | Summery of Configuration macros              |       |
| 1 |              | ctional Description                          |       |
|   | 7.1          | lan_ini                                      |       |
|   | 7.2          | lan_wai_rcv                                  |       |
|   | 7.3          | lan_wai_snd                                  |       |
|   | 7.4          | lan_get_len                                  |       |
|   | 7.5          | lan_get_pkt                                  |       |
|   | 7.6          | lan_get_end                                  |       |
|   | 7.7<br>7.8   | lan_skp_pkt                                  |       |
|   |              | lan_set_len                                  |       |
|   | 7.9<br>7.10  | lan_put_pkt                                  |       |
|   | 7.10<br>7.11 | lan_put_dmy                                  |       |
|   | 7.11<br>7.12 | lan_put_end  Basic Transmit operation        |       |
|   | 7.12         |                                              |       |
|   | 1.10         | Pagio 1.000170 UDGIGIIOII                    | 1 (1) |

# 1 Introduction

This document is intended to give detailed design and interface information about AMD79C973 Ethernet driver for NORTi Network Protocol stack.

The LAN driver is designed for AMD79C973 Ethernet controller with PCI bus interface.

The detailed information about NORTi OS internal functions and features can be obtained from "NORTi User's Guide". PCI driver interface information is explained in this document. However for more detailed information about PCI driver, please refer to PCI driver document. Information regarding NORTi Network Protocol stack is available with "Network Protocol Stack User's Guide".

For AMD79C973 Ethernet controller register addresses and functional details, please refer to corresponding controller interface and application manual.

# 2 Controller Details and Specifications

The low-power high-performance AMD79C973 offers full Ethernet control with integrated 10/100Base PHY. The major features of AMD79C973 Ethernet controller are described below.

For more details about the AMD79C973 hardware interface and internal register addressing, please refer to AMD79C973 Product Manual book.

#### 2.1 Controller Features supported by Driver

- Support for 10BaseT, 100Base-TX and 100Base-FX (IEEE 802.3 standard) interface.
- 32-bit PCI bus interface with host CPU.
- Supports both half and full duplex operation.
- Support for both Little Endian and Big Endian memory system.
- Supports variable Receiver and Transmitter buffer size.
- Automatic data padding option for transmitted frames.
- Support for software debug using serial RS232 interface.
- Support for Internal Loopback mode operation.

# 2.2 Unsupported Features

- Does not support Receiver and Transmitter descriptor buffer size <1514 bytes.
- Does not support external PHY interface.
- Does not support external EEPROM interface.

# 3 File Contents

Source and header files used for defining AMD79C973 Ethernet I/O driver are listed below.

| File Name  | Description                                                                  |  |  |
|------------|------------------------------------------------------------------------------|--|--|
| am79c973.c | LAN driver program source file.                                              |  |  |
|            | All source code and driver operational functions are described in this file. |  |  |
| nonecfg.c  | Network Protocol Configuration file for sample program.                      |  |  |
|            | NORTi Network Protocol configuration parameters such as TCP/IP               |  |  |
|            | Communication end points, maximum network protocol tasks, node IP            |  |  |
|            | address, Ethernet address etc. are defined in this code file.                |  |  |
| am79c973.h | LAN driver and controller specific header file.                              |  |  |
|            | AMD79C793 internal registers and control bit definitions are described in    |  |  |
|            | this header file.                                                            |  |  |
| nonethw.h  | Board specific hardware definitions for network driver.                      |  |  |
|            | This header file defines the hardware interface for AMD79C973 with host      |  |  |
|            | CPU. The file also describes LAN controller I/O access functions and         |  |  |
|            | interrupt handler definition.                                                |  |  |

The Network Protocol Stack library files are provided with the NORTi OS program. Proper library file as per memory system byte order type (Little Endian/Big Endian) should be selected and linked with main project.

NORTi Network Protocol Stack source files are described in..\NORTi\SRC folder while Network application programs are described in ..\NORTi\NETSMP directory.

# 4 PCI Driver Interface

AMD79C973 Ethernet controller operates using 32-bit PCI bus interface with host CPU. PCI bus interface functions used by Ethernet driver are described below.

#### 4.1 PCI Bus Interface functions

PCI bus Interface functions utilized in Ethernet driver code is listed as below. These functions should be defined separately in PCI driver source code.

- pci\_ioread\_byte
- pci\_iowrite\_byte
- pci\_ioread\_word
- pci iowrite word
- pci ioread long
- pci iowrite long
- addr\_pci\_to\_cpu
- addr\_cpu\_to\_pci
- htopci

# 4.1.1 pci ioread byte

Declaration: void pci\_ioread\_byte(UW pci\_io\_addr, UB \* pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci\_io\_data = Memory pointer where byte data will be stored.

io\_lock = memory lock option (Normally 0x0)

Output: none

Description: This function reads 8-bit data from the PCI memory space.

# 4.1.2 pci\_iowrite\_byte

Declaration: void pci\_iowrite\_byte(UW pci\_io\_addr, UB pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci io data = 8-bit data to be stored to PCI memory space.

io lock = memory lock option (Normally 0x0)

Output: none

Description: This function writes 8-bit data to the PCI memory space.

# 4.1.3 pci\_ioread\_word

Declaration: void pci\_ioread\_word(UW pci\_io\_addr, UH \* pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci\_io\_data = Memory pointer where 16-bit data will be stored.

io lock = memory lock option (Normally 0x0)

Output: none

Description: This function reads 16-bit data from the PCI memory space.

# 4.1.4 pci\_iowrite\_word

Declaration: void pci\_iowrite\_word(UW pci\_io\_addr, UH pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci\_io\_data = 16-bit data to be stored to PCI memory space.

io lock = memory lock option (Normally 0x0)

Output: none

Description: This function writes 16-bit data to the PCI memory space.

#### 4.1.5 pci\_ioread\_long

Declaration: void pci\_ioread\_long(UW pci\_io\_addr, UW \* pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci\_io\_data = Memory pointer where 32-bit data will be stored.

io\_lock = memory lock option (Normally 0x0)

Output: none

Description: This function reads 32-bit data from the PCI memory space.

# 4.1.6 pci\_iowrite\_long

Declaration: void pci\_iowrite\_byte(UW pci\_io\_addr, UW pci\_io\_data, UW io\_lock);

*Input*: pci\_io\_addr = location address in PCI area

pci\_io\_data = 32-bit data to be stored to PCI memory space.

io\_lock = memory lock option (Normally 0x0)

Output: none

Description: This function writes 32-bit data to the PCI memory space.

# 4.1.7 addr\_pci\_to\_cpu

Declaration: UW addr\_pci\_to\_cpu(UW pci\_addr);
Input: pci\_addr = location address in PCI area

Output: returns back corresponding 32-bit address in system memory area.

Description: This function returns 32-bit address from system memory space, which is

mapped, to PCI memory space.

# 4.1.8 addr\_cpu\_to\_pci

Declaration: UW addr\_cpu\_to\_pci(UW cpu\_addr);

*Input*: cpu\_addr = location address in System memory area

Output: returns back corresponding 32-bit address in PCI memory area.

Description: This function returns 32-bit address from PCI memory space, which is

mapped, to System memory space.

# 4.1.9 htopci

Declaration: UW htopci(UW src\_data);

*Input*: src\_data = 32-bit data in Little Endian memory format.

Output: returns back corresponding 32-bit data in current memory system format. Description: This function converts 32-bit input data to current memory system format.

# 5 Driver Control Structures and Parameters

Ethernet driver is designed to operate with a single structure, which includes driver run-time control parameters and status parameters. *LAN\_DEVICE* data structure along with sub structures *RX\_STS*, *TX\_STS* and *LAN\_CFG* are defined as below.

```
typedef struct LAN DEVICE {
  Lan_Cfg lan_cfg;
                                  LAN driver configuration settings
  Rx Sts
            rx sts;
                                  Receiver controller status
  UW
                                  Start address of received packet
            rx_start_ptr;
  UW
                                  Stop address of received packet
            rx_stop_ptr;
  UW
            rx_pkt_size;
                                  Byte Count / Size of received packet
  UW
                                  Read pointer to current byte in Rx Data buffer
            rx_read_ptr;
                                  Transmit controller status
  Tx Sts
            tx_sts;
  UW
                                  Packet start address in Tx Buffer
            tx start ptr;
                                  Byte length / size of packet to be transmitted
  UW
            tx_pkt_size;
  UW
                                  Position of current byte in Tx buffer
            tx write ptr;
                                  LINK/Media status backup
  UW
            Ink_sts_old;
}Lan Device;
```

Lan\_Device is the main data structure, which included LAN driver status and control parameters.

```
typedef struct RX_STS {
   BOOL
           rx on;
                                 0 = Receiver controller disabled.
                                 1 = Receiver Controller enabled.
   BOOL
                                 0 = Waiting for Rx interrupt.
           rx_int_flag;
                                 1 = Rx interrupt acknowledged.
                                 0 = Waiting for packet reception.
   BOOL
           rx_flag;
                                 1 = Packet received.
   BOOL rx_error_flag;
                                 0 = Data reception OK.
                                 1 = Data reception error.
   BOOL
          rx overflow flag;
                                 0 = Rx controller no-overflow detected.
                                 1 = Receive ring overflow detected.
                                 0 = No physical address match found.
   BOOL
            phy_addr_match;
                                 1 = Packet with physical address match detected.
                                 0 = No broadcast address match found.
   BOOL
            broadcast_match;
                                 1 = Packet with broadcast address match detected.
}Rx Sts;
```

Rx Sts data structure describes the Receiver control status parameters.

```
typedef struct TX_STS {
   BOOL
            tx_on;
                                 0 = Transmit controller disabled.
                                 1 = Transmit Controller enabled.
   BOOL
                                 0 = Waiting for Tx interrupt.
          tx int flag;
                                 1 = Tx interrupt acknowledged.
   BOOL
                                 0 = Last Packet Transmission over.
           tx_flag;
                                 1 = Packet transmission busy.
                                 0 = Packet transmission OK.
   BOOL
          tx_error_flag;
                                 1 = Packet transmission error.
}Tx_Sts;
```

*Tx\_Sts* data structure describes the Ethernet packet Transmitter status parameters.

| typedef struct LAN_CFG { |                |                                                  |  |  |
|--------------------------|----------------|--------------------------------------------------|--|--|
| BOOL                     | sel_autoneg;   | 0 = Auto-Negotiation disabled                    |  |  |
|                          |                | 1 = Auto-Negotiation enabled                     |  |  |
| BOOL                     | sel_speed;     | 0 = 10 Mbps speed selection                      |  |  |
|                          |                | 1 = 100 Mbps speed selection                     |  |  |
| BOOL                     | sel_duplex;    | 0 = Half Duplex mode selection                   |  |  |
|                          |                | 1 = Full Duplex mode selection                   |  |  |
| BOOL                     | sel_loopback;  | 0 = Normal operation, No loop-back mode          |  |  |
|                          |                | 1 = Internal loop-back mode                      |  |  |
| BOOL                     | rcv_all_pkt;   | 0 = Disable all packets reception.               |  |  |
|                          |                | 1 = Receive packets with all physical address    |  |  |
| BOOL                     | rcv_mcast_pkt; | 0 = Disable multicast packets reception.         |  |  |
|                          |                | 1 = Receive packets with multicast address match |  |  |
| }Lan_Cfg;                |                |                                                  |  |  |

Lan\_Cfg data structure describes the Ethernet Driver PHY configuration parameters.

Driver allocates some memory from system memory area for receiver and transmitter buffer. This memory needs to be in non-Cache area. Driver supports multiple descriptors for receiver and transmitter. The size of each descriptor and number of descriptors is user programmable.

# 6 Ethernet Driver Configuration Settings

User can configure Ethernet driver to operate in desired mode by using various configuration macros. Supported configuration macros are described below.

# 6.1 Setting I/O base address.

Ethernet controller I/O base address is defined by pre-processor macro LANC\_IO\_BASE. It is declared as pre-compilation macro as shown in following example.

```
(Example) To set LAN controller base address.
(SH Hitachi Compiler)
shc <compiler option> -def=LANC IO BASE=0x04000000 am79c973.c
```

I/O base address can also be configured in "nonethw.h" hardware interface definition file.

# 6.2 Setting Interrupt handler

Interrupt handler for Ethernet controller is defined using interrupt line number and interrupt priority value. User must configure driver for proper values of interrupt line number and priority. The pre-compilation macro for interrupt priority is IP.

```
(Example) To set Interrupt handler properties.
Configure driver for interrupt priority level 6.
(SH Hitachi C Compiler)
shc <compiler option> -def=IP=6 am79c973.c
```

# 6.3 Setting Memory Byte Order type

Driver is configurable to either of little or big endian memory system. Default setting for byte order is Little Endian type. The pre-compilation macro for memory byte order selection is set as shown in this example.

```
(Example) To set memory byte order.

(SH Hitachi C Compiler)
shc (compiler options) -def=LITTLE_ENDIAN am79c973.c
shc (compiler options) -def=LITTLE_ENDIAN nonecfg.c
For Little endian memory system
OR
shc (compiler options) -def=BIG_ENDIAN am79c973.c
shc (compiler options) -def=BIG_ENDIAN nonecfg.c
For Big Endian memory system
```

# 6.4 Setting Receiver and Transmitter buffer size

AM79C973 ethernet controller receiver and transmitter buffer is configured as ring of packet buffers. User can configure receiver and transmitter packet buffer size along with count of buffers in a ring. User selective macros are defined as shown below.

```
RX_SIZE - Buffer size for single Rx descriptor(bytes).

RX_RING_COUNT - Number of descriptors/buffers in a receiver ring.

TX_RING_COUNT - Buffer size for single Tx descriptor(bytes).

TX_RING_COUNT - Number of descriptors/buffers in a transmitter ring.
```

Total memory occupied by receiver buffer = RX\_RING\_COUNT x RX\_SIZE. Total memory occupied by transmitter buffer = TX\_RING\_COUNT x TX\_SIZE. The configurable values for RX\_RING\_COUNT and TX\_RING\_COUNT are { 1/ 2/ 4/ 8/ 16/ 32/ 64/ 128/ 256/ 512).

```
Buffer count in ring is 1 when RX_RING_COUNT or TX_RING_COUNT = 0. Please note that values other than above may give improper results.
```

```
RX SIZE
                       = 0x0600 (1536 bytes).
 RX_RING_COUNT = 16 (16 data buffers in receiver ring)
 TX SIZE
                       = 0x0600 (1536 bytes).
 TX_RING_COUNT = 4 (4 data buffers in transmitter ring)
Following command line compilation code illustrates receiver and transmitter buffer size
configuration.
{Example with Hitachi C compiler}
 shc (compiler options) -def=RX SIZE=2048, RX RING COUNT=32 AM79C973.c
                ;Configure Rx Buffer size = (2048*32 = 65536 \text{ bytes}).
                ;Rx ring configured as 32 number of buffers of size 2048 bytes each.
         ---- next example ----
 shc (compiler options) -def=TX_SIZE=1550, TX_RING_COUNT=0 AM79C973.c
                ;Configure Tx Buffer size = (1550*1 = 1550 \text{ bytes}).
                ;Tx ring configured as single buffer of size 1550 bytes.
         ---- next example ----
 shc (compiler options) -def=RX_SIZE=1800 AM79C973.c
                ; Configure Rx Buffer size = (1800*16 = 28800 \text{ bytes}).
                ;Rx ring configured as 16 number (default) of buffers of size
                 1800 bytes each.
         ---- next example ----
 shc (compiler options) -def=RX_RING_COUNT=8 AM79C973.c
                ;Configure Rx Buffer size = (1536*8 = 12288 \text{ bytes}).
                ;Rx ring configured as 8 number of buffers of individual size
                 1536 bytes(default) each.
         ---- next example ----
 shc (compiler options) -def=TX SIZE=1500 AM79C973.c
                ;Configure Tx Buffer size = (1500*4 = 6000 \text{ bytes}).
                ;Tx ring configured as 4 number (default) of buffers of size
                 1500 bytes each.
         ---- next example ----
 shc (compiler options) -def=TX RING COUNT=1 AM79C973.c
                ;Configure Tx Buffer size = (1536*1 = 1536 \text{ bytes}).
                ;Tx ring configured as single buffer of size 1792 bytes(default).
         ---- next example ----
 shc (compiler options) AM79C973.c
                ;Configure Rx Buffer size = (1536*16 = 24576 \text{ bytes}). --(default)
                ;Configure Tx Buffer size = (1536*4 = 6144 \text{ bytes}). --(default)
```

In case not defined by user, the default configuration is as as shown below.

User need to be careful about not to specify TX\_SIZE or RX\_SIZE values less than maximum packet size. Besides this, receiver and transmitter data buffer should not be in Cache area.

#### 6.5 Media Speed selection

Driver provides macro option SPEED\_100M to select media speed i.e. 10Mbps or 100Mbps.

```
(Example) To change Media speed.
(SH Hitachi C Compiler)
shc <compiler option> -def= SPEED_100M am79c973.c
For 100Mbps operation.

OR
Shc <compiler option> am79c973.c
```

For 10Mbps operation (default)

## 6.6 Duplex mode selection

Either of Half duplex or full duplex operation mode can be configured with the help of precompilation macro FULL\_DUPLEX. Please see following command line compilation example for setting duplex mode.

(Example) To change Duplex mode.

(SH Hitachi C Compiler)

shc <compiler option> -def=FULL\_DUPLEX am79c973.c

For Full duplex operation.

OR

Shc <compiler option> am79c973.c

For Half duplex operation (default)

#### 6.7 Auto Negotiation mode selection

AM79C973 controller internal PHY Media support Auto-negotiation and smooth changeover from 10Mbps to 100Mbps media or vice versa is possible. Auto-negotiation will be enabled if specified by pre-compilation macro as shown in following compilation command code.

(Example) To change Duplex mode.

(SH Hitachi C Compiler)

shc <compiler option> -def= AUTO\_NEG am79c973.c

For Auto-negotiation mode.

By default Auto-negotiation mode is not configured.

Please note that when in Auto-negotiation mode, driver will ignore media speed and duplex mode selection macro i.e. SPEED\_100M and FULL\_DUPLEX respectively. Driver will configure the media speed and duplex mode automatically as per the available media options.

#### 6.8 Loopback mode selection

Internal loopback mode is set if user compile driver code with pre-compilation macro LOOPBACK. In other case normal mode is selected, which is default.

In case LOOPBACK mode is selected, Auto-negotiation setting is ignored.

(SH Hitachi C Compiler)

shc <compiler option> -def= LOOPBACK am79c973.c

For internal loopback mode.

OR

Shc <compiler option> am79c973.c

For normal operation.

#### 6.9 Setting receiver packet filter

Driver provides user selective option for filtering packet reception. The parameter setting is done as shown below. If none is specified, default configuration is to accept all packets with matching physical address and broadcast packets.

(SH Hitachi C Compiler)

shc <compiler option> -def= RCV ALL am79c973.c

Configure driver to receive all packets with valid physical address.

OR

shc <compiler option> -def= RCV\_MCAST am79c973.c

Configure driver to receive all packets matching multicast address.

## 6.10 Setting Debug mode

It is possible to configure Ethernet driver in software debug mode by specifying precompilation macro DEBUG. The Debug code is compiled only when DEBUG macro is set hence it reduces the code size when debug option is not selected.

In debug mode current media status, received packet status and transmission status is send to serial console defined by channel number DBG\_CH. User need to specify debug serial console number along with DEBUG macro. Default value for DBG\_CH is 0. Serial console initialization is not performed by LAN driver. Instead serial console initialization need to be done before starting LAN driver in debug mode. The command line compilation code for debug configuration is as shown below.

(SH Hitachi C Compiler)

shc <compiler option> -def= DEBUG, DBG\_CH=1 am79c973.c

Configure driver in debug mode with serial channel 1 as Debug console.

Please note that while in debug mode driver speed performance will be lowered. For better performance please do not use Debug option in normal running. Debug option is not selected by default.

#### **6.11 Summery of Configuration macros**

The list of configuration macros and their description is summarized below.

| Macro Name    | Description                                        | Default Setting |
|---------------|----------------------------------------------------|-----------------|
| LANC_IOBASE   | Controller I/O register offset address             | undefined       |
| IP            | Interrupt priority value                           | 12              |
| SPEED_100M    | Select 100Mbps Media speed.                        | False           |
|               |                                                    | (10 Mbps )      |
| FULL_DUPLEX   | To set Full Duplex LAN operation mode.             | False           |
|               |                                                    | (Half-Duplex)   |
| LOOPBACK      | Set Internal loopback mode.                        | False           |
|               |                                                    | (Normal mode)   |
| AUTO_NEG      | Set Auto Negotiation mode                          | True            |
| RX_RING_COUNT | Set Number of Descriptors in Receiver Ring         | 0x10 (16 no.)   |
| TX_RING_COUNT | Set Number of Descriptors in Transmitter Ring      | 0x04 (4 no.)    |
| RX_SIZE       | Size of each Receiver Descriptor Buffer (Bytes)    | 1536 Bytes      |
| TX_SIZE       | Size of each Transmitter Descriptor Buffer (Bytes) | 1536 Bytes      |
| BIG_ENDIAN    | Set Big Endian byte order for memory system        | False           |
| LITTLE_ENDIAN | Set Little Endian byte order for memory system     | True            |
| RCV_ALL       | Receive all type packets with valid physical       | False           |
|               | address.                                           |                 |
| RCV_MCAST     | Receive all multicast packets.                     | False           |
| DEBUG         | Set Driver in debug mode operation.                |                 |
| DBG_CH        | Serial I/O channel for Debug mode                  | 0               |

# 7 Functional Description

Ethernet driver functional flow is managed by IP Send Task (ip\_snd\_tsk) and IP Receive Task (ip\_rcv\_tsk) from IP layer control. Following is the list of driver functions, which are directly called by IP layer control tasks.

- ER lan\_ini (UB \*macaddr)
- ER lan wai rcv (TMO tmout)
- ER lan wai snd (TMO tmout)
- ER lan get len (UH \*len)
- ER lan\_get\_pkt (void \*buf, int len)
- ER lan\_get\_end (void)
- ER lan skp pkt (int len)
- ER lan\_set\_len (int len)
- ER lan\_put\_pkt (const void \*data, int len)
- ER lan\_put\_dmy (int len)
- ER lan\_put\_end (void)

These functions are briefly described in the following text.

#### 7.1 lan\_ini

Declaration

ER lan\_ini (UB \* macaddr);

Input

Address pointer to Ethernet MAC address.

Output

 $ER = E_OK$  (Normal completion)

ER = E\_PAR (Parameter Error during Interrupt handler definition)

Updated Ethernet MAC address is also returned back through pointer.

#### Description

This function performs the software initialization of LAN controller and driver control parameters.

The operational steps followed during Driver Initialization are listed below.

- Non-Cacheable Memory resource is allocated to receiver and transmitter descriptors and data buffers.
- Set LAN controller AMD79C973 to 32-bit access mode.
- All Driver control parameters and structures are reset. Receiver and Transmitter buffer is cleared to zero data.
- Initialize LAN controller. Set Receiver and Transmitter control properties.
- > Define Interrupt handler for Ethernet controller.
- Start Receiver and Transmitter operations.
- Enable Interrupt line for Ethernet controller operations.

#### 7.2 lan\_wai\_rcv

Declaration

ER lan\_wai\_rcv (TMO tmout);

Input

Time to wait till new data is received.

Output

 $ER = E_OK$  (Normal completion)  $ER = E_LINK$  (Link failure error)

ER = E\_TMOUT (Returned back due to Timeout error) ER = E\_RXERR (Error during new packet reception)

#### Description

This function will wait till Ethernet controller receives new packet. The wait time can be controlled by specification of timeout time as input argument. Before waiting for reception, the link status is checked. If there is no link connection then E\_LINK error code is returned back. However, when driver operate in loopback mode, link status is not checked.

Depending on the status of receiver interrupt mode flag (<code>lan\_device.rx\_sts.rx\_int\_flag</code>), controller will operate in either polling mode or interrupt mode. Please note that driver does not provide user selection flag for polling or interrupt mode of operation. Receive ready flag (<code>lan\_device.rx\_sts.rx\_flag</code>) is updated after new data is detected in receiver buffer. This flag is turned off after acknowledgement of new data packet. If erroneous packet is received then <code>E\_RXERR</code> error code is returned back.

The routine will terminate reception waiting after timeout period is exhausted.

#### 7.3 lan wai snd

Declaration

ER lan\_wai\_snd (TMO tmout);

Input

Time to wait till new data is received.

Output

 $ER = E_OK$  (Normal completion)

ER = E\_TMOUT (Returned back due to Timeout error)

ER = E\_LINK (Link failure error)

#### Description

This function will wait till Ethernet controller is ready for new packet transmission. This function will check for link status (except in loopback mode) and will return back E\_LINK error code if link failure. Transmit ready status can not be checked till new packet data length is not specified. E\_TMOUT error code will be returned back when transmit controller is not ready within the due time.

# 7.4 lan\_get\_len

Declaration

ER lan\_get\_len (UH \*len);

Input

Data pointer address where received length information is to be stored.

Output

Length of received data packet in bytes.

ER = E\_OK (Normal completion) ER = E\_RXERR (Error during reception)

#### Description

This function reads the total number of data bytes received in new packet. The packet length information is also available in Receiver Status data structure (lan\_device.rx\_pkt\_size). If new received packet is not valid or erronous data packet received then error code is returned back.

Receive error status flag (lan\_device.rx\_sts.rx\_err\_flag) is raised if either packet status or count is not valid.

#### 7.5 lan\_get\_pkt

Declaration

ER lan\_get\_pkt (void \*buf, int len);

Input

void \*buf buffer pointer to store packet data

int len number of bytes to be read

Output

ER = E\_OK (Normal completion)

#### Description

The specified length (*len*) of data bytes from current packet are read and transferred to main memory via buffer pointer (*buf*). Receiver buffer read pointer (*lan\_device.rx\_start\_ptr*) is pointed to the current packet in receiver ring buffer whereas (*lan\_device.rx\_read\_ptr*) points to the unread data in current packet.

#### 7.6 lan\_get\_end

Declaration

ER lan\_get\_end (void);

Input

None.

Output

 $ER = E_OK$  (Normal completion)

# Description

The purpose of this function is to get end point of the current received packet. Nothing is done for this function.

#### 7.7 lan\_skp\_pkt

Declaration

ER lan\_skp\_pkt (int len);

Input

Int len size of the packet bytes to be skipped.

Output

ER = E OK (Normal completion)

#### Description

This function is similar to lan\_get\_pkt except there is no data read.

#### 7.8 lan set len

Declaration

ER lan\_set\_len(int len);

Input

Int len size of the packet bytes to be transmitted.

Output

 $ER = E_OK$  (Normal completion)

#### Description

The data length of the packet to be transmitted along with transmit data buffer pointer address is specified to the controller.

# 7.9 lan\_put\_pkt

Declaration

ER lan\_put\_pkt (const void \*data, int len);

Input

const void \*data buffer containing packet data

Int len size of the packet bytes to be transmitted.

Output

ER = E OK (Normal completion)

# Description

The data buffer of specified length (*len*) from main memory pointed by buffer pointer (const void \*data) is uploaded to transmitter buffer.

# 7.10 lan\_put\_dmy

Declaration

ER lan\_put\_dmy (int len);

Input

Int len size of the dummy data bytes to be transmitted.

Output

 $ER = E_OK$  (Normal completion)

#### Description

This function is called whenever transmit packet length is smaller than 64 bytes. Since controller does data padding automatically, there is no dummy data upload to transmitter buffer.

# 7.11 lan\_put\_end

Declaration

ER lan\_put\_end (void);

Input

none.

Output

 $ER = E_OK$  (Normal completion)

#### Description

The function starts actual transmission. All data to be transmitted is already moved to controller internal RAM area.

# 7.12 Basic Transmit operation

The functional flow for the basic transmit operation is described in the following graph.



# 7.13 Basic Receive operation

The functional flow for the basic receive operation is described in the following graph.





MiSPO Co. Ltd.

KSP W300-G, 3-2-1, Sakado, Takatsu-ku, Kawasaki 213-0012, JAPAN Tel. +81-44-829-3381 fax. +81-44-829-3382

E-mail: sales@mispo.co.jp

 $\mbox{"}\mu\mbox{ITRON"}$  is the abbreviation for "Micro Industrial TRON".

"TRON" is the abbreviation for "The Real Time Operating System Nucleus".

"NORTi" is the registered trademark of MISPO Co., Ltd.

All trademarks of the compilers, processors and other products are the properties of their respective companies.

MISPO Co., Ltd. reserves the right to change the contents of this document without prior notice.