

# CYPRESS SEMICONDUCTOR CORPORATION Internal Correspondence

**Date:** Thursday 1/31/2013 **WW: 1303** 

To: PSoC Applications
Author: Chris Keeser (KEES)

Author File#: KEES#185

Subject: UDB 2<sup>nd</sup> order CIC decimator filter component

**Distribution:** PSoC Apps, EXT, DWV

## **Summary:**

This memo documents and distributes a 2<sup>nd</sup> order Cascaded Intergrator Comb (CIC) decimation filter implemented in a 16 bit datapath (also called a Sinc^2 decimator). The decimator supports decimation rates as low as 2 and as high as 128, producing effective resolutions of up to 10.5 bits when used with a first order Delta Sigma modulator and raw results as large as +/- 16,384, the equivalent of a signed 15 bit number at a decimation rate of 128. The decimator requires a maximum of 8 clock cycles to complete a calculation, requiring a clock 8 times faster than the modulator clock. When combined with the SC/CT modulator shown in KEES#181 at the maximum modulator clock rate of 4 Mhz, the decimator requires a 32 Mhz clock, resulting in an output sample rate from 363 Ksps with 5 bits of effective resolution, down to 31 Ksps with 10 bits of effective resolution. The decimator component includes a DMA capability file for simplifying the use of DMA with the decimator. Start() is the only API required to use the decimator.

#### Attached File Summary:

File # 2 is the component archive exported using Creator 2.2's component export feature. To use this file, download it and remove the .PDF extension.

File # 3 is an example project bundle with the modulator and the decimator. To use the file, download it and remove the .PDF extension.

File # 4 are the scans of the datapath instruction configurations for achieving the CIC Decimator.

#### **Details:**

Here is the component used in a simple example project:



The component has 3 parameters for customization:

- 1.) Decimation: Sets the decimation rate for the filter. This parameter sets the effective resolution of the output, the maximum gain of the filter and the output sample rate. For more information, check out the description of the parameter in the component.
- Enable\_Reset: Enables an optional reset terminal that resets the filter when asserted. After a reset, the first sample from the decimator must be discarded.
- 3.) Debug: Enables an optional debug mode which exposes the internal signals of the decimator. This is only useful for the curious and is not required for normal operation.

To use the Decimator, call the KEES\_CIC\_Decimator\_Start() API. The output of the decimator is written into the FIFO of the datapath, and the 'Done' signal is the "Not Empty" status from that FIFO. The Done signal will stay asserted until the FIFO is empty. You can store up to 4 results in the FIFO, but you will not be made aware that other samples are complete after the Done signal is asserted the first time. You also will not know if the FIFO overflows. The best practice is to read the sample out and empty the FIFO before the next conversion is complete.

This component can be used for all sorts of creative things besides making an ADC with the SC/CT modulators. Any density signal you want to convert to a number can be fed into the decimator as well. Get creative!

Technical notes (jotted down so I don't forget)

The first sample from the decimator must be ignored, same as the 2<sup>nd</sup> order Sinc^2 filters in PSoC 1.

Uses 2 datapaths as a 16 bit datapath.

Filter bit width requirements are InputWidth+FilterStages\*log2(Decimation) where InputWidth = 1, FilterStages = 2 and decimation = 128 => 15 bits.

Filter gain is  $(SampleDelayInComb*DecimationRatio)^(FilterOrder)$  where the SampleDelayInComb = 1 and FilterOrder = 2.

Count7 was used for controlling the decimation. The first time the count7 ran after the part is reset gave me my desired period + 1, so that affected calculation #1 and #2. The solution was to write the desired period into the count7 cell during the start API. This solved the issue seen on the first startup after the part reset.

FIFO load-to-read timing was unexpected (seems to take more than 1 clock for data loaded into the FIFO to be available to be read back, waiting for confirmation from design on the timing). My back to back F0 load and F0 read instructions #6 and #7 were not operating as expected. There appears to be multiple clocks required between loading the FIFO and being able to read it out to D0. I had to solve this problem by using the FIFO in "Single buffer mode" (only briefly mentioned on page 81 of the UDB BROS, spec # 001-08005 Rev. \*Q) by setting the FIF00\_CLR bit in the AUX\_CTRL register (UWRK\_UWRK8\_Bx\_UDByy\_ACTL). This turned the FIFO into a single byte register with immediate read/write capability (implying the FIFO does not have this capability), which was sufficient for my needs.

\*Update\* I heard back from design on this aspect and I learned 2 new and interesting things:

- 1.) D0\_load and D1\_load signals are EDGE detected only, meaning that you must assert, then de-assert the D0\_load signal in order to load it again. The edge detection logic runs on the datapath clock, so you cannot do "back to back" loads of the D register from the FIFO. I got lucky in my design and only loaded D0 on every other instruction, so it always had an edge when needed.
- 2.) When the FIFO is in "output" mode, i.e. data is written into the FIFO from the datapath for consumption by the BUS (CPU / DMA) then D0\_load \*does not\* update the read pointer. Basically, the FIFO only recognizes read requests from the BUS, and therefore doesn't see the D0\_load reads at all. The only way to get the FIFO to work as temporary datapath storage, is to use it in "single buffer mode" as explained above. In this mode, the read and write pointers never move, so the reads and writes are always valid, albeit limited to a single byte depth.

I added a component "debug capability" file to make is super easy to monitor all the datapath registers, although the component authors guide is seriously lacking in this area. The guide was barely enough to get the basics, and it took a lot of trial and error to get it working properly. Notes on the component debugger:

- a.) You had to refresh the memory to get it to update (I bound debug->refresh to f12 on my keyboard to simplify this).
- b.) The component debug tool is much easier to use than the technique in KEES#132

- c.) To change the radix, you have to right click on a field name, then change the radix, then close the component window and re-open it to get the radix to change, and it alters all the fields
- d.) The integer radix in the component debugger is unsigned only
- e.) The debugger doesn't remember you had a component window open. You have to re-open it every time.
- f.) I filed CDT# 144250 on all of these problems
- g.) Oddly, there is no mention of the dma capability files in the component authors guide

I wrote a Python simulation of the datapath decimator for debugging (because things did not work right based on the FIFO problem and the count7 initialization problem. The python sim shows the expected values for all the registers, including the FIFOs (which I still don't know if we can read using the debugger). It was an invaluable tool in discovering issues.

No "wait" datapath state, so I have to use the UDB clock enable block to hold the datapath between instructions when needed. Every single instruction was used to do something, so I had to get creative in order hold when waiting for the next sample to come in and nor bork values. I used a "UDB clock enable" to control the clock. More detailed information needs to be provided for the exact timing through these UDB clock enable blocks because I needed to know exactly WHEN my clock was present or not, and I could not tolerate magically inserted "synchronization" logic introducing delays. I had to bypass synchronization and ensure that the enable signal was generated from the same clock to prevent things mysteriously showing up in line with my logic.

The actual implementation of the algorithm took some work, since I needed to keep track of 4 variables and we can only write directly into A0 and A1. D0 and D1 are only good for storing static data since you cannot modify it and write it back to keep it around for later. I had to device a scheme to store results into FIFO0, and then load them from the FIFO0 into the D0. Using this method, I was able to keep 3 variables cycling between the A0 register, the FIFO0 register and D0 register. Unfortunately, I had to insert "Wasted" states that directed particular registers through the ALU in order to write them into the FIFO (since you cannot arbitrarily write data into the FIFOs from dynamic locations and I needed to source data into the FIFO from A0 register, A1 register and the result of A0-D0).

As stated earlier, I needed to be able to load the FIFO on one clock edge, and unload it on the very next edge. The FIFO does not appear to be able to support that, so it had to be placed into single buffer mode, making at act as a single register with no status. Since I only ever needed to store 1 byte in the FIFO at any time, this was no problem, but the exact timing of the FIFO in FIFO mode with the Fx load and Dx load signals is not clear.

Timing diagram shots showing fifo load and D0 load signals. Could be helpful in decoding the verilog and datapath config (in conjunction with the instruction cards attached to this memo)





# Appendix: Verliog

```
//`#start header` -- edit after this line, do not edit this line
11
// Copyright YOUR COMPANY, THE YEAR
// All Rights Reserved
// UNPUBLISHED, LICENSED SOFTWARE.
// CONFIDENTIAL AND PROPRIETARY INFORMATION
// WHICH IS THE PROPERTY OF your company.
`include "cypress.v"
//`#end` -- edit above this line, do not edit this line
// Generated on 01/11/2013 at 12:42
// Component: KEES UDB Decimator
module KEES UDB Decimator (
   output D0_load,
output Decrement,
output DPClockEnable,
    output DPClock,
   output Done,
output F0_load,
    output F1 load,
    output State_0,
   output State_1,
output State_2,
    output TermCount,
   input Clock,
input ModIn,
input Reset,
   input SampleClock
```

```
);
//`#start body` -- edit after this line, do not edit this line
parameter Decimate = "7'b00000000";
localparam STATE 1P = 3'h0;
localparam STATE 1M = 3'h1;
localparam STATE 2 = 3'h2;
localparam STATE 3 = 3'h3;
localparam STATE 4 = 3'h4;
localparam STATE 5 = 3'h5;
localparam STATE 6 = 3'h6;
localparam STATE 7 = 3'h7;
reg [2:0] State;
reg done;
wire f0_load;
wire f1_load;
wire d0 load;
wire decrement;
wire sample edge;
reg sample clock delayed;
wire termcount;
wire DP Clock;
reg DP Clock Enable;
wire [1:0] fifo stat;
assign State 0 = State[0];
assign State 1 = State[1];
assign State_2 = State[2];
assign F0 load = f0 load;
assign F1 load = f1 load;
assign D0 load = d0 load;
assign Done = fifo stat[0];
assign TermCount = termcount;
assign DPClockEnable = DP Clock Enable;
assign Decrement = decrement;
assign DPClock = DP Clock;
// edge detector for sample clock signal
assign sample edge = (SampleClock == 1'b1 && sample clock delayed == 1'b0) ? 1'b1 : 1'b0;
// cominbatorial datapath clock gating
//assign DP Clock = Clock & DP Clock Enable;
// datapath clock gating through udb clock enable block
//assign DP Clock Enable = (State == STATE 2 && termcount == 0 && sample edge == 0) ||
(State == STATE 7 && sample edge == 0) ? 1'b0 : 1'b1;
// fifo 0 load signal logic
assign f0 load = (State == STATE 3 || State == STATE 6 || State == STATE 7) ? 1'b1 : 1'b0
// fifo 1 load signal logic
assign f1 load = (State == STATE 5) ? 1'b1 : 1'b0;
// data register 0 load signal logic
assign d0 load = (State == STATE 3 || State == STATE 5 || State == STATE 7) ? 1'b1 : 1'b0
// count 7 decrement signal logic
assign decrement = (State == STATE 1P || State == STATE 1M) ? 1'b1 : 1'b0;
always @ (posedge Clock)
begin
    DP Clock Enable <= 1;</pre>
    // sample clock edge detector register
    sample clock delayed <= SampleClock;</pre>
   case (State)
```

```
STATE 1P:
begin
   //decrement <= 1;
    //DP Clock Enable <= 0;
   State <= STATE 2;
end
STATE 1M:
begin
   //decrement <= 1;
    //DP_Clock_Enable <= 0;</pre>
   State <= STATE_2;
STATE 2:
begin
   if(termcount == 1)
    begin
    State <= STATE 3;
    end
    else if((sample edge == 1) && (ModIn == 1))
    begin
       State <= STATE 1P;
    end
    else if((sample_edge == 1) && (ModIn == 0))
       State <= STATE 1M;
    end
    else
    begin
       DP Clock Enable <= 0;
       State <= STATE 2;
    end
end
STATE 3:
begin
   //f0 load <= 1;
    //d0_load <= 1;
   State <= STATE 4;
end
STATE 4:
begin
 State <= STATE_5;
end
STATE 5:
begin
   //f1_load <= 1;
    //d0 load <= 1;
   State <= STATE 6;
end
STATE 6:
begin
   //f0 load <= 1;
   //DP_Clock_Enable <= 0;
State <= STATE_7;</pre>
end
STATE_7:
   //f0_load <= 1;
    //d0 load <= 1;
    if((sample_edge == 1) && (ModIn == 1))
    begin
       State <= STATE 1P;
    end
    else if((sample edge == 1) && (ModIn == 0))
    begin
```

```
State <= STATE 1M;
                         end
                         else
                                DP Clock Enable <= 0;
                                State <= STATE 7;
                         end
        endcase
end
// Count7 cell
cy psoc3 count7 #(.cy period({Decimate}), .cy route ld(`FALSE), .cy route en(`TRUE))
/* input */ .clock (Clock), // Clock
/* input */ .reset(Reset), // Reset
/* input */ .load(1'b0), // Load signal used if cy_route_ld = TRUE
/* input */ .enable(decrement), // Enable signal used if cy_route_en = TRUE
/* output [6:0] */ .count(), // Counter value output
/* output */ .tc(termcount) // Terminal Count output
// UDB clock enable
cy psoc3 udb clock enable v1 0 #(.sync mode(`FALSE)) MyCompClockSpec (
.enable(DP_Clock_Enable), /* Enable from interconnect */
.clock in(Clock), /* Clock from interconnect */
.clock out (DP Clock) /* Clock to be used for UDB elements in this component */
//`#end` -- edit above this line, do not edit this line
cy_psoc3_dp16 #(.cy_dpconfig_a(
         `CS_ALU_OP__INC, `CS_SRCA_AO, `CS_SRCB_DO,
        CS ALU OP INC, CS SRCA AU, CS SRCB DU,

CS SHFT OP PASS, CS AO SRC ALU, CS A1 SRC NONE,

CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,

CS CMP SEL CFGA, *CFGRAMO: AO=AO+1*/

CS ALU OP DEC, CS SRCA AO, CS SRCB DO,

CS SHFT OP PASS, CS AO SRC ALU, CS A1 SRC NONE,

CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,
        CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,

CS CMP SEL CFGA, /*CFGRAM1: A0=A0-1*/

CS ALU OP ADD, CS SRCA A0, CS SRCB A1,

CS SHFT OP PASS, CS A0 SRC NONE, CS A1 SRC ALU,

CS FEEDBACK DSBL, CS CI SEL CFGA,

CS SI SEL CFGA,
        CS CMP SEL CFGA, /*CFGRAM2: A1=A0+A1*/

CS ALU OP PASS, `CS SRCA A0, `CS SRCB D0,

CS SHFT OP PASS, `CS A0 SRC D0, `CS A1 SRC NONE,

CS FEEDBACK DSBL, `CS CI SEL CFGA, `CS SI SEL CFGA,
        CS CMP SEL CFGA, /*CFGRAM3: F0=ALU, A0=D0, D0=F0*
CS ALU_OP_SUB, CS_SRCA_A1, CS_SRCB_A0,
CS_SHFT_OP_PASS, CS_A0_SRC_ALU, CS_A1_SRC_NONE,
CS_FEEDBACK_DSBL, CS_C1_SEL_CFGA, CS_S1_SEL_CFGA,
                                                                           F0=ALU, A0=D0, D0=F0*/
        `CS_CMP_SEL_CFGA, /*CFGRAM4: A0=A1-A0*/
`CS_ALU_OP_SUB, `CS_SRCA_A0, `CS_SRCB_D0,
`CS_SHFT_OP_PASS, `CS_A0_SRC_NONE, `CS_A1_SRC_NONE,
`CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
        CS FEEDBACK DSBL, CS CI SEL CFGA, CO SI SEL CI S.,

CS CMP SEL CFGA, /*CFGRAM5: A0-D0,F1=ALU,D0=F0*

CS ALU OP PASS, CS SRCA A1, CS SRCB D0,

CS SHFT OP PASS, CS A0 SRC NONE, CS A1 SRC NONE,

CS FEEDBACK DSBL, CS CI SEL CFGA,
                                                                           A0-D0,F1=ALU,D0=F0*/
        CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,

CS CMP SEL CFGA, /*CFGRAM6: F0=ALU*/

CS ALU OP PASS, CS SRCA AO, CS SRCB DO,

CS SHFT OP PASS, CS AO SRC DO, CS AI SRC NONE,

CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,

CS CMP SEL CFGA, /*CFGRAM7: F0=ALU, AO=DO, DO=FO*
                                                                             F0=ALU, A0=D0, D0=F0*/
        8'hFF, 8'h00, /*CFG9:
       8'hff, 8'hff, /*CFG9: */

SC CMPB A1 D1, 'SC CMPA A1 D1, 'SC CI B ARITH,

SC CI A ARITH, 'SC C1 MASK DSBL, 'SC C0 MASK_DSBL,

SC A MASK_DSBL, 'SC_DEF_SI_0, 'SC_SI_B_DEFSI,

SC_SI_A_DEFSI, /*CFG13-12: */
```

```
`SC_A0_SRC_ACC, `SC_SHIFT_SL, 1'h0, 1'h0, `SC_FIF01_ALU, `SC_FIF00_ALU,
        `SC_MSB_DSBL, `SC_MSB_BITO, `SC_MSB_NOCHN, `SC_FB_NOCHN, `SC_CMP1_NOCHN, `SC_CMP0_NOCHN, /*CFG15-14: */
        10'h00, `SC FIFO CLK DP, `SC FIFO CAP AX, `SC FIFO LEVEL, `SC FIFO SYNC, `SC EXTCRC DSBL,
        `SC WRK16CAT DSBL /*CFG17-16:
 , .cy dpconfig b(
       `CS ALU OP INC, `CS SRCA AO, `CS_SRCB DO,
`CS_SHFT_OP_PASS, `CS_AO_SRC__ALU, `CS_A1_SRC_NONE,
`CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
        CS_CMP_SEL_CFGA, /*CFGRAM0: A0-A0+1*/

CS_ALU_OP_DEC, `CS_SRCA_A0, `CS_SRCB_D0,

CS_SHFT_OP_PASS, `CS_A0_SRC_ALU, `CS_A1_SRC_NONE,

CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
        CS FEEDBACK DSBL, CS CI SEL CFGA, CO SI SEL CI SI,

CS CMP SEL CFGA, /*CFGRAM1: A0=A0-1*/

CS ALU OP ADD, CS SRCA A0, CS SRCB A1,

CS SHFT OP PASS, CS A0 SRC NONE, CS A1 SRC ALU,

CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA,
       CS_FEEDBACK_DSBL, CS_CI_SEL_CFGA, CS_SI_SEL_CFGA, CS_CMP_SEL_CFGA, /*CFGRAM2: A1=A0+A1*/
CS_ALU_OP_PASS, CS_SRCA_A0, CS_SRCB_D0, CS_SHFT_OP_PASS, CS_A0_SRC__D0, CS_A1_SRC_NONE, CS_EEDBACK_DSBL, CS_CI_SEL_CFGA, CS_SI_SEL_CFGA, CS_CMP_SEL_CFGA, /*CFGRAM3: F0=ALU_A0=D0_D0=F0*, CS_ALU_OP_SUB, CS_SRCA_A1, CS_SRCB_A0, CS_SHFT_OP_PASS, CS_A0_SRC__ALU, CS_A1_SRC_NONE, CS_FEEDBACK_DSBL, CS_CI_SEL_CFGA, CS_SI_SEL_CFGA, CS_CMP_SEL_CFGA, /*CFGRAM4: A0=A1-A0*/
                                                                                  F0=ALU, A0=D0, D0=F0*/
        CS FEEDBACK DSBL, CS_CI_SEL_CFGA, CS_CI_SEL_CFGA, CS_CI_SEL_CFGA, /*CFGRAM4: A0=A1-A0*/
CS_ALU_OP_SUB, CS_SRCA_A0, CS_SRCB_D0,
CS_SHFT_OP_PASS, CS_A0_SRC_NONE, CS_A1_SRC_NONE,
        `CS FEEDBACK DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
        `CS_CMP_SEL_CFGA, /*CFGRAM5: A0-D0,F1=ALU,D0=F0*
`CS_ALU_OP_PASS, `CS_SRCA_A1, `CS_SRCB_D0,
`CS_SHFT_OP_PASS, `CS_A0_SRC_NONE, `CS_A1_SRC_NONE,
`CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
                                                                                  A0-D0,F1=ALU,D0=F0*/
       CS FEEDBACK DSBL, CS CT_DBL CTCL,

CS_CMP_SEL_CFGA, /*CFGRAM6: F0=ALU*/

CS_ALU_OP_PASS, CS_SRCA_AO, CS_SRCB_DO,

CS_SHFT_OP_PASS, CS_AO_SRC_DO, CS_A1_SRC_NONE,

CS_FEEDBACK_DSBL, CS_CI_SEL_CFGA, CS_SI_SEL_CFGA,

CS_FEEDBACK_DSBL, CS_CI_SEL_CFGA, CS_SI_SEL_CFGA,
        `CS CMP SEL CFGA, /*CFGRAM7: F0=ALU, A0=D0, D0=F0*/
8'hFF. 8'h00. /*CFG9: */
        8'hff, 8'h0\overline{0}, /*CFG9:
       `SC_SI_A_DEFSI, /*CFG13-12: *
`SC_AO SRC ACC, `SC_SHIFT SL, 1'hO,
1'hO, `SC_FIFO1_ALU, `SC_FIFO0_ALU,
        `SC_MSB_DSBL, `SC_MSB_BITO, `SC_MSB_NOCHN, `SC_FB_NOCHN, `SC_CMP1_CHNED,
          SC_CMP0_CHNED, /*CFG15-14:
        10'h00, `SC_FIFO_CLK__DP, `SC_FIFO_CAP_AX,
        `SC FIFO LEVEL, `SC FIFO_SYNC, `SC_EXTCRC_DSBL,
        SC WRK16CAT DSBL /*CFG17-16:
)) CIC Decimator(
                                                                                  */ .reset(Reset),

*/ .clk(DP_Clock),

*/ .cs_addr(State),

*/ .route_si(1'b0),

*/ .route_ci(1'b0),

*/ .f0_load(f0_load),

*/ .f1_load(f1_load),

*/ .d0_load(d0_load)
                /* input
                         input
                /* input
                                            [02:00]
                 /* input
                 /* input
                /* input
                  /* input
                                                                                   */ .d0 load(d0 load),
                /* input
                                                                                   */ .d1_load(1'b0),
                /* output [01:00]
                                                                                                        */ .ce0(),
                                                                                                        */ .cl0(),
                /* output [01:00]
               /* output [01:00]
/* output [01:00]
/* output [01:00]
                                                                                                       */ .z0(),
*/ .ff0(),
                                                                                                         */ .ce1(),
```

## Appendix: Python sim and sample output:

```
from numpy import *
decimation = 4
sattype = int16
disptype = uint16 # to display signed values, use int16
garbage = 3
A0 = sattype(0)
A1 = sattype(0)
D0 = sattype(0)
D1 = sattype(0)
F0 = [sattype(garbage)]
F1 = []
print("A0 : ") + str(disptype(A0))
   print("A1 : ") + str(disptype(A1))
   print("D0 : ") + str(disptype(D0))
   print("D1 : ") + str(disptype(D1))
   print("F0 : ") + str(disptype(F0))
   print("F1 : ") + str(disptype(F1))
print "end of instruction ^^^^^^^^^^^^^^<</pre>
# enable the following lines to show the startup error vvv
#A0 = sattype(A0 + 1)
#printstate(1)
\#A1 = sattype(A0 + A1)
#printstate(2)
# the count7 was doing 1 extra cycle on the first result ^^^
# resulting in 5 integrations (decimation of 4) on the first round
# this caused the second result to be in error as well
for i in range(1,4*decimation+1):
A0 = sattype(A0 + 1)
printstate(1)
 A1 = sattype(A0 + A1)
 printstate(2)
   if i % decimation == 0:
       F0.append(A0)
       A0 = D0

D0 = F0.pop(0)
      printstate(3)
       A0 = sattype(A1 - A0)
      printstate(4)
       F1.append(sattype(A0 - D0))
       D0 = F0.pop(0)
       printstate (5)
      F0.append(A1)
      printstate(6)
       F0.append(A0)
       A0 = D0

D0 = F0.pop(0)
       printstate (7)
```

```
instruction #: 1 vvvvvvvvvvvvvvvvvv
A0 : 1
A1 : 0
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^
A0 : 1
A1 : 1
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^
A0 : 2
A1 : 1
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^
instruction #: 2 vvvvvvvvvvvvvvvvvv
A0 : 2
A1 : 3
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^^
A0 : 3
A1 : 3
D0 : 0
D1 : 0
F0: [3]
F1 : []
end of instruction ^^^^^^^^^^^^
A0 : 3
A1 : 6
D0 : 0
D1 : 0
F0: [3]
F1 : []
end of instruction ^^^^^^^^^^^
instruction #: 1 vvvvvvvvvvvvvvvvvv
A0 : 4
A1 : 6
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^
```

Output:

```
A0 : 4
A1 : 10
D0 : 0
D1 : 0
F0 : [3]
F1 : []
end of instruction ^^^^^^^^^^^
A0 : 0
A1 : 10
D0 : 3
D1 : 0
F0: [4]
F1 : []
end of instruction ^^^^^^^^^^^
A0 : 10
A1 : 10
D0 : 3
D1 : 0
F0 : [4]
F1 : []
end of instruction ^^^^^^^^^^^
instruction #: 5 vvvvvvvvvvvvvvvvvv
A0 : 10
A1 : 10
D0 : 4
D1 : 0
F0 : []
F1: [7]
end of instruction ^^^^^^^^^^^^
####################
OUTPUT: 7
###################
A0 : 10
A1 : 10
D0 : 4
D1 : 0
F0 : [10]
F1 : []
end of instruction ^^^^^^^^^^^^
instruction #: 7 vvvvvvvvvvvvvvvvv
A0 : 4
A1 : 10
D0 : 10
D1 : 0
F0 : [10]
F1 : []
end of instruction ^^^^^^^^^^^^
```