

# CYPRESS SEMICONDUCTOR CORPORATION Internal Correspondence

**Date:** Tuesday 1/8/2013 **WW: 1302** 

To: PSoC Apps

Author: Chris Keeser (KEES)

**Author File#:** KEES#182

Subject: UDB IIR filter component

**Distribution:** PSoC Apps

#### **Summary:**

This memo introduces and distributes an IIR filter implemented in a UDB. This component implements the first order IIR low pass filter discussed in KEES#84. It features 8 cutoff frequency choices (as a function of the sample clock rate, i.e. ~1/10\*Fsample, to ~1/2000\*Fsample), configurable output choices of: 2's Compliment, Sign / Magnitude, Offset mode (0 – 254) and Absolute value. The maximum output can be configured to saturate at +/- 127 all the way down to +/-1. The component has a configurable decimation rate to arbitrarily throw away 0 to 127 samples between outputs. The filter outputs can also be staggered to provide ways for multiple filters to run in parallel without all the filters finishing at the same time. The DMA wizard is aware of the output of this filter to facilitate easily configuring DMA to move data from the filter to some other location when the calculation is complete. The filter is extremely fast, and completes 1 filter calculation in a minimum of 5 clocks (BETA of 0 and 2's compliment output mode) and a maximum of 14 clocks (BETA of 7 and Sign/Mag, Offset or Absolute value output mode)

This filter can be used as a 'decimator' for an SC/CT based modulator when you desire an output sample rate equal to the modulator clock (not possible with a traditional CIC decimator) or if you wish to convert any single bit bitstream into a digital number from -127 to +127 through low pass filtering. This could be used as a duty cycle measurement tool, or for any other creative use. As an example, multiple instances of this component were used in conjunction with the SC/CT block modulator, LUT state machines, XOR gates and another special purpose datapath block to produce a 100% hardware based FSK demodulator.

#### Attached File Summary:

File #2 is the component, exported using the component export feature of Creator 2.2. To use the file, download it and remove the .PDF extension.

File #3 is the an example project bundle, including the SC/CT modulator, IIR filter and configure with DMA moving the data to a VDAC. To use the file, download it and remove the .PDF extension.

#### Details:

This is what the component looks like:



- You only need to call KEES\_UDB\_IIR\_Start();
- The bitstream input signal is connected to any digital source with information that you want to filter.
- The sample clock is asserted at the sample rate that either controls the generation of the bitstream or is related to the desired cutoff frequency.
- The clock input is the clock that drives the UDB / Datapath, and must be at least 5x to 14x the sample clock (depending on configuration options).
- The Done signal is asserted when the filter calculation is complete. The
  completed result is loaded into a FIFO so up to 4 results can be stored
  before the output must be read. Usually, the Done signal is connected to
  the DRQ terminal of a DMA channel reading the output of the filter.

As an example, a square wave of 10 Hz was fed into the IIR filter with a sample clock of 2 Khz. The result was configured in 'offset' mode, which produces a result centered around 127 and is ideal for using DMA to send the result directly to a VDAC. The 'BETA' parameter was configured from 0 to 7, changing the cutoff frequency of the filter.



This is the result. Digital In is the signal in blue, and Analog Out is the signal in yellow. The results were layered on top of each other to illustrate the familiar shape produced by varying the cutoff frequency:



When used in conjunction with the SC/CT delta sigma modulator component, these two blocks forms a rudimentary ADC. Adding the VDAC creates an analog low pass filter (similar to the ADC -> DFB -> VDAC project, but without any of the complexity):



The IIR filter has a BETA set to 7, resulting in a cutoff frequency of 0.000623\*Fsample = 0.000623\*200 Khz = 124.58 Hz. The input signal is shown as the Yellow trace, and the output signal (pulled directly from the VDAC output) is shown in the purple trace. Note that the filter converts a single bit output from

the modulator at 200 Khz into a low pass filtered **digital word** at the same rate! There is no code running to perform these functions.



DPO4104 - 4:57:21 PM Tuesday 1/8/2013



DPO4104 - 4:57:48 PM Tuesday 1/8/2013



DPO4104 - 4:58:26 PM Tuesday 1/8/2013

# **Examples of the output options:**

# 2's compliment



DPO4104 - 6:31:05 PM Tuesday 1/8/2013

# Sign / Magnitude



DPO4104 - 6:32:58 PM Tuesday 1/8/2013

# Absolute Value:



DPO4104 - 6:34:24 PM Tuesday 1/8/2013

## Offset with decimation:



DPO4104 - 6:37:58 PM Tuesday 1/8/2013

Obviously you wouldn't always use these modes with the VDAC, you would use them when the data is meant to be consumed by something else in the PSoC. For instance, I also used the Absolute Value mode in my FSK demodulator application. 2's Compliment is great for firmware, and I'll leave it up to you to come up with neat uses for the other features.

### Some technical details:

The UDB IIR component uses 2 datapaths (16 bits wide) to produce an 8 bit result. The extra width ensures that there are sufficient bits to perform the calculations of the filter. There is a debug mode option that brings out internal signals to visualize the filter calculation process. When the debug option is enabled, the component will have the following extra terminals:



A sample logic trace showing the state progressions for a 2's compliment output as well as a sign / magnitude conversion (2 extra clock cycles)

Beta set to 5

2's compliment calculation:



Sign / Magnitude, Offset, Absolute value extra calculation:



### State diagram and datapath configuration:



What isn't shown is the Count7 that controls the decimation by asserting the done signal only when the Count7 reaches 0. The Count7 also controls the staggering.

#### Appendix: Verilog datapath configuration.

```
//`#start header` -- edit after this line, do not edit this line
// -----
// Copyright YOUR COMPANY, THE YEAR
// All Rights Reserved
// UNPUBLISHED, LICENSED SOFTWARE.
// CONFIDENTIAL AND PROPRIETARY INFORMATION
// WHICH IS THE PROPERTY OF your company.
// -----
`include "cypress.v"
//`#end` -- edit above this line, do not edit this line
// Generated on 11/26/2012 at 16:34
// Component: KEES UDB IIR v1 00
module KEES UDB IIR v1 00 (
   output reg Done,
   output State_0,
   output State_1,
output State_2,
   output msb,
   output TermC,
   input Bitstream,
   input Clock,
input Sample_Clock
   parameter [2:0] Beta = "3'b000";
   parameter [7:0] Resolution = "8'b000000000";
   parameter Enable_Sign_Magnitude = "1'b0";
   parameter Decimation = "7'b0000000";
parameter Enable ABS = "1'b0";
  parameter Enable Offset = "1'b0";
//`#start body` -- edit after this line, do not edit this line
//State Machine Variables
   localparam STATE 0 = 4'h0;
localparam STATE 1 = 4'h1;
                                              // Wait for rising edge of Sample Clock
                                               // increment AO, store result in AO and A1
                                               // decrement AO, store result in AO and A1
   localparam STATE 2 = 4'h2;
   localparam STATE 3 = 4'h3;
                                               // shift A1 right
   localparam STATE 4 = 4'h4;
                                               // subtract A1 from A0 and store result in A0
   localparam STATE 5 = 4'h5;
                                               // invert AO, store result in AO
   localparam STATE_6 = 4'h6;
                                               // add 1, store result in A0 and A1
 localparam STATE 7 = 4'h7;
                                              // wait for sample clock to go low
   reg [2:0] State; // current state, dives config ram for datapath
   reg [2:0] Shift; // counts the number of times the shift occurs
   reg Sign;
                          // stores the sign of the shifted result for sign magnitude conversion
   reg Decrement;
   wire TermCount;
   wire [1:0] temp;
   //wire abs_mode;
   assign msb = Sign;
   assign TermC = TermCount;
   //assign abs_mode = Enable_ABS;
   assign State_0 = State[0];
   assign State 1 = State[1];
   assign State_2 = State[2];
   //assign Decrement = (State == STATE_7);
   always @ (posedge Clock)
   begin
       Done <= 0;
       Decrement <= 0;
       case (State)
          STATE 0: // wait for sample clock to go high
           begin
               Shift <= Beta; // shift by this value + 1 beta = 2^(value+1)
```

```
if((Sample Clock == 1) && (Bitstream == 1))
               begin
                   State <= STATE 1;
                   Decrement <= 1;
               else if((Sample_Clock == 1) && (Bitstream == 0))
               begin
                   State <= STATE 2;
                   Decrement <= 1;
               end
               else
               begin
                  State <= STATE_0;
           end
           STATE 1: // increment AO, store in AO and A1, then move to shift state
               State <= STATE 3;
           end
           STATE_2: // decrement AO, store in AO and A1, then move to shift state
              State <= STATE 3;
           end
           STATE 3: // shift by BETA
           begin // ARITHMATIC shift information in the UDB BROS (001-08005) page # 99 under SI SELA
and SI SELB
               Shift <= Shift - 1'b1;
               if(Shift == 0)
               begin
                  Sign <= temp[1];
                   State <= STATE 4;
               end
               else
               begin
                 State <= STATE 3;
               end
           end
           STATE 4: // subtract A1 from A0 -> A0
           begin
               if (Enable_Offset == 1)
               begin
                  State <= STATE 5;
               else if(Enable_Sign_Magnitude == 1 && Sign == 1)
               begin
                  State <= STATE_5;
               else
               begin
                  State <= STATE 7;
                   Done <= TermCount;
               end
           end
           STATE_5: // invert all the bits except the MSBs, store result in A1 (or add offset)
           begin
               if(Enable Offset == 0)
               begin
                  State <= STATE_6;
               end
               else
               begin
                   Done <= TermCount;
                   State <= STATE_7;
               end
           end
           STATE_6: // add 1, store result in A1
              Done <= TermCount;
               State <= STATE_7;
          end
```

```
STATE_7: // wait for sample clock to go low
                                if(Sample Clock == 0)
                                begin
                                       State <= STATE 0;
                                end
                                else
                                begin
                                     State <= STATE_7;
                                end
                endcase
        end
cy_psoc3_count7 #(.cy_period(Decimation), .cy_route_ld(`FALSE), .cy_route_en(`TRUE))
/* input */ .clock (Clock), // Clock
/* input */ .reset(1'b0), // Reset
/* input */ .load(1'b0), // Load signal used if cy_route_ld = TRUE
/* input */ .enable(Decrement), // Enable signal used if cy_route_en = TRUE
/* output [6:0] */ .count(), // Counter value output /* output */ .tc(TermCount) // Terminal Count output
);
// reg [7:0] Decimator; // counts the "done" signals, and when it reaches the count value, stores
the result in the FIFO
11
                                    if(Decimator == 0)
                                    begin
                                           Done <= 1;
                                            Decimator <= Decimation;
                                    end
                                    else
                                    begin
                                            Done <= 0;
                                            Decimator <= Decimator - 1'b1;</pre>
//`#end` -- edit above this line, do not edit this line
//`#start footer` -- edit after this line, do not edit this line
cy_psoc3_dp16 #(.d0_init_a(Resolution), .d1_init_a({Enable_ABS == 0 ? 1'b0 : 1'b1,7'b1111111}), .d0_in
it b(8'b00000000
.dl_init_b(8'b00000000),
.cy_dpconfig a(
       `CS ALU OP PASS, `CS SRCA AO, `CS SRCB DO,

`CS SHFT OP PASS, `CS AO SRC NONE, `CS A1 SRC ALU,

`CS FEEDBACK DSBL, `CS CI SEL CFGA, `CS SI SEL CFGA,

`CS CMP SEL CFGA, /*CFGRAMO: do nothing wait sta

`CS ALU OP ADD, `CS SRCA AO, `CS SRCB DO,

`CS SHFT OP PASS, `CS AO SRC ALU, `CS A1 SRC NONE,

`CS FEEDBACK DSBL, `CS CI SEL CFGA, `CS SI SEL CFGA,

`CS CMP SEL CFGA, /*CFGRAM1: mod bit is high, in:

`CS ALU OP SUB, `CS SRCA AO, `CS SRCB DO,

`CS SHFT OP PASS, `CS AO SRC ALU, `CS A1 SRC NONE,

`CS SHFT OP PASS, `CS AO SRC ALU, `CS A1 SRC NONE,

`CS FEEDBACK DSBL, `CS CI SEL CFGA, `CS SI SEL CFGA,

`CS CMP SEL CFGA, /*CFGRAM2: mod bit is low, dec.
                                                                         do nothing wait state, copy A0 into A1*/
                                                                         mod bit is high, increment A0 -> A0*/
        CS_CMP_SEL_CFGA, /*CFGRAM2: mod bit is low, dec
'CS_ALU_OP_PASS, 'CS_SRCA_A1, 'CS_SRCB_D0,
'CS_SHFT_OP__SR, 'CS_A0_SRC_NONE, 'CS_A1_SRC_ALU,
'CS_FEEDBACK_DSBL, 'CS_CI_SEL_CFGA, 'CS_SI_SEL_CFGA,
                                                                         mod bit is low, decrement A0 -> A0*/
       CS FEEDBACK DSBL, 'CS CI SEL CFG.,

'CS CMP SEL CFGA, /*CFGRAM3: shift A1 right*/

'CS ALU OP SUB, 'CS SRCA A0, 'CS SRCB A1,

'CS SHFT OP PASS, 'CS A0 SRC ALU, 'CS A1 SRC NONE,

'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,

'CS CMP SEL CFGA, /*CFGRAM4: A0 - AI ->A0*/

'CS ALU OP A
        Enable Offset == 0 ? `CS ALU OP XOR : `CS ALU OP ADD, `CS SRCA A1, `CS SRCB D1,
        `CS_SHFT_OP_PASS, `CS_AO_SRC_NONE, `CS_A1_SRC_ALU,
`CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,
       CS_FEEDBACK_DSBL, 'CS_CI_SEL_CFGA, 'CS_SI_SEL_CFGA, 'CS_CMP_SEL_CFGA, /*CFGRAM5: Invert all bits in 'CS_ALU_OP_INC, 'CS_SRCA_A1, 'CS_SRCB_D0, 'CS_SHFT_OP_PASS, 'CS_AO_SRC_NONE, 'CS_A1_SRC_ALU, 'CS_FEEDBACK_DSBL, 'CS_CI_SEL_CFGA, 'CS_SI_SEL_CFGA, 'CS_CMP_SEL_CFGA, /*CFGRAM6: add 1 to A1, store 'CS_ALU_OP_PASS, 'CS_SRCA_AO, 'CS_SRCB_DO, 'CS_SHFT_OP_PASS, 'CS_AO_SRC_NONE, 'CS_A1_SRC_NONE, 'CS_FEEDBACK_DSBL, 'CS_CI_SEL_CFGA, 'CS_SI_SEL_CFGA,
                                                                          Invert all bits in Al(but ! Msb) -> Al*/
                                                                         add 1 to A1, store in A1*/
```

```
`CS_CMP_SEL_CFGA, /*CFGRAM7: do nothing wait state*/
                  8'hFF, 8'h00, /*CFG9: */
8'hFF, 8'hFF, /*CFG11-10:
                   SC MSB DSBL, SC MSB BITO, SC MSB NOCHN,
SC FB NOCHN, SC CMP1 NOCHN,
SC CMP0_NOCHN, /*CFG15-14:
10'h00, SC FIFO CLK DP, SC FIFO CAP AX,
SC FIFO EDGE, SC FIFO SYNC, SC EXTCRC DSBL,
                    `SC WRK16CAT DSBL /*CFG17-16:
, .cy dpconfig b(
                 CS_ALU_OP_PASS, `CS_SRCA_AO, `CS_SRCB_DO,

CS_SHFT_OP_PASS, `CS_AO_SRC_NONE, `CS_A1_SRC_ALU,

CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,

CS_CMP_SEL_CFGA, /*CFGRAMO: do nothing wait sta

CS_ALU_OP_ADD, `CS_SRCA_AO, `CS_SRCB_DO,

CS_SHFT_OP_PASS, `CS_AO_SRC_ALU, `CS_A1_SRC_NONE,

CS_FEEDBACK_DSBL, `CS_CI_SEL_CFGA, `CS_SI_SEL_CFGA,

CS_CMP_SEL_CFGA, /*CFGRAMI: mod_bit_is_bigh_in

CS_CMP_SEL_CFGA_/*CFGRAMI: mod_bit_is_bigh_in

CS_CMP_SEL_CFGA_/*CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CFGA_MI**CF
                                                                                                                                                                                                       do nothing wait state, copy A0 into A1*/
                CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA, CS CMP SEL CFGA, /*CFGRAM1: mod bit is high, in CS ALU OP SUB, CS SRCA AO, CS SRCB DO, CS SHFT OP PASS, CS AO SRC ALU, CS AI SRC NONE, CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA, CS CMP SEL CFGA, /*CFGRAM2: mod bit is low, dec. CS ALU OP PASS, CS SRCA AI, CS SRCB DO, CS SHFT OP SR, CS AO SRC NONE, CS AI SRC ALU, CS FEEDBACK DSBL, CS CI SEL CFGA, CS SI SEL CFGA, CS CMP SEL CFGA. CS CI SEL CFGA, SRCB DO, CS CMP SEL CFGA. CS CI SEL CFGA, Shift AI right*/
                                                                                                                                                                                                  mod bit is high, increment A0 -> A0*/
                                                                                                                                                                                                   mod bit is low, decrement AO ->AO*/
              CS SHFT OF SR, CS AO SRC NONE, 'CS AI SRC AID,'
'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,
'CS CMP SEL CFGA, /*CFGRAM3: shift A1 right*/
'CS ALU OP SUB, 'CS SRCA A0, 'CS SRCB A1,
'CS SHFT OP PASS, 'CS AO SRC ALU, 'CS AI SRC NONE,
'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,
'CS CMP SEL CFGA, /*CFGRAM4: A0 - A1 ->A0*/
Enable Offset == 0 ? 'CS ALU OP XOR: 'CS ALU OP ADD, 'CS SRCA A1, 'CS SRCB D1,
'CS SHFT OP PASS, 'CS AO SRC NONE, 'CS AI SRC ALU,
'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,
'CS CMP SEL CFGA, /*CFGRAM5: invert all bits in A1 -> A1*/
'CS ALU OP INC, 'CS SRCA A1, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS AO SRC NONE, 'CS AI SRC ALU,
'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,
'CS CMP SEL CFGA, /*CFGRAM6: increment A1 ->A1*/
'CS ALU OP PASS, 'CS SRCA A0, 'CS SI SEL CFGA,
'CS ALU OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS SRCA A0, 'CS SRCB D0,
'CS SHFT OP PASS, 'CS AO SRC NONE, 'CS A1 SRC NONE,
'CS FEEDBACK DSBL, 'CS CI SEL CFGA, 'CS SI SEL CFGA,
'CS CMP SEL CFGA, /*CFGRAM7: do nothing wait state*/
8'hFF, 8'h00, /*CFG9: */
                CS_CMP_SEL_CFGA, /*CFGRAM/: do nothing wait st
8'hFF, 8'hO0, /*CFG9: */
8'hFF, 8'hFF, /*CFG11-10: */
'SC_CMPB_A1_D1, 'SC_CMPA_A1_D1, 'SC_CI_B_CHAIN,
'SC_CI_A_CHAIN, 'SC_C1_MASK_DSBL, 'SC_C0_MASK_DSBL,
'SC_A_MASK_DSBL, 'SC_DEF_SI_0, 'SC_SI_B_DEFSI,
'SC_SI_A_DEFSI, /*CFG13-12: *
'SC_A0_SRC_ACC, 'SC_SHIFT_SL, 1'hO,
'SC_SR_SRC_MSB, 'SC_FIFO1_BUS, 'SC_FIFO0_A1,
'SC_MSB_DSBL, 'SC_MSB_RITO, 'SC_MSB_NOCHN
                     SC MSB DSBL, SC MSB BITO, SC MSB NOCHN, SC FB NOCHN, SC CMP1 CHNED,
                   SC_CMPO_CHNED, /*CFG15-14:

10'h00, SC_FIFO_CLK_DP, SC_FIFO_CAP_AX,
SC_FIFO_EDGE, SC_FIFO_SYNC, SC_EXTORC_DSBL,
                   `SC_WRK16CAT_DSBL /*CFG17-16:
)) UDB IIR(
                                                                                                                                                                                                         */ .reset(1'b0),
                                                        input
                                                                                                                                                                                                    */ .reset(1'b0),
*/ .clk(Clock),
*/ .cs_addr(State[2:0]),
*/ .route_si(1'b0),
*/ .f0_load(Done),
*/ .f1_load(1'b0),
*/ .d0_load(1'b0),
*/ .d1_load(1'b0),
                                         /* input
                                          /* input
                                                                                                            [02:00]
                                         /* input
/* input
                                         /* input
/* input
                                         /* input
                                        /* input
                                                                                                                                                                                                       */ .d1_load(1'b0),
                                                                                                                                                                                                                                                        */ .ce0(),
*/ .cl0(),
                                                        output [01:00]
                                                               output [01:00]
```