www.cypress.com/go/psocsensei

PSoC® Creator™ Component Data Sheet

# 8-bit Delay by Two Clocks

1.0

#### **Features**

- Series connection of two 8-bit Flip-Flops (16-bits total storage)
- Uses datapath resources
- Synchronous enable and reset



## **General Description**

A two deep chain of 8-bit registers using datapath resources while consuming just a single macrocell.

### When to use an 8-bit Delay by Two Clocks

The component is useful when a delayed version of a register is needed. Multiple instances can be chained to create a register delay by any even number of clocks and a Delay1x8 component can be included in the chain to create a delay by any number of clocks.

A common application for a delay chain is a filtering operation such as an average filter.

**Note**: The output is created using a combinational mux of the two register values. That can result in glitches on the output at the clock edge.

## **Input/Output Connections**

This section describes the various input and output connections for Delay2x8. An asterisk (\*) in the list of I/Os indicates that the I/O may be hidden on the symbol under the conditions listed in the description of that I/O.

## clk - Input

All data is captured on the rising edge of the **clk** input.

## en - Input

The **en** signal enables the capture of the data input. This is a level sensitive enable signal. Data is captured on each clock when **en** is high.

#### reset - Input

The **reset** signal is a synchronous reset of the component. The reset function has priority over the enable signal (reset occurs even if **en** is low). Reset will clear the values stored in both storage registers.

#### di[7:0] - Input

8-bits of data to capture.

### do2[7:0] - Output

8-bit delayed data output.

## **Application Programming Interface**

This component does not use an Application Programming Interface (API). Operation of this component is controlled by hardware signals only.

When returning to an active mode from a low power state, the component starts from the reset state with both storage registers reset to 0.

© Cypress Semiconductor Corporation, 2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

PSoC® is a registered trademark, and PSoC Creator™ and Programmable System-on-Chip™ are trademarks of Cypress Semiconductor Corp. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

