



## IC Design HW3 Tutorial

Hao-Yu Lan

Professor: Tzi-Dar Chiueh

2016/11/25



### **Outline**

- Introduction to Verilog
  - Module
  - Value & number
  - Data type
- Verilog-XL simulation & nWave tool





## Introduction to Verilog

Module
Value & Number
Data Type



## What is Verilog

- Verilog is a Hardware Description Language (HDL)
  - Describe digital electronic system at multiple levels of abstraction
  - Model the timing
  - Express the *concurrency* of the system operation
  - Test the system



## Behavioral Model of Circuits



Increasing behavioral

abstraction

System concept

Algorithm

Architecture

Register Transfer Level

Gate Level

**Transistor Level** 

Increasing detailed realization & complexity



# Verilog-Supported Levels of Abstraction

#### Behavioral

ing

High

- Structural and procedural like the C programming language
- Describe algorithm level and RTL level Verilog models
- Register Transfer Level (RTL)
  - Describe the flow of data between registers and how a design process these data.

#### Structural

- Describe gate-level and switch-level circuits.

Low



## The Verilog Module



- Basic building blocks.
- Begin with module, end with endmodule









#### **Module Ports**

- Modules communicate through ports
  - input
  - output
  - inout (bidirectional)



```
module FD2 (Q, D, CLK, RESET);

output Q;
input CLK, D, RESET;

//module description

endmodule
```



## 4-Value Logic System

- 0
  - zero, false, low
- 1
- one, true, high
- Z
  - high impedance, floating
- X
  - unknown, occurs at un-initialized storage elements or un-resolvable logic conflicts



#### Value and Number

- [[<size>]'<radix>]<value>
  - Size
    - The size in bits
    - Default size is 32 bits
  - Radix
    - b (binary), o (octal), d (decimal), h (hexadecimal)
    - Default radix is decimal
  - Value
    - Any legal number in selected radix, including "x" and "z"
- Radix and value are case-insensitive





## Value and Number - Examples



```
4'b1001 // 4-bit binary
        // 5-bit decimal
5'D3
12'h7ff // 12-bit hexadecimal
3'bx10 // 3-bit binary with
          unknown MSB
4'b101x // 4-bit binary with
          unknown LSB
12'hx // 12-bit unknown
-8'd6 // phrase as -(8'd6)
```

- underline usage
  - 16'b0001\_0101\_0001\_1111
  - 32'h12ab\_f001
- X and Z is sign-extended
  - Ex. 12-bit a a = 'h x; // yields xxx a = h 3x; // yields 03xa = h 0x; // yields 00x



## Data Type Classes

#### wire

- wire [MSB:LSB] variables;
- input, inout, output are default to be wire.
- Used to describe combinational circuit!

#### reg

- reg [MSB:LSB] variables
- Used to describe combinational or sequential circuit.



## Assign a value to wire



```
"assign "
wire a;
assign a = 1'b1;
Output port
wire a;
wire b;
assign b = 1'b0;
NOT n0(a, b);
```

Every wire can be only assigned once!!!

```
wire a;
wire b;
assign b = 1'b0;
NOT n0(a, b);
assign a = 1'b0; //Wrong!!!
```



## Module Instances (1/2)

 Create a higher-level system by connecting lower-level components





clk rst

## Module Instances (2/2)



```
module Reg2_2 (q, d, clk, rst);

output [1:0] q;
input [1:0] d;
input clk, rst;

wire [1:0] w;

Reg2 r0(w, d, clk, rst);
Reg2 r1(q, w, clk, rst);
endmodule
```



## **Net Concatenations**

| Representation      | Meaning                                  |  |  |
|---------------------|------------------------------------------|--|--|
| {b[3:0],c[2:0]}     | {b[3],b[2],b[1],b[0],c[2],c[1],c[0]}     |  |  |
| {a,b[3:0],w,3'b101} | {a,b[3],b[2],b[1],b[0],w,1'b1,1'b0,1'b1} |  |  |
| {4{w}}              | {w,w,w,w}                                |  |  |
| {b,{3{a,b}}}        | {b,a,b,a,b,}                             |  |  |



## Standard Cell Library (lib.v)

- Choose what you need
- Compose your circuit according to I/O connections

```
module AN3(Z,A,B,C);

output Z;
input A,B,C;

// netlist
and g1(Z,A,B,C);

// specify block, declare local
// timing constant
specify
```

```
// delay parameters
specparam Tp_A_Z = 0.275;
specparam Tp_B_Z = 0.275;
specparam Tp_C_Z = 0.275;
// path delay (full connection)
( A *> Z ) = ( Tp_A_Z );
( B *> Z ) = ( Tp_B_Z );
( C *> Z ) = ( Tp_C_Z );
endspecify
```

endmodule



# Standard Cell Library (lib.v) - 2/2

- IV // not
- AN3
- AN4
- AN2
- EN // xnor
- EN3
- EO // xor
- EO3
- FA1 // full adder
- FD1 // DFF
- FD2

- ND2 // nand
- ND3
- ND4
- NR2 // nor
- NR3
- OR2 // or
- OR3
- OR4
- HA1 // half adder
- MUX21H // 2-to-1 MUX



#### **Notification**

• In this HW, all the logic operation MUST consist of standard cell. You can NOT use logic operators.

```
wire a, b, c;
AN2 an(a, b, c);
```



## Example

FA1 fa0(c, out[0], in1[0], in2[0], 1'b0); FA1 fa1(out[2], out[1], in1[1], in2[1], c); endmodule



## Flow chart



All these files should be placed under the same folder

NTU MicroSystem Research Lab.

21



### Your Job



```
module COMPARATOR_51(median,
i0, i1, i2, i3, i4);
  output
               [2:0] median;
  input
              [5:0] i0, i1,i2, i3, i4;
\\ Write your design here
               [?:0] ...;
  wire
  My_module_0 M0(?, ?, ..., ?);
  My_module_x Mx(?, ?, ..., ?);
endmodule
```





## Verilog-XL Simulation & nWave Tool



# Test and verification your circuit

By applying input patterns and observing output responses

#### **Testbench**





## Compile and debug (1/2)

- Source
  - source /usr/cadence/cshrc
  - source /usr/spring\_soft/CIC/verdi.cshrc
- Include the testbench & lib.v files to run simulation
  - ncverilog +access+r tb\_Comparator\_51.v Comparator\_51.v
     lib.v



## Compile and debug (2/2)



## Execute nWave & Open \*.fsdb

- Execute : nWave &
- Open waveform file:
  - File -> Open -> Comparator\_51.fsdb





# Get signals





## Find Top Module & Choose signals







# Change the radix to be decimal





|                   |    | 10,000 | 1,000 | 909  59,009  69,009 . |
|-------------------|----|--------|-------|-----------------------|
| = G1              |    |        |       |                       |
| ыш i0[5:0]        | 51 | 51     | 12    | 53                    |
| ™ i1[5:0]         | 44 | 44     | 28    | 21                    |
| <u>뼈</u> i2[5:0]  | 29 | 29     | 0     | 56                    |
| <u>ыш</u> i3[5:0] | 5  | 5      | 19    | 30                    |
| <u>мш</u> i4[5:0] | 52 | 52     | 56    | 35                    |
| median[2:0]       | 1  | 1      | 3     | 4                     |
| G2                |    |        |       |                       |



#### Reminder



- Due to 2016/12/16 13:20
- Any further questions, please contact...
  - r04943028@ntu.edu.tw