

마이크로프로세서응용

Handong Global University

#### References

- Joseph Yiu, The definitive Guide to the ARM Cortex-M3 and Cortex-M4 Processors. 3<sup>rd</sup> Ed., Elsevier Inc., 2014.
- ARM Cortex-M4 Devices: Generic User Guide, ARM, 2010.
- ARM Cortex-M4 Processor Technical User's Manual, ARM, 2013.
- ARMv7-M Architecture Reference Manual, ARM, 2010.

#### **Fundamentals**

- ARMv7-M architecture
- A 32-bit microprocessor
  - ✓ 32-bit registers, a 32-bit data bus, and 32-bit memory interfaces
- A Harvard architecture
  - ✓ A separate instruction bus and data bus
  - √ However, a unified memory system
    - · the instruction and data buses share the same memory space
- Supports both little endian and big endian memory system

#### **Fundamentals**

- Supports Thumb-2 instruction set
  - ✓ A superset of 16-bit Thumb instructions that contains both 16-bit and 32-bit instructions
  - ✓ Can mix 32-bit instructions with 16-bit instructions without switching state, getting high code density and high performance with no extra complexity
- HW divide and single cycle Multiply
- Advanced debugging components
- Optional MPU & ETM (Embedded Trace Macrocell)

#### Switching Between Two States

Switching between ARM and Thumb in traditional ARM processors



#### Processor Modes

- Processor modes
  - Thread mode (Privileged or User)
    - ✓ Used to execute Application Software
  - Handler mode (Privileged only)
    - ✓ Used to handle Exceptions

## Privilege Levels

- Privilege Levels
  - Privileged level
    - ✓can use all the instructions and access all memory ranges except for the ranges prohibited by MPU settings
  - Unprivileged (User) level
    - ✓ Limited access to the MSR and MRS instructions, and cannot use the CPS(Change Processor State) instruction
    - ✓ Cannot access the system timer, NVIC, or system control block
    - ✓ Might have restricted access to memory or peripherals.

#### Processor Modes and Privilege



- Privileged software can write to the CONTROL register to change the privilege level for software execution in Thread mode.
- Unprivileged software can use the SVC instruction to make a supervisor call to transfer control to privileged software

#### Processor Mode

- CONTROL register
  - A special register that controls the stack used and the privileged level in thread mode.
  - Writable only in privileged thread mode.
    - √ Not allowed to write in the unprivileged or handler mode

| Bits | Name  | Description                                                                                            |
|------|-------|--------------------------------------------------------------------------------------------------------|
| [2]  | FPCA  | 0=The instructions related to FPU are not used<br>1=The instructions related to FPU are used           |
| [1]  | SPSEL | 0=default stack is used (MSP: main stack pointer) 1=process stack is used (PSP: process stack pointer) |
| [0]  | nPRIV | 0=privileged in thread mode<br>1=unprivileged in thread mode                                           |

#### Processor Mode

The relationship with Control register

When running an exception handler

When not running an exception handler (e.g., main program)



CONTROL [1] can be either 0 or 1

#### Stacks

- Two stacks: main stack and process stack
  - In thread mode, the processor can use the main stack or process stack
    ✓By the SPSEL of the CONTROL register bit[1] (0: Main stack, 1: process stack)
  - In handler mode, the processor always use the main stack.(control[1]=0)
- Full descending stack
  - PUSH operation: the Sp decrements and then data is saved in the memory address of Sp.
  - POP operation: the data in the memory address of Sp is retrieved, and then the Sp increases.

#### Stacks

In case that CONTROL[1] = 0 (main stack)



When an interrupt takes place, a number of registers will be pushed automatically

#### Stacks

In case that CONTROL[1] = 1 (process stack)



-By reading the PSP value using MRS instruction, the OS can read data stacked by the user application

# Core Registers

| Nai       | me         | Type          | Required Privileged | Reset value |  |  |
|-----------|------------|---------------|---------------------|-------------|--|--|
| R0 ~ R1   | R0 ~ R12   |               | Either              | Unknown     |  |  |
| R13       | MSP        | RW            |                     |             |  |  |
| (SP)      | PSP        | RW            |                     | Unknown     |  |  |
| R14 (LF   | ₹)         | RW            | Either              | 0xFFFFFFF   |  |  |
| R15 (P0   | <b>C</b> ) | RW            | Either              |             |  |  |
| xPSR      |            | RW            | Privileged          |             |  |  |
| APSR      |            | RW            | Either              | Unknown     |  |  |
| IPSR      |            | RO            | Privileged          | 0×00000000  |  |  |
| EPSR      |            | RO Privileged |                     | 0×01000000  |  |  |
| PRIMAS    | K          | RW            | Privileged          | 0×00000000  |  |  |
| FAULTMASK |            | RW            | Privileged          | 0x00000000  |  |  |
| BASEPRI   |            | RW            | Privileged          | 0x0000000   |  |  |
| CONTROL   |            | RW            | Privileged          | 0x00000000  |  |  |

| Nar       | ne       | Functions            |  |  |  |  |
|-----------|----------|----------------------|--|--|--|--|
| R0        |          | General purpose      |  |  |  |  |
| R1        |          | General purpose      |  |  |  |  |
| R2        |          | General purpose      |  |  |  |  |
| R3        |          | General purpose      |  |  |  |  |
| R4        |          | General purpose      |  |  |  |  |
| R5        |          | General purpose      |  |  |  |  |
| R6        |          | General purpose      |  |  |  |  |
| R7        |          | General purpose      |  |  |  |  |
| R8        |          | General purpose      |  |  |  |  |
| R9        |          | General purpose      |  |  |  |  |
| R10       |          | General purpose      |  |  |  |  |
| R11       |          | General purpose      |  |  |  |  |
| R12       |          | General purpose      |  |  |  |  |
| R13 (MSP) | R13(PSP) | Stack Pointer (SP)   |  |  |  |  |
| R14       |          | Link Register (LR)   |  |  |  |  |
| R15       |          | Program Counter (PC) |  |  |  |  |

- R0-R12
  - 32-bit general purpose registers
  - Some 16-bit Thumb instructions can only access low registers, R0-R7
    - ✓ R0-R7: called low registers
    - ✓R8-R12: called high registers
  - The reset value is unpredictable

- R13: SP (stack pointer) (MSP or PSP)
  - R13 (SP) means the current SP. The other one can be accessed by special instructions MSR/MRS.
    - ✓MSP (Main SP): Default stack pointer used by the OS kernel and exception handler✓PSP (Process SP): Used by user applications
  - On reset, the processor loads the MSP with the value from address 0x00000000.
  - The lowest 2 bits of the SP are always 0. (word aligned)
  - Stack operation: full-descending stack

```
subroutine:

PUSH {R0-R7, R12, R14}

...

POP {R0-R7, R12, R14}

BX R14
```

- R14: LR (link register)
  - When a subroutine is called, the return address is stored in the link register
  - On reset LR=0xFFFFFFF

```
main:
    ...
    BL func1 ; LR=the address of
        ; the next instruction

func1:
    ...
    BX R14; if the LR[0] is 0, it can imply
        ; trying to switch to the ARM
        ; mode and will result in a fault
        ; exception in the Cortex-M
```

- R15: the program counter
  - Contains the current program address
  - Due to pipelined nature, the value of PC is normally advanced by 4 compared to the location of the executing instruction.
  - On reset, PC=the value of the reset vector, which is at address 0x00000004.

# Special registers

| Name      | Function                                                                          |
|-----------|-----------------------------------------------------------------------------------|
| xPSR      | Arithmetic and logic processing flags, execution status, current interrupt number |
| PRIMASK   | Disable all interrupts except the NMI and hard fault                              |
| FAULTMASK | Disable all interrupts except the NMI                                             |
| BASEPRI   | Disable all interrupts of specific priority level or lower priority level         |
| CONTROL   | Define privileged status and stack pointer selection                              |

- PSR (Program Status Register)
  - xPSR combines
    - ✓ APSR (Application PSR)
    - ✓IPSR (Interrupt PSR)
    - ✓ EPSR (Execution PSR)

|      | 31                 | 30                  | 29 | 28               | 27 | 26 25  | 24 | 23 | 22    | 21 | 20       | 19 | 18  | 17   | 16 | 15 | 14 | 13  | 12  | 11 | 10 | 9 | 8 | 7 | 6 | 5   | 4   | 3   | 2 | 1 | 0 |
|------|--------------------|---------------------|----|------------------|----|--------|----|----|-------|----|----------|----|-----|------|----|----|----|-----|-----|----|----|---|---|---|---|-----|-----|-----|---|---|---|
| APSR | N Z C V Q RESERVED |                     |    | GE[3:0] RESERVED |    |        |    |    |       |    |          |    |     |      |    |    |    |     |     |    |    |   |   |   |   |     |     |     |   |   |   |
| IPSR |                    | RESERVED ISR_NUMBER |    |                  |    |        |    |    |       |    |          |    |     |      |    |    |    |     |     |    |    |   |   |   |   |     |     |     |   |   |   |
| EPSR |                    |                     |    |                  |    | ICT/IT | Т  |    | RESER |    | RESERVED |    |     |      |    |    |    | ICT | /IT |    |    |   |   |   |   |     |     |     |   |   |   |
| xPSR | N                  | Z                   | С  | ٧                | Q  | ICT/IT | Т  |    |       |    |          |    | GE[ | 3:0] |    |    |    | ICT | /IT |    |    |   |   |   | I | SR_ | NUN | 1BE | R |   |   |

- PSR (Program Status Register)
  - These can be accessed individually or a combination of any two or three registers

| Name  | Combination         |
|-------|---------------------|
| xPSR  | APSR, EPSR and IPSR |
| IEPSR | IPSR and EPSR       |
| IAPSR | IPSR and APSR       |
| EAPSR | EPSR and APSR       |

## Special Registers

- Application PSR (APSR)
  - Contains the condition flags that result from a previous instruction execution
  - Possible to read/write it via MRS or MSR instruction

| Bits    | Name | Description                |  |  |  |  |
|---------|------|----------------------------|--|--|--|--|
| [31]    | N    | Negative flag              |  |  |  |  |
| [30]    | Z    | Zero flag                  |  |  |  |  |
| [29]    | С    | Carry flag                 |  |  |  |  |
| [28]    | V    | Overflow flag              |  |  |  |  |
| [27]    | Q    | Saturation flag            |  |  |  |  |
| [19:16] | GE   | Greater than or Equal flag |  |  |  |  |

- Interrupt PSR (IPSR)
  - Contains the exception number of the current ISR
  - Ignores writes to the IPSR (read only)

| Bits  | Name       | Des                                                                                                                            | cription                                                                                 |
|-------|------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| [8:0] | ISR_NUMBER | The number of the of (0 = thread mode, 2 = NMI, 4 = MemManage, 6 = Usage fault, 11 = SVCall, 14 = PendSV, 16 = external IRQO,) | 3 = Hard fault,<br>5 = Bus fault,<br>7-10: reserved<br>12-13: reserved,<br>15 = SysTick, |

- Execution PSR (EPSR)
  - Contains the Thumb state and the execution state for
    - ✓If-Then (IT) instruction
    - ✓Interruptible-Continuable Instruction (ICI) field for an interrupted load multiple or store multiple instruction
  - Ignores writes to the ESPR and read returns zero

| Bits           | Name   | Description                                                                                              |
|----------------|--------|----------------------------------------------------------------------------------------------------------|
| [26:25][15:10] | ICI/IT | The interrupted position of a continuable instruction or The execution state of IT instruction (ITSTATE) |
| [24]           | Т      | Thumb state                                                                                              |

- Execution PSR (EPSR)
  - Interruptible-Continuable instructions
    - √When an interrupt occurs during the execution of an LDM , STM , PUSH, or POP instruction, the processor:
      - stops the load multiple or store multiple instruction operation temporarily
      - stores the next register operand in the multiple operation to EPSR bits[15:12].
    - ✓ After servicing the interrupt, the processor:
      - returns to the register pointed to by bits[15:12]
      - · resumes execution of the multiple load or store instruction.

| EPSR[26:25] | EPSR[15:12]      | EPSR[11:10] |
|-------------|------------------|-------------|
| ICI[7:6]=00 | ICI[5:2]=reg_num | ICI[1:0]=00 |

#### Execution PSR (EPSR)

#### ITSTATE

- ✓The If-Then block contains up to four instructions following an IT instruction. Each instruction in the block is conditional. The conditions for the instructions are either all the same, or some can be the inverse of others.
- ✓IT[7:5] = the Base Condition for the current IT block (the top 3 bits of the condition specified by the IT instruction
- ✓IT[4:0] = encodes (the size of IT block & the value of LSB of the conditional code)

| EPSR[26:25] | EPSR[15:12] | EPSR[11:10] |
|-------------|-------------|-------------|
| IT[1:0]     | IT[7:4]     | IT[3:2]     |

#### Examples of IT instruction

|                               | Examples                                                                 |
|-------------------------------|--------------------------------------------------------------------------|
| One conditional instruction   | IT EQ ADDEQ R0, R0, R1                                                   |
| Two conditional instruction   | ITE GE ADDGE RO, RO, R1 ADDLT RO, RO, R3                                 |
| Three conditional instruction | ITET GT  ADDGT R0, R0, R1  ADDLE R0, R0, R3  ADDGT R2, R4, #1            |
| Four conditional instruction  | ITETT NE ADDNE RO, RO, R1 ADDEQ RO, RO, R3 ADDNE R2, R4, #1 MOVNE R5, R3 |

- Execution PSR (EPSR)
  - Codes for condition in ITSTATE

| Code               | condition | meaning          | Code               | condition | meaning                      |
|--------------------|-----------|------------------|--------------------|-----------|------------------------------|
| 0000               | EQ        | Equal            | 100 <mark>0</mark> | HI        | Unsigned higher              |
| 000 <mark>1</mark> | NE        | Not equal        | 100 <mark>1</mark> | LS        | Unsigned lower or same       |
| 0010               | CS        | Carry set        | 101 <mark>0</mark> | GE        | Signed greater than or equal |
| 001 <mark>1</mark> | CC        | Carry clear      | 101 <mark>1</mark> | LT        | Signed less than             |
| 0100               | MI        | minus            | 110 <mark>0</mark> | GT        | Signed greater than          |
| 010 <mark>1</mark> | PL        | Positive or zero | 110 <mark>1</mark> | LE        | Signed less than or equal    |
| 0110               | VS        | Overflow         | 111 <mark>0</mark> | AL        | always                       |
| 011 <mark>1</mark> | VC        | No overflow      |                    |           |                              |

Execution PSR (EPSR)

■ ITSTATE

| IT[7:5]        | IT[4] | IT[3] | IT[2] | IT[1] | IT[0] | description                            |
|----------------|-------|-------|-------|-------|-------|----------------------------------------|
| Base condition | P1    | P2    | Р3    | P4    | 1     | Entry point for 4-instruction IT block |
| Base condition | P1    | P2    | Р3    | 1     | 0     | Entry point for 3-instruction IT block |
| Base condition | P1    | P2    | 1     | 0     | 0     | Entry point for 2-instruction IT block |
| Base condition | P1    | 1     | 0     | 0     | 0     | Entry point for 1-instruction IT block |
| 000            | 0     | 0     | 0     | 0     | 0     | Normal execution (not in an IT block)  |

## Special Registers (PRIMASK)

- PRIMASK register
  - Used to Disable all Exceptions except NMI and Hard Fault.

| Bits   | Name    | Function                                                                                     |
|--------|---------|----------------------------------------------------------------------------------------------|
| [31:1] | -       | Reserved                                                                                     |
| [0]    | PRIMASK | <ul><li>0 = no effect</li><li>1 = disable all exceptions except NMI and hard fault</li></ul> |

```
CPSIE I; enable interrupt
CPSID I; disable interrupt
```

```
; disable interrupt
MOV R0, #1
MSR PRIMASK, R0
; enable interrupt
MOV R0, #0
MSR PRIMASK, R0
```

#### PRIMASK register

■ In CMSIS

## Special Registers (FAULTMASK)

- FAULTMASK register
  - Used to Disable all Exceptions except NMI.
  - The processor clears the FAULTMASK bit on exit from any exception handler except NMI handler

| Bits   | Name      | Function                                                                      |
|--------|-----------|-------------------------------------------------------------------------------|
| [31:1] | -         | Reserved                                                                      |
| [0]    | FAULTMASK | <ul><li>0 = no effect</li><li>1 = disable all exceptions except NMI</li></ul> |

```
CPSIE F; clear FAULTMASK
CPSID F; set FAULTMASK
```

```
; disable interrupt
MOV R0, #1
MSR FAULTMASK, R0
; enable interrupt
MOV R0, #0
MSR FAULTMASK, R0
```

#### FAULTMASK register

■ In CMSIS

- BASEPRI (base priority) register
  - When BASEPRI is set to a Nonzero value, it prevents the activation of All Exceptions with the Same or Lower Priority Level as the BASEPRI value.

| Bits   | Name    | Function                                                |
|--------|---------|---------------------------------------------------------|
| [31:8] | -       | Reserved                                                |
| [7:0]  | BASEPRI | 0x00 = no effect<br>Non-zero = define the base priority |

```
; disable interrupt
; priority 0x60 - 0xFF
MOV RO, #0x60
MSR BASEPRI, RO
```

#### BASEPRI (base priority) register

■ In CMSIS

```
uint32_t __get_BASEPRI(void);
void __set_BASEPRI(uint32_t value);
```

#### Special Registers (CONTROL)

- CONTROL register
  - Controls the stack used and the privileged level in thread mode.
  - Writable only in privileged thread mode.
    - ✓ Not allowed to write in the unprivileged or handler mode

| Bits | Name  | Description                                                                                            |  |  |
|------|-------|--------------------------------------------------------------------------------------------------------|--|--|
| [2]  | FPCA  | 0=The instructions related to FPU are not used<br>1=The instructions related to FPU are used           |  |  |
| [1]  | SPSEL | 0=default stack is used (MSP: main stack pointer) 1=process stack is used (PSP: process stack pointer) |  |  |
| [0]  | nPRIV | 0=privileged in thread mode<br>1=unprivileged in thread mode                                           |  |  |

#### CONTROL register

■ In CMSIS

```
uint32_t __get_CONTROL(void);
void __set_CONTROL(uint32_t value);
```

## Registers related to FPU



- S0 ~ S31: 32-bit registers
- D0 ~ D15 : 64-bit registers
  - D0 = S1:S0
- FPSCR: Floating point Status and Control Register