

# Analog Electronics ELC 2060

# Electronics Project Presented to ENG. Mahamed Ramadan

| Student Name                | Section | Student ID |
|-----------------------------|---------|------------|
| محمد مصطفى عبدالعزيز محمد   | 4       | 9230809    |
| محمد معوض فايز حسن          | 4       | 9230815    |
| محمد مصطفى محمد علي إبراهيم | 4       | 9230812    |
| يوسف محمد طنطاوي وربي       | 4       | 9231029    |
| يوسف محمد عبدالرازق         | 4       | 9231032    |

# Task #1:

# 1. Plotting:

For V<sub>th</sub>:









### For V<sub>Dsat</sub>:



## For gm\*r<sub>0</sub>:



# 2. Mention the long-channel equation for $V_{th}$ , $V_{ov}$ , &gm\*r<sub>0</sub>. Is the trend of the simulations similar to the equations?

• For V<sub>th</sub>:

$$V_{th} = V_{FB} + \gamma \sqrt{2\phi_F} + 2\phi_F$$

According to the long-channel equation,  $V_{th}$  is independent of W/L. But, At small W/L values When the channel width is very small, the threshold voltage Vth decreases significantly. This phenomenon is known as the Inverse Narrow Width Effect, which matches graph trend.

For V<sub>OV</sub>:

$$V_{ov} = \sqrt{\frac{2I_D}{\mu_n c_{ox} \frac{W}{L}}}$$

According to the long-channel equation, Vov decreases as W/L increases, which matches graph trend.

For V<sub>Dsat</sub>:

$$V_{Dsat} = V_{gs} - V_{ov} = \sqrt{\frac{2I_D}{\mu_n c_{ox} \frac{W}{L}}}$$

According to the long-channel equation, Vov decreases as W/L increases, which matches graph trend.

For gm\*r<sub>0</sub>:

$$gm * r_0 = r_0 * \sqrt{2\mu_n c_{ox} \frac{W}{L} I_D}$$

According to the long-channel equation, gm\*r<sub>0</sub> increases as W/L increases, which matches graph trend, but in the low V<sub>th</sub> MOSFET the equation doesn't match graph.

- 3. Comparison Between N\_LV\_12\_HS\_L130E and N\_12\_HS\_L130E:
  - Advantage of N\_LV\_12\_HS\_L130E:
     Operates at a lower voltage since its threshold voltage is lower, it can turn on with a lower gate voltage.
  - Disadvantage of N\_LV\_12\_HS\_L130E:
     Higher leakage current due to the lower V<sub>th</sub>, leading to unwanted power consumption and reduced circuit efficiency.

N\_12\_HS\_L130E is the better choice because It has a higher V<sub>th</sub> reduces noise and It has a smaller channel-length modulation effect, leading to a higher gm\*r<sub>0</sub> product, which increases the intrinsic gain.

# Task #2:

1. Parameter assumptions:

RNPPO\_MML130E (R) =2K $\Omega$ : to ensure proper biasing the resistance value R was chosen as  $2k\Omega$  not to set the reference current directly, but rather to assist in stabilizing the circuit operation and ensuring proper biasing conditions. The current source used to generate  $I_{ref}$  provides a fixed and stable current independent of R. However, the chosen resistance value ensures that voltage drops and bias points across certain nodes remain within practical and safe limits. A higher resistance might lead to slower startup behavior or higher node impedance, while a lower resistance might lead to unnecessary power consumption or disturb the designed biasing conditions. Therefore, a moderate value of  $2k\Omega$  was chosen to balance these trade-offs.

 $L = 4\mu m$ : we chose this value -which is 33 times the minimum length - for multiple reasons

- Reducing channel length modulation: a higher value of L will reduce the channel length modulation which will lead to more accurate mirroring ratio independent on the values of Vds
- Increasing output resistance: the output resistance in our circuit depends mainly on the value of ro which increase by increasing the L
- Lowering the value of Vcomp: with longer L values the required drain voltage to make the transistors in saturation region become less

#### $W = 80\mu m$ (for M3 and M1 and twice for M2 and M4):

- Improving Rout: the aspect ratio in those transistors is 20 and as known gm α W/L and the output resistance depend on gm
- Ensure the needed current ratio: from project spics we needed lout = 2lref and

$$\frac{Iout}{Iref} = \frac{(\frac{W}{L})_2}{(\frac{W}{L})_1}$$

so, by maintaining the ratio of 2:1 will manage to satisfy the current goal

# 2. Hand analysis:

• Since  $V_{as4} = V_{as3}$  (by neglecting the body effect) So, the current mirroring only depends on K value  $(\frac{w}{L})$ 

$$\frac{\text{Iout}}{\text{Iref}} = \frac{\binom{W}{L}_{2}}{\binom{W}{L}_{1}} = \frac{40}{20} = \frac{\text{Iout}}{100\mu}$$

$$\therefore \text{Iout} = 200\mu\text{A}$$

• Let 
$$(\frac{W}{L})_1 = (\frac{W}{L})_3 \& (\frac{W}{L})_2 = (\frac{W}{L})_4$$

Then  $V_{gs1}=V_{gs3}$  &  $V_{gs4}=V_{gs2}$ And we neglected the body effect by connecting the bulk to the source

Minimum 
$$V_{comp} = V_{ov2} + V_{ov4} & V_{ov2} = V_{ov4}$$

Then  $V_{comp} = 2V_{ov2}$ 

And since  $V_{comp} \leq 350mv$ 

$$\therefore V_{ov2} \text{ maximum} = 175 \text{mv} \quad (1)$$

For M3 to remain in sat

$$\begin{array}{l} V_{D3} \geq V_{G3} - V_{TH} \rightarrow V_{G1} \geq V_{G3} - V_{TH} \rightarrow V_{TH} \geq \ V_{G3} - V_{G1} \\ Iref * R = V_{G3} - V_{G1} \rightarrow V_{TH} \geq \ Iref * R \\ \\ \therefore \mathsf{R} \leq \frac{V_{TH}}{Iref} \end{array}$$

For M2 to remain in sat

$$\begin{split} & Iref*R = V_{GS4} + V_{GS2} - V_{GS2} = V_{DS2} \\ & \therefore \mathsf{R} \geq \frac{V_{ov2}}{Iref} \end{split}$$

• And from (1) gm =  $\frac{2I_{ds}}{V_{ov}}$ 

∴ gm<sub>2</sub> minimum ~ 
$$2.28mS$$

# 3. Results:

• Circuit components and parameters: schematic diagram and components values



 DC operating point ensuring Vout: we used the circuit above and ran a DC analysis with Vout = 350mV and here is the result



as shown all transistors are in saturation region (region = 2) with Vout = 350mV which mean that the Vcomp is lower than 350mV achieving the first requirement

• **lout and Rout:** for the lout and Rout specifications we changed the value of the vout to become 500mV and here is the new circuit and putting AC magnitude of 1 V:



After that we ran a DC analysis to get the value of lout and here is the result was 1 IDC("/M4/D") 201.559u

for measuring the error  $\left|\frac{Iout-Ireq}{Ireq}\right|*100 = \left|\frac{201.559-200}{200}\right|*100 = 0.77\%$  which is lower that 1% as required achieving the second requirement

and for Rout we ran AC analysis and here is the results and we are interested in frequencies near DC:



as shown the Rout is equal to  $998.1735 K\Omega\,$  at DC which is higher than  $500 k\Omega$  achieving the third requirement

#### Estimating of mirror area:

Resistor area:  $L_R * W_r = 7.55 \mu * 1 \mu = 7.55 \mu m^2$ 

M1 & M3 area:  $2 * [L1 * W1] = 2 * [4\mu * 80\mu] = 640\mu m^2$ M2 & M4 area:  $2 * [L2 * W2] = 2 * [4\mu * 160\mu] = 1280\mu m^2$ 

the total area:  $7.55 + 640 + 1280 = 1927.55 \mu m^2$ 

#### Spec scarified to have reasonable area:

#### 1) Error (I out $\leq$ 1% @ Vout = 500mV)

Sacrifice: Increase the error margin slightly (e.g., allowing 2% or 3% instead of 1%).

Pros: Reducing the precision can reduce the required sizes of transistors and resistors, resulting in a smaller area.

Cons: The accuracy of the current mirror will degrade, and the circuit may not provide the exact output current as specified.

#### 2) V comp (≤ 350mV)

Sacrifice: Relax the V\_comp requirement to 400mV or even 450mV.

Pros: A less stringent requirement on the voltage at which all devices are in saturation, reducing the complexity and size of transistors.

Cons: The devices may enter saturation later, potentially affecting the performance, especially at lower output voltages.

#### 3) Output Resistance (R\_out ≥ 500kΩ @ Vout = 500mV)

Sacrifice: Reduce the required output resistance to  $400 k\Omega$  or  $300 k\Omega$ .

Pros: By lowering the output resistance requirement, you can use smaller transistors or fewer of them, thus reducing the overall area.

Cons: A decrease in output resistance means the current mirror will have a less ideal current sourcing capability, leading to potential deviations in the current delivered to the load

# **Task #3:**

- 1. Explain why this is called a Voltage Controlled Oscillator (VCO):
  - This circuit is called Voltage Controlled Oscillator (VCO) because input voltage (V<sub>cont</sub>) controls the Oscillation frequency.
  - The Instantaneous Oscillation frequency is determined in terms of the applied input Voltage as V<sub>cont</sub> controls in the value of current in the circuit which is charge the gate capacitance of the inverters Where the faster the charging and discharging, the lower delay time, the higher the Oscillation frequency.
- 2. Determine the dimensions of all the transistors (Use 1.2V devices N\_12\_HSL130E or P\_12\_HSL130E) to generate an output frequency of 20MHz using 7-stages with Vcont= VDD/2:
  - Dimensions of MOSFETs:



this dimensions make our PMOS and CMOS in the sat region and make our oscillator with the required frequency 20MHZ

# 3. Requirements:

• Schematic diagram showing dimensions of all transistors:



First stage Schematic diagram showing dimensions transistors and bias current



• transient waveforms at all inverter outputs showing the output frequency:











Vary V<sub>cont</sub> from 0 to VDD and record the output frequency versus V<sub>cont</sub> in steps of 0.1V.



• Plot the oscillator output for 3 different steps:





110.0

130.0

140.0

150.0

#### For Vcont=1 V:



### 4. Observation:

when Vcont increases current is also increases then delay time will become lower than the oscillation frequency get higher. the maximum value of the oscillation frequency is become true at Vcont = Vdd and when Vcont lower than Vth the Oscillation frequency = 0 because there is no current in the circuit. So, as we said above Vcont controls the oscillation frequency in this circuit and with this methodology we can get wide range of oscillation frequencies and we can get higher Oscillation frequency by reducing the number of stages the delay time is get lower also, but in this case the Gain of the Oscillator becomes lower also.