## **SystemVerilog for Design**

**Course Version 2.0** 

Lab Manual Revision 1.0

cādence°

© 1990-2023 Cadence Design Systems, Inc. All rights reserved.

Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence trademarks, contact the corporate legal department at the address shown above or call 1-800-862-4522.

All other trademarks are the property of their respective holders.

**Restricted Print Permission**: This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions:

The publication may be used solely for personal, informational, and noncommercial purposes;

The publication may not be modified in any way;

Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and

Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence.

**Disclaimer**: Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence customers in accordance with, a written agreement between Cadence and the customer.

Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights**: Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

2 May 30, 2023

## **Table of Contents**

## **SystemVerilog for Design**

| Lab 1 | Modeling a Data Driver6                    |    |  |  |  |  |
|-------|--------------------------------------------|----|--|--|--|--|
|       | Creating the Data Driver Design            | 7  |  |  |  |  |
|       | Testing the Driver Design                  | 8  |  |  |  |  |
|       | Run Command                                | 8  |  |  |  |  |
| Lab 2 | Modeling a Simple Multiplexor              |    |  |  |  |  |
|       | Creating the MUX Design                    |    |  |  |  |  |
|       | Testing the MUX Design                     | 10 |  |  |  |  |
| Lab 3 | Modeling an Arithmetic Logic Unit (ALU)    |    |  |  |  |  |
|       | Creating the ALU Design                    |    |  |  |  |  |
|       | Testing the ALU Design                     |    |  |  |  |  |
| Lab 4 | Modeling a Simple Register                 |    |  |  |  |  |
|       | Creating the Register Design               |    |  |  |  |  |
|       | Testing the Register Design                | 14 |  |  |  |  |
| Lab 5 | Remodeling the Arithmetic Logic Unit (ALU) | 15 |  |  |  |  |
|       | Creating the ALU Design                    |    |  |  |  |  |
|       | Testing the ALU Design                     | 16 |  |  |  |  |
| Lab 6 | Modeling a Simple Counter                  |    |  |  |  |  |
|       | Creating the Counter Design                |    |  |  |  |  |
|       | Testing the Memory                         |    |  |  |  |  |
| Lab 7 | Modeling a Sequence Controller             |    |  |  |  |  |
|       | Creating the Controller Design             |    |  |  |  |  |
|       | Testing the Controller Design              | 22 |  |  |  |  |

#### **Overview of Labs**

In these labs, you use SystemVerilog language constructs to complete simple, common design tasks. You can use Verilog-2001 constructs to complete some of the design tasks described here, but that would obviously defeat the purpose of the labs. Where possible, try to use SystemVerilog constructs.

This lab book assumes you are familiar with the Cadence<sup>®</sup> simulator, which you use in this course. If this is not the case, please ask your instructor or contact Cadence for information on running the simulator.

The goal is not to complete all the exercises during the course, but to learn from each exercise at your own pace.

#### **Software Releases**

These exercises and code examples have been written and tested on the following releases:

◆ Xcelium<sup>™</sup> 21.01

### Lab 1 Modeling a Data Driver

Objective: To describe and instantiate a parameterized-width bus driver.

The driver output is the input value while enabled (*data\_en* is true) and is high-impedance while not enabled.



### **Specification**

- data\_in and data\_out are both parameterized 8-bit logic vectors.
- If data\_en is high, the input data\_in is passed to the output data\_out.
- Otherwise, data\_out is high impedance.

6

### **Creating the Data Driver Design**

Work in the lab01-driver directory:

- 1. Create the *tri\_driver.sv* file, and using your favorite editor, describe the driver module. Parameterize the driver input and output width so that the instantiating module can specify the width of each instance. Assign a default value of 8 to the parameter.
- 2. Create the *multi\_driver.sv* file and instantiate two instances of *tri\_driver* module with the same data\_out and override the default parameter value with 4, as shown below.



#### **Testing the Driver Design**

1. A testbench is provided in the file driver\_test.sv. Simulate the testbench and register a design with the following run command.

```
xrun driver_test.sv multi_driver.sv tri_driver.sv
or
xrun -f lab1.f
```

**Note:** The *lab1.f* file lists all the files that need to be simulated (provided in the same directory).

#### You should see the following results:

```
At time 1 data_en1=0 data_in1=0000 data_en2=0 data_in2=1111 data_out=zzzz

At time 7 data_en1=1 data_in1=0000 data_en2=0 data_in2=1111 data_out=0000

At time 13 data_en1=0 data_in1=0000 data_en2=1 data_in2=1111 data_out=1111

At time 19 data_en1=1 data_in1=0000 data_en2=1 data_in2=1111 data_out=xxxx

TEST PASSED
```

Debug your design as required.

#### **Run Command**

```
xrun -f lab1.f (Batch Mode)
xrun -f lab1.f -gui -access +rwc (GUI Mode)
```



### Lab 2 Modeling a Simple Multiplexor

Objective: To use SystemVerilog procedural constructs to model a simple multiplexor.

Create a simple multiplexor design using SystemVerilog constructs and test it using the supplied testbench.

Read the specification first and then follow the instructions in *Creating the MUX Design*.



#### **Specification**

- in a, in b and out are all logic vectors.
- The MUX width is parameterized with a default value of 1.
- If sel a is 1'b1, input in a is passed to the output.
- If sel a is 1'b0, input in b is passed to the output.

### **Creating the MUX Design**

- 1. Work in the lab02-mux directory.
- 2. Create a new file called scale mux.sv, containing a module named scale mux.
- 3. Write the MUX model using the following SystemVerilog constructs:
  - Verilog2001 ANSI-C port declarations
    - Parameterize the MUX width and give it a default value of 1
  - always comb procedural block
  - timeunit and timeprecision

- unique case construct
  - Include a default match that sets the output to unknown.

### **Testing the MUX Design**

1. A testbench is provided in the scale\_mux\_test.sv file. Simulate the testbench and MUX design.

You should see the following results:

```
Ons in_a=00 in_b=00 sel_a=0 out=00

1ns in_a=00 in_b=00 sel_a=1 out=00

2ns in_a=00 in_b=ff sel_a=0 out=ff

3ns in_a=00 in_b=ff sel_a=1 out=00

4ns in_a=ff in_b=00 sel_a=0 out=00

5ns in_a=ff in_b=00 sel_a=1 out=ff

6ns in_a=ff in_b=ff sel_a=0 out=ff

7ns in_a=ff in_b=ff sel_a=1 out=ff

MUX TEST PASSED
```

Debug your MUX as required.



## (c) Cadence Design Systems Inc. Do not distribute Modeling an Arithmetic Logic Unit (ALU)

## Lab 3 Modeling an Arithmetic Logic Unit (ALU)

### Objective: To use SystemVerilog procedural constructs to model an ALU.

Create an ALU design using SystemVerilog constructs and test it using the supplied testbench.

Read the specification first and then follow the instructions in the Creating the ALU Design section of this lab.



### **Specification**

- accum, data and out are all 8-bit logic vectors. opcode is a 3-bit logic vector for the CPU operation code.
- zero is a single-bit, asynchronous output with the value of 1 when accum equals 0. Otherwise, zero is 0.
- out takes the following values depending on opcode.

| Opcode | Encoding | Output       |  |  |
|--------|----------|--------------|--|--|
| HLT    | 000      | accum        |  |  |
| SKZ    | 001      | accum        |  |  |
| ADD    | 010      | data + accum |  |  |
| AND    | 011      | data & accum |  |  |
| XOR    | 100      | data ^ accum |  |  |
| LDA    | 101      | data         |  |  |
| STO    | 110      | accum        |  |  |
| JMP    | 111      | accum        |  |  |

#### **Creating the ALU Design**

Work in the lab03-operators directory:

- 1. Find alu\_test.sv file already existing in the directory, which is used to verify the file you create.
- 2. Create a new file called alu.sv, containing a module named alu.
- 3. Write the ALU model using the following SystemVerilog constructs:
  - Verilog2001 ANSI-C port declarations
  - timeunit and timeprecision
  - always comb procedural block to generate zero
  - always comb procedural block to generate out

#### **Testing the ALU Design**

1. Simulate the testbench and controller design.

You might find it easier to list all the files and simulation options in a text file and pass the file into the simulator using the -f xrun option:

```
xrun -f filelist.txt -access rwc
```

Debug your ALU as required, until you see the following message:

ALU TEST PASSED



### Lab 4 Modeling a Simple Register

Objective: To use procedural constructs to model a simple register.

Create a simple register design using SystemVerilog and Verilog-2001 constructs and test it using the supplied testbench.

Read the specification first and then follow the instructions in the Creating the Register Design section.



#### **Specification**

- data and out are both 8-bit logic vectors.
- rst\_ is asynchronous and active low.
- The register is clocked on the rising edge of clk.
- If enable is high, the input data is passed to the output out.
- Otherwise, the current value of out is retained in the register.

#### **Creating the Register Design**

Work in the lab04-reg directory:

- 1. Create a new file called register.sv, containing a module named register.
- 2. Write the register model using the following SystemVerilog constructs:
  - a. always ff procedural block
  - b. timeunit and timeprecision

c. Verilog2001 ANSI-C port declarations

#### **Testing the Register Design**

3. A testbench is provided in the file register\_test.sv. Simulate the testbench and register design.

#### You should see the following results:

```
time= 0.0 ns enable=x rst_=1 data=xx out=xx time= 15.0 ns enable=x rst_=0 data=xx out=00 time= 25.0 ns enable=0 rst_=1 data=xx out=00 time= 35.0 ns enable=1 rst_=1 data=aa out=aa time= 45.0 ns enable=0 rst_=1 data=55 out=aa time= 55.0 ns enable=x rst_=0 data=xx out=00 time= 65.0 ns enable=0 rst_=1 data=xx out=00 time= 75.0 ns enable=1 rst_=1 data=55 out=55 time= 85.0 ns enable=0 rst_=1 data=aa out=55 REGISTER TEST PASSED
```

Debug your register as required.



## Lab 5 Remodeling the Arithmetic Logic Unit (ALU)

Objective: To remodel the ALU using enumerated types and packages.

Create an ALU design using SystemVerilog constructs and test it using the supplied testbench.

Read the specification first and then follow the instructions in the Creating the ALU Design section of this lab.



#### **Specification**

- accum, data and out are all 8-bit logic vectors. opcode is a 3-bit logic vector for the CPU operation code.
- zero is a single bit, asynchronous output with the value of 1 when accum equals 0. Otherwise, zero is 0.
- out takes the following values depending on opcode.

| Opcode | Encoding | Output       |  |  |
|--------|----------|--------------|--|--|
| HLT    | 000      | accum        |  |  |
| SKZ    | 001      | accum        |  |  |
| ADD    | 010      | data + accum |  |  |
| AND    | 011      | data & accum |  |  |
| XOR    | 100      | data ^ accum |  |  |
| LDA    | 101      | data         |  |  |
| STO    | 110      | accum        |  |  |
| JMP    | 111      | accum        |  |  |

#### **Creating the ALU Design**

Work in the lab05-operators enum directory:

- 1. Copy just the alu.sv file from lab03-operators.
- 2. Write the package for the opcode enum declaration in typedefs.sv package file.
- 3. Import the package in the ALU and alu.sv, and modify the ALU to use the enumerate type.

### **Testing the ALU Design**

- 1. Check that your package containing the opcode type declarations is imported into alu enum test.sv.
- 2. Simulate the testbench and controller design.

Debug your ALU as required until you see the following message:

ALU TEST PASSED



## Lab 6 Modeling a Simple Counter

Objective: To use sequential procedural blocks correctly to model a simple counter.

Create a simple loadable, enabled counter design using SystemVerilog and Verilog-2001 constructs and test it using the supplied testbench.

Read the specification first and then follow the instructions in the Creating the Counter Design section in this lab.



### **Specification**

- data and count are both 5-bit logic vectors.
- rst\_ is asynchronous and active low.
- The counter is clocked on the rising edge of clk.
  - If load is high, the counter is loaded from the input data.
  - Otherwise, if enable is high, count is incremented.
  - Otherwise, count is unchanged.

#### **Creating the Counter Design**

Work in the lab06-counter directory:

- 1. Create a new file called counter.sv, containing a module named counter.
- 2. Write the counter model using the following SystemVerilog and Verilog constructs:
  - Verilog2001 ANSI-C port declarations
  - always ff procedural block
  - timeunit and timeprecision

#### **Testing the Memory**

3. A testbench is provided in the file counter\_test.sv. Simulate the testbench and counter design.

You see the following results:

```
time= Ons clk=1 rst_=x load=x enable=x data=xx count=xx time= 5ns clk=0 rst_=0 load=x enable=x data=xx count=00 time= 10ns clk=1 rst_=0 load=x enable=x data=xx count=00 time= 15ns clk=0 rst_=1 load=0 enable=1 data=xx count=00 time= 20ns clk=1 rst_=1 load=0 enable=1 data=xx count=01 time= 25ns clk=0 rst_=1 load=0 enable=1 data=xx count=01 time= 30ns clk=1 rst_=1 load=0 enable=1 data=xx count=01 time= 105ns clk=0 rst_=1 load=0 enable=1 data=xx count=02 ...

time= 105ns clk=0 rst_=1 load=0 enable=1 data=xx count=1e time= 110ns clk=1 rst_=1 load=0 enable=1 data=xx count=1f time= 120ns clk=0 rst_=1 load=0 enable=1 data=xx count=00 time= 125ns clk=0 rst_=1 load=0 enable=1 data=xx count=00 time= 130ns clk=1 rst_=1 load=0 enable=1 data=xx count=00 time= 130ns clk=1 rst_=1 load=0 enable=1 data=xx count=01 COUNTER TEST PASSED
```

Debug your counter as required.



## Lab 7 Modeling a Sequence Controller

Objective: To use enumerate types, procedural statements, and operators to model a state machine.

Create an FSM Sequence Controller design using SystemVerilog constructs and test it using the supplied testbench. Read the specification first and then follow the instructions in the lab section Creating the Controller Design.



### **Specification**

Work in the lab07-controller directory:

- The controller is clocked on the rising edge of clk.
- rst\_ is asynchronous and active low.
- opcode is a 3-bit logic **input** for the CPU operation code as follows:

| Opcode | Encoding | CPU Operation      |
|--------|----------|--------------------|
| HLT    | 000      | Halt               |
| SKZ    | 001      | Skip if zero==1    |
| ADD    | 010      | data + accumulator |
| AND    | 011      | data & accumulator |
| XOR    | 100      | data ^ accumulator |
| LDA    | 101      | Load accumulator   |
| STO    | 110      | Store accumulator  |
| JMP    | 111      | Jump to address    |

- zero is a logic **input** which is 1 when the CPU accumulator is zero and 0 otherwise.
- There are 7 logic **outputs** as follows:

| Output  | Function                  |  |  |
|---------|---------------------------|--|--|
| mem_rd  | memory read               |  |  |
| load_ir | load instruction register |  |  |
| halt    | halt                      |  |  |
| inc_pc  | increment program counter |  |  |
| load_ac | load accumulator          |  |  |
| load_pc | load program counter      |  |  |
| mem_wr  | memory write              |  |  |

• The controller has 8 states. State transitions are unconditional, i.e., the controller passes through the same 8-state sequence, from INST\_ADDR to STORE, every 8 clk cycles. The reset state is INST\_ADDR.



• The output decode for the controller is as follows:

|         | States   |           |          |             |       |        |               |       |                 |
|---------|----------|-----------|----------|-------------|-------|--------|---------------|-------|-----------------|
| Outputs | IST_ADDR | IST_FETCH | IST_LOAD | <b>3</b> T( | _ADDR | -FETCH | 'U_OP         | ORE   | Notes           |
| m_rd    | 0        | 1         | 1        | 1           | 0     | ALUOP  | ALUOP         | ALUOP | UOP = 1 if      |
| ad_ir   | 0        | 0         | 1        | 1           | 0     | 0      | 0             | 0     | opcode is ADD,  |
| .lt     | 0        | 0         | 0        | 0           | HLT   | 0      | 0             | 0     | AND, XOR or LDA |
| .c_pc   | 0        | 0         | 0        | 0           | 1     | 0      | KZ &&<br>zero | JMP   |                 |
| ad_ac   | 0        | 0         | 0        | 0           | 0     | 0      | ALUOP         | ALUOP |                 |
| ad_pc   | 0        | 0         | 0        | 0           | 0     | 0      | JMP           | JMP   |                 |
| m_wr    | 0        | 0         | 0        | 0           | 0     | 0      | 0             | STO   |                 |

The controller is a Mealy state machine, so the outputs are a function of the current state and also of the opcode and zero inputs.

For example, if the controller is in state ALU\_OP, then the output inc\_pc is high if opcode is SKZ and zero is high.

### **Creating the Controller Design**

Work in the lab07-controller directory:

- 1. Create a new file called typedefs.sv containing a package named typedefs.
- 2. In the package, declare an enumerated type for the opcode controller input named opcode\_t. Declare opcode\_t with an explicit logic vector base type and make sure each value has the right encoding.
- 3. In the same package, declare an enumerated type, named state\_t, for the controller state. Use an explicit base type and make sure the encoding is correct. We will need these values in the testbench to help verify the design.

- 4. Complete the controller definition in the file control.sv using SystemVerilog constructs where possible:
  - a. Import the package and use your enumerated type declarations for the input opcode and state variable(s) of the controller input.
  - b. Complete the state generation procedure using enumeration methods.
  - c. Generate outputs based on the current phase using the table above. Use always\_comb and either unique case or unique if constructs. Be sure to include a default match in the case statement.

#### **Testing the Controller Design**

- 5. Check that your package containing the enumerated type declarations is imported into control\_test.sv. If you did not name your enumerated types opcode\_t and state t, then you will need to modify the testbench to use your own type names.
- 6. Simulate the testbench and controller design. Make sure you compile your package file before compiling any modules which import the package. You do **not** need to compile the \*.pat files these are read by the testbench.

If there is a problem with your design, then you should see something similar to the following output:

```
CONTROLLER TEST FAILED

{mem_rd,load_ir,halt,inc_pc,load_ac,load_pc,mem_wr}

is 0000000

should be 1000000

state: INST FETCH opcode: HLT zero: 0
```

This tells you that the mem\_rd output is 0 when it should be 1 in state INST\_FETCH when the opcode input is HLT and zero input is 0.

Debug your controller as required until you see the message:

```
CONTROLLER TEST PASSED
```

