

# Optimum Semiconductor Technologies & General Processor Technologies

# Unity Instruction Set Architecture Manual

**Document Number: GPT-ISA-DSP** 

Date Released: Mar 27th, 2019

| Designer Approval: |  |
|--------------------|--|
|                    |  |
|                    |  |
| Reviewer Approval: |  |

### **Issued by:**

Optimum Semiconductor Technologies, Inc. 120 White Plains Road, 4th Floor Tarrytown, NY 10591, USA

Phone: +1 (914) 287-8500 Fax: +1 (914) 287-8501



**Document Revision History** 

| Revision | Section | Description     | Date       |
|----------|---------|-----------------|------------|
| 0.00     | All     | Initial release | 05-27-2019 |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |
|          |         |                 |            |



# **Document Conventions**



# **Table of Contents**

| 1 | Int | rodu | ction                                 | . 11 |
|---|-----|------|---------------------------------------|------|
|   | 1.1 | Pro  | cessor Overview                       | . 11 |
|   | 1.2 | Cor  | nventions                             | . 12 |
|   | 1.2 | 2.1  | Undefined behavior                    | . 12 |
|   | 1.2 | 2.2  | Unspecified fields                    | . 12 |
|   | 1.2 | 2.3  | Constant fields                       | . 12 |
|   | 1.3 | Inst | ruction Formats                       | . 13 |
|   | 1.3 | 3.1  | NUM format.                           | . 13 |
|   | 1.3 | 3.2  | RNUM format                           | . 13 |
|   | 1.3 | 3.3  | RR format                             | . 13 |
|   | 1.3 | 3.4  | RSH format                            | . 13 |
|   | 1.3 | 3.5  | RRNB format                           | . 13 |
|   | 1.3 | 3.6  | ANUM format                           | . 13 |
|   | 1.4 | Inst | ruction Fields                        | . 14 |
| 2 | Br  | anch | Unit                                  | . 15 |
|   | 2.1 | Ove  | erview                                | . 15 |
|   | 2.2 | Bra  | nch Registers                         | . 15 |
|   | 2.2 | 2.1  | Target Registers                      | . 15 |
|   | 2.2 | 2.2  | Return Register                       | . 15 |
|   | 2.2 | 2.3  | Intermediate Register                 | . 15 |
|   | 2.3 | Bra  | nch Instructions                      | . 16 |
|   | 2.3 | 3.1  | Branch Target Instructions            | . 16 |
|   | 2.3 | 3.2  | Unconditional Jump Instructions       | . 18 |
|   | 2.3 | 3.3  | Conditional Integer Jump Instructions | . 20 |
|   | 2.3 | 3.4  | Conditional Address Jump Instructions | . 28 |



|   | 2.3  | .5    | Load/Store Instructions                           | 30        |
|---|------|-------|---------------------------------------------------|-----------|
| 3 | Ad   | dress | s/Load-Store Unit                                 | 32        |
|   | 3.1  | Ove   | erview                                            | 32        |
|   | 3.2  | Me    | mory operations                                   | 32        |
|   | 3.3  | Ado   | dress Registers                                   | 32        |
|   | 3.4  | Ado   | dress and Load/Store Instructions                 | 33        |
|   | 3.4  | .1    | Address Arithmetic Instructions                   | 33        |
|   | 3.4  | .2    | Load/Store Instructions                           | 38        |
| 1 | Inte | eger  | Unit                                              | 40        |
|   | 4.1  | Ove   | erview                                            | 40        |
|   | 4.2  | Inte  | ger Registers                                     | 40        |
|   | 4.2  | .1    | General-purpose Registers                         | 40        |
|   | 4.2  |       | Carry/Saturate/Condition flag                     |           |
|   | 4.3  | Inte  | ger Instructions                                  | 41        |
|   | 4.3  | .1    | Immediate Instructions                            | 41        |
|   | 4.3  | .2    | Add/Subtract Instructions                         | 42        |
|   | 4.3  | .3    | Logical Instructions                              | 45        |
|   | 4.3  | .4    | Multiply and Divide Instructions                  | 48        |
|   | 4.3  | .5    | Fix Point Instructions                            | 50        |
|   | 4.3  | .6    | Shift Word Instructions                           | 52        |
|   | 4.3  |       | Sign Extend Instructions                          |           |
|   | 4.3  | .8    | Extract Instructions                              | 55        |
|   | 4.3  | .9    | Bit/Byte Instructions                             | 57        |
|   | 4.3  | .10   | Count Instructions                                | 58        |
|   | 4.3  |       | Saturating Instructions                           |           |
|   | 4.3  | .12   | Comparison and conditional selection instructions |           |
|   | 4.3  | .13   | Accumulate Instructions                           | 错误!未定义书签。 |
|   | 4.3  | .14   | Load/Store Instructions                           | 67        |



| 5 | Ve  | ctor  | Unit                           | 77         |
|---|-----|-------|--------------------------------|------------|
|   | 5.1 | Ove   | erview                         | 77         |
|   | 5.2 | Vec   | ctor Registers                 | 77         |
|   | 5.2 | .1    | Vector                         | 77         |
|   | 5.2 | 2     | Vector mask                    | .错误!未定义书签。 |
|   | 5.2 | 3     | Vector Accumulator             | 77         |
|   | 5.2 | .4    | Vector Column Accumulator      | 77         |
|   | 5.3 | Fie   | lds                            | 77         |
|   | 5.3 | .1    | Vector Mask field              | 77         |
|   | 5.3 | .2    | Fix-point decimals field       | 78         |
|   | 5.3 | .3    | Integer Element Type           | 78         |
|   | 5.4 | Vec   | etor Instructions              | 79         |
|   | 5.4 | .1    | Arithmetic Instructions        | 79         |
|   | 5.4 | .2    | Min/Max Instructions           | 81         |
|   | 5.4 | .3    | Logical Instructions           | 82         |
|   | 5.4 | .4    | Shift Instructions             | 84         |
|   | 5.4 | 5     | Multiply Instructions          | 85         |
|   | 5.4 | .6    | Vector Mask Instructions       | 87         |
|   | 5.4 | .7    | Vector Conversion Instructions | 89         |
|   | 5.4 | .8    | Vector Element Instructions    | 90         |
|   | 5.4 | .9    | Vector Reorder Instructions    | 91         |
|   | 5.4 | .10   | Vector Combine Instructions    | .错误!未定义书签。 |
|   | 5.4 | .11   | Vector Search Instructions     | 97         |
|   | 5.4 | .12   | Multiply/Sum Instructions      | 98         |
|   | 5.4 | .13   | Vector Load/Store Instructions | 101        |
| 5 | Spe | ecial | Purpose Instructions           | 103        |
|   | 6.1 | No-   | -op                            | 103        |
|   | 6.2 | D     | fatal                          | 100        |



|   | 6.3  | Tra   | 1                                 | 04 |
|---|------|-------|-----------------------------------|----|
|   | 6.4  | Sof   | tware Interrupt                   | 05 |
| 7 | Pri  | vileg | ged State                         | 06 |
|   | 7.1  | Ove   | erview                            | 06 |
|   | 7.2  | Ger   | neral state1                      | 06 |
|   | 7.2  | .1    | Scratch Registers                 | 06 |
|   | 7.2  | .2    | Special Purpose Registers (SPR)   | 06 |
|   | 7.2  | .3    | Instructions 1                    | 25 |
|   | 7.3  | Tra   | .p1                               | 29 |
|   | 7.4  | Deb   | bug                               | 29 |
|   | 7.4  | .1    | Overview                          | 29 |
|   | 7.4  | .2    | Single Step                       | 29 |
|   | 7.4  | .3    | Branch debug                      | 30 |
|   | 7.4  | .4    | Instruction address match         | 30 |
|   | 7.4  | .5    | Data address match                | 31 |
|   | 7.5  | Tin   | ners1                             | 31 |
|   | 7.5  | .1    | Overview                          | 31 |
|   | 7.5  | .2    | Exceptions 1                      | 32 |
|   | 7.6  | Inte  | errupts & Exceptions1             | 32 |
|   | 7.6  | .1    | Overview                          | 32 |
|   | 7.6  | .2    | Registers1                        | 33 |
|   | 7.6  | .3    | Return from Interrupt instruction | 34 |
|   | 7.6  | .4    | Interrupts                        | 34 |
|   | 7.6  | .5    | Internal Exceptions               | 35 |
| 3 | Inte | errup | ot Subsystem1                     | 39 |
|   | 8.1  | Ove   | erview1                           | 39 |
|   | 8.2  | Inte  | errupts                           | 39 |
|   | 8.2  | .1    | Interrupt Number                  | 39 |



|   | 8.2.2  | Interrupt Levels             | . 139 |
|---|--------|------------------------------|-------|
|   | 8.2.3  | Interrupt Base Registers     | . 140 |
|   | 8.2.4  | Interrupt Level Select       | . 140 |
|   | 8.2.5  | Final PSC                    | . 141 |
|   | 8.2.6  | Machine Check                | . 141 |
|   | 8.2.7  | External Interrupt Support   | . 141 |
|   | 8.2.8  | Interrupt Exception Support  | . 142 |
|   | 8.2.9  | Summary of behavior          | . 142 |
| 9 | Append | lix: Vector Exception Checks | 144   |



# **List of Figures**

No table of figures entries found.



# **List of Tables**

No table of figures entries found.



# 1 Introduction

#### 1.1 Processor Overview

The Unity architecture consists of a 32-bit scalar processing core, with vector extension. The architected state that comprises the core includes:

- 16 32-bit general-purpose registers (GPR), written as \$r0...\$r15.
- A carry/saturate bit.
- A 2-bit FIXCR register
- 16 32-bit address registers (ADR), written as \$a0...\$a15
- 2 branch target registers, a branch intermediate instruction and a branch return register, all of which are 32-bit, written as \$\pmu\_0\$, \$\pmu\_1\$, \$\pmu\_4\$ and \$\pmu\_7\$.

There is a set of instructions to manipulate the values in the GPRs. A smaller set operates on the ADRs and BTRs. For more extensive operation the values in ADR/BTR can be transferred to the GPR, modified, and copied back.

All communication with external memory is done via explicit loads and store instructions. The address accessed is read from an address register or address register offset.

All program control transfers are to targets stored in a branch register or to targets computed by register and immediate. A conditional jump is accomplished by instructions that specify the condition to be evaluated, and a branch target register which contains the PC that should be executed if the condition is true.

The vector unit is based on variable-length vectors, operating on vector registers<sup>1</sup>, with instructions picked to supporting digital signal processing. It adds:

• 16 128-bit vector registers, \$v0...\$v15

GPT Instruction Set Architecture Manual V 5.6
Optimum Semiconductor Technologies& General Processor Technologies
Proprietary Information



The non-user state of the processor is implementation defined. It can be accessed by a user via calls into a hardware abstraction layer<sup>2</sup>. This layer is also used to implement complex operations such as atomic memory accesses.

#### 1.2 Conventions

#### 1.2.1 Undefined behavior

At various places in this document, instructions are specified as having undefined behavior in some scenarios. If such a scenario occurs, different implementations can have different behavior. This behavior can include

- Continuing silently, with some possibly non-repeatable result
- Raising a recoverable internal exception
- Entering some unrecoverable state

#### 1.2.2 Unspecified fields

Certain bit-ranges in some instructions (generally written as /// in the instruction description) are unused by the instruction. Unless otherwise specified, these must be written with 0 – any other value will result in undefined behavior.

#### 1.2.3 Constant fields

Certain instructions have constant fields that feed the operation, such as the 5-bit shift value in a shift immediate. Other fields modify the behavior of the instruction, such as the MD sign type field of a max instruction, which identifies whether it is a signed or unsigned value compare. In the assembler, immediate values will be written as an operand of the instruction, so it will be shli \$r3,\$r7,5, while instruction modifiers will be written as extensions to the operator, so it will be max\_s for signed value compare.

In general, we have not yet documented all legal instruction modification forms.

\_

<sup>&</sup>lt;sup>2</sup> This is similar to the PALcode of the Alpha architecture.



#### 1.3 Instruction Formats

Instructions are 4 bytes long and aligned on 4 byte boundaries. Bits 31:20 are used to specify the operation (OP). Other fields in the operation can specify:

- The registers used in the instruction
- Signed or unsigned immediate values
- Modifications on the behavior of the instruction

The format diagrams below show all valid combinations of instruction fields. Undefined instructions (shown as ///) *must* be set to 0, unless otherwise documented.

#### 1.3.1 NUM format

| 31 20 | 19 0 |
|-------|------|
| OP    | NUM  |

#### 1.3.2 RNUM format

| 31 | 0 19 16 | 15 12 | 11 0 |
|----|---------|-------|------|
| OP | RTA     |       | NUM  |
| OP | RTA     | RSA   | NUM  |

#### 1.3.3 RR format

| 31 | 20 | 19 16 | 15 12 | 11 8 | 7 0 |  |
|----|----|-------|-------|------|-----|--|
| OP |    | RTA   | RSA   | RSB  | /// |  |

#### 1.3.4 RSH format

| 31 | 20 19 16 | 15 12 1 | 1 10 | 6     | 5 | 4 0   |
|----|----------|---------|------|-------|---|-------|
| OP | RTA      | RSA     | /    | SHIFT |   | ///   |
| OP | RTA      | RSA     | /    | SHIFT | / | NBITS |

#### 1.3.5 RRNB format

|   | 31 | 20 | 19 16 | 6 15 | 12 | 11  | 8 | 7   | 5 | 4 | (     | 0 |
|---|----|----|-------|------|----|-----|---|-----|---|---|-------|---|
| Γ | OP |    | RTA   | RSA  |    | RSB |   | /// |   |   | NBITS |   |

#### **1.3.6 ANUM format**

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | ATA      |       | NUM  |
| OP | ATA      | ASA   | NUM  |



# 1.4 Instruction Fields

The ISA defines the following instruction fields:

ASA(15:12) Specifies an ADR to be used as a source

ATA(19:16) Specifies an ADR to be used as a target

NBITS(4:0) Immediate, specifies number of bits to extract

NUM(11/15/19:0) Signed immediate, provides an input to the operation

RSA(15:12) Specifies a GPR to be used as a source

RSB(11:8) Specifies a GPR to be used as a source

RTA(19:16) Specifies a GPR to be used as a target

SHIFT(10:6) Immediate, specifies number of bits to shift other input



# 2 Branch Unit

#### 2.1 Overview

Unity has two type branches: branch to values computed by a 32-bit register and an immediate; branches to values stored in a 32-bit register. In this chapter, we shall describe these registers, and the instructions that use these registers. Note that while these instructions can read the program counter, or modify it, the program counter is not a generally available register.

# 2.2 Branch Registers

# 2.2.1 Target Registers

There are two 32 bit jump target registers,  $$t0$ and <math>$t1^3$$ . They provide the destination address for all jump instructions other than **ret**.

# 2.2.2 Return Register

There is a single branch return register, It is implicitly set by the **call** instruction, and is the destination of the **ret** instruction. It is written as \$t7 in instructions where it must be explicitly indicated.

# 2.2.3 Intermediate Register

There is a single branch intermediate register. It can be used as part of a target computation, but cannot be used as the destination of any instruction. It is written as \$t4 in instructions where it must be explicitly indicated.

<sup>&</sup>lt;sup>3</sup> The current encodings reserve space for up to 4 target registers. Future versions of the architecture may choose to make more target registers available.



### 2.3 Branch Instructions

# 2.3.1 Branch Target Instructions

# 2.3.1.1 Set Branch Target from GPR

#### tsetr \$ttb,\$rsa

| 31 | 20 19 18 16 | 15 12 | 11 0 |
|----|-------------|-------|------|
| OP | / TTB       | RSA   | ///  |

 $TTB \leftarrow [RSA]$ 

Copy the 32-bit value from the general-purpose register RSA to the target branch register TTB.

The results of this operation are undefined if the value stored into the TTB is not 4B aligned. The results of this operation are undefined if TTB is not one of 0, 1, 4 or 7.

# 2.3.1.2 Set GPR from Branch Target

#### rsett \$rta,\$tsd

| 31 | 20 19 16 | 15 12 | 11 10 8 | 7 0 |
|----|----------|-------|---------|-----|
| OP | RTA      | ///   | / TSD   | /// |

 $RTA \leftarrow [TSD]$ 

Copy the 32-bit value from the branch target register TSD to the general-purpose register RTA.

The results of this operation are undefined if TSD is not one of 0, 1, 4 or 7.

### 2.3.1.3 Branch Target from PC plus Immediate

# taddpci \$ttb,pcoff



TTB  $\leftarrow$  PC + PC0FF<<2

Set the value of branch target register TTB to the PC of the instruction plus sign extended immediate PCOFF shifted by 2.



# 2.3.1.4 Branch Target from PC plus Immediate Long

### taddpcil \$ttb,pcoff

| 31 | 15 0 |     |       |
|----|------|-----|-------|
| OP | /    | TTB | PCOFF |

TTB 
$$\leftarrow$$
 (PC<sub>31:14</sub> + PCOFF $<<$ 14).0<sub>13:0</sub>

Set the value of branch target register TTB to the upper 18 bits of the PC of the instruction plus sign extended 16-bit immediate PCOFF shifted by 14; the lower 14 bits are zeroed.

# 2.3.1.5 Branch Target plus Immediate

#### taddti \$ttb,\$tse,num



TTB  $\leftarrow$  TSE + NUM<<2

Set the value of branch target register TTB to the contents of target register TSE plus zero extended 12-bit immediate NUM shifted by 2.

# 2.3.1.6 Branch Target plus Register

### taddtr scl \$ttb,\$tsd,\$rsa



 $TTB \leftarrow [TSD] + [RSA] << SCL$ 

The target register TTB is set to the sum of the contents of target register TSD and general-purpose register RSA shifted by 0/1/2 or 3 bits, based on the SCL field.

In the assembler, the mnemonics taddtr b/taddtr h/taddtr w are used for SCL=0/1/2.



# 2.3.2 Unconditional Jump Instructions

# 2.3.2.1 Call Branch Target plus Immediate

# callti \$tse, pcoff

| 31 | 20 19 18 1 | 15 14 12 1 | 11 0  |
|----|------------|------------|-------|
| OP | / 111      | / TSE      | PCOFF |

$$T7 \leftarrow PC + 4$$
  
PC  $\leftarrow TSE + PCOFF << 2$ 

Set the value of the program counter to the contents of branch target register TSE plus zero extended immediate PCOFF shifted by 2

# 2.3.2.2 Jump Branch Target plus Immediate

### jti \$tse,pcoff

| 31 20 | 19 16 15 | 14 12 | 11 0  |
|-------|----------|-------|-------|
| OP    | ///      | TSE   | PCOFF |

$$PC \leftarrow TSE + PCOFF << 2$$

Set the value of the program counter to the contents of TSE plus zero extended immediate PCOFF shifted by 2

#### 2.3.2.3 Return

#### ret



 $PC \leftarrow T7$ 

Set the program counter to the contents of the branch return register.



#### 2.3.2.4 Direct Jump

## dj pcoff



 $PC \leftarrow PC + PCOFF << 2$ 

Set the value of the program counter to the contents of the instruction PC plus sign-extended immediate PCOFF shift left by 2.

#### 2.3.2.5 Direct Call

#### dcall pcoff



 $T7 \leftarrow PC + 4$  $PC \leftarrow PC + PCOFF << 2$ 

Copy the return address (PC + 4) to the branch return register. Set the value of the program counter to the contents of the instruction PC plus sign-extended immediate PCOFF shift left by 2.

# **2.3.2.6 Repeat**

#### repeat \$rsa,pcoff

| 31 | 20 19 18 16 | 15  | 11 10 9 8 | 7 0   |  |
|----|-------------|-----|-----------|-------|--|
| OP | ///         | RSA |           | PCOFF |  |

Repeat execution [RSA] times of instruction sequence: From [PC+4] to [PC+PCOFF]

Repeat execution an instruction sequence RSA times. The first instruction address of sequence is PC + 4, the next instruction of REPEAT, the last instruction address is PC + PCOFF. PCOFF is a 12-bit unsigned immediate.

Software should make sure there is no branch and repeat instruction in repeat instruction sequence, otherwise the hardware behavior is unpredictable. Asynchronous interrupt will be disable in repeat sequence execution. Synchronous exception will set processor in unpredictable state.



# 2.3.3 Conditional Integer Jump Instructions

# 2.3.3.1 Jump Equal Word

# jcw neq \$tsa,\$rsa,\$rsb

| 31 | 20 19 18 17 | 16 15 12 | 11 8 | 7 0 |
|----|-------------|----------|------|-----|
| OP | NEQ /// T   | SA RSA   | RSB  | /// |

```
if( (NEQ = 1b && ([RSA] = [RSB])) | (NEQ = 0b && ([RSA] \neq [RSB])) ) PC \leftarrow[TSA] else PC \leftarrow PC + 4
```

If the branch taken condition is true, i.e.

- NEQ is 1 and general-purpose registers RSA and RSB equal each other, or
- NEQ is 0 and general-purpose registers RSA and RSB do not equal each other set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jcw\_ne/jcw\_eq</code> are used for NEQ=0/1

# 2.3.3.2 Direct Jump Equal Word

#### djcw neq pcoff, \$rsa, \$rsb

| 31 | 20 19 18 17 16 | 15 12 11 8 | 7 0   |
|----|----------------|------------|-------|
| OP | NEQ / OFFH     | RSA RSB    | PCOFF |

```
if( (NEQ = 1b && ([RSA] = [RSB]))
|| (NEQ = 0b && ([RSA] ≠ [RSB])) )
PC ← PC + ( OFFH.PCOFF ) << 2
else
PC ← PC + 4</pre>
```

If the branch taken condition is true, i.e.

- NEQ is 1 and general-purpose registers RSA and RSB equal each other, or
- NEQ is 0 and general-purpose registers RSA and RSB do not equal each other set the value of the program counter to the sum of program counter plus sign-extended immediate OFFH connect PCOFF shifted by 2.

In the assembler, the mnemonics djcw ne/djcw eq are used for NEQ=0/1



# 2.3.3.3 Jump Equal Word Immediate

#### jcwi neq \$tsa,\$rsa,num

| 31 | 20 19 18 17 16 15 | 12 11 | 0   |
|----|-------------------|-------|-----|
| OP | NEQ /// TSA       | RSA   | NUM |
|    |                   |       |     |

```
if( (EQ = 1b && ([RSA] = NUM )) 
 || (EQ = 0b && ([RSA] \neq NUM )) ) 
 PC \leftarrow [TSA] 
 else 
 PC \leftarrow PC + 4
```

If the branch taken condition is true, i.e.

- NEQ is 1 and general-purpose register RSA equals the sign-extended 12-bit immediate value of NUM, or
- NEQ is 0 and general-purpose register RSA does not equal the sign-extended 12-bit immediate value of NUM

set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics jcwi ne/jcwi eq are used for NEQ=0/1

### 2.3.3.4 Jump Conditional Signed Word

#### jcsw cond \$tsa,\$rsa,\$rsb

| 31 | 20 19 18 | 17 | 16  | 15 12 | 11 8 | 7 0 |  |
|----|----------|----|-----|-------|------|-----|--|
| OP | COND     | /  | TSA | RSA   | RSB  | /// |  |

The contents of general-purpose registers RSA and RSB are compared to each other as signed values. The COND specifies the test.

- COND = 0: signed greater than
- COND = 1: signed less than
- COND = 2: signed less than or equal to
- COND = 3: signed greater than or equal to



If the test is satisfied, set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jcsw\_gt/jcsw\_lt/jcsw\_le/jcsw\_ge</code> are used for COND=0/1/2/3.

# 2.3.3.5 Direct Jump Conditional Signed Word

# djcsw cond pcoff, \$rsa, \$rsb

| 31                                                                                                                                               | 20 19 18 17 16               | 15 12 | 11 8 | 7     | 0 |
|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-------|------|-------|---|
| OP                                                                                                                                               | COND OFFH                    | RSA   | RSB  | PCOFF |   |
| if( ((COND = 00b) && [RSA] >    ((COND = 01b) && [RSA] <    ((COND = 10b) && [RSA] ≤    ((COND = 11b) && [RSA] ≥ PC ← PC + ( OFFH.PCOFF) << else | [RSB])<br>[RSB])<br>[RSB]))) |       |      |       |   |

The contents of general-purpose registers RSA and RSB are compared to each other as signed values. The COND specifies the test.

- COND = 0: signed greater than
- COND = 1: signed less than

 $PC \leftarrow PC + 4$ 

- COND = 2: signed less than or equal to
- COND = 3: signed greater than or equal to

If the test is satisfied, set the value of the program counter to the sum of program counter plus sign-extended immediate OFFH connect PCOFF shifted by 2.

In the assembler, the mnemonics  $djcsw_gt/djcsw_lt/djcsw_le/djcsw_ge$  are used for COND=0/1/2/3

# 2.3.3.6 Jump Conditional Signed Immediate

#### jcswi cond \$tsa,\$rsa,num





The contents of general-purpose registers RSA are compared to the sign-extended 12 bits value NUM. The COND specifies the test.

- COND = 0: signed greater than
- COND = 1: signed less than
- COND = 2: signed less than or equal to
- COND = 3: signed greater than or equal to

If the test is satisfied, set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jcswi\_gt/jcswi\_lt/jcswi\_le/jcswi\_ge</code> are used for COND=0/1/2/3

# 2.3.3.7 Jump Conditional Unsigned Word

# jcuw cond \$tsa,\$rsa,\$rsb

 $PC \leftarrow PC + 4$ 

| 31 20                                                 | ) 19 18 17 16 15 | 12 11 8 | 7 0 |
|-------------------------------------------------------|------------------|---------|-----|
| OP                                                    | COND / TSA RSA   | RSB     | /// |
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | RSB])<br>RSB])   |         |     |

The contents of general-purpose registers RSA and RSB are compared to each other as unsigned values. The COND specifies the test.

- COND = 0: unsigned greater than
- COND = 1: unsigned less than
- COND = 2: unsigned less than or equal to
- COND = 3: unsigned greater than or equal to

If the test is satisfied, set the value of the program to the contents of the branch target register TSA.



 $PC \leftarrow PC + 4$ 

In the assembler, the mnemonics  $jcuw_gt/ jcuw_lt/ jcuw_le/ jcuw_ge$  are used for COND=0/1/2/3

# 2.3.3.8 Direct Jump Conditional Unsigned Word

# djcuw cond pcoff, \$rsa, \$rsb

| 31                                                                                                                                                                                                                                                                             | 20 19 18 17 16              | 5 15 12 | 11 8 | 7     | 0 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------|------|-------|---|
| OP                                                                                                                                                                                                                                                                             | CONDOFFH                    | RSA     | RSB  | PCOFF |   |
| if( ((COND = 00b) && [RSA] >u<br>   ((COND = 01b) && [RSA] <u<br>   ((COND = 10b) &amp;&amp; [RSA] ≤u<br/>   ((COND = 11b) &amp;&amp; [RSA] ≥u<br/>PC ← PC + (OFFH.PCOFF) &lt;<e< td=""><td>[RSB])<br/>[RSB])<br/>[RSB]))</td><td></td><td></td><td></td><td></td></e<></u<br> | [RSB])<br>[RSB])<br>[RSB])) |         |      |       |   |

The contents of general-purpose registers RSA and RSB are compared to each other as unsigned values. The COND specifies the test.

- COND = 0: unsigned greater than
- COND = 1: unsigned less than
- COND = 2: unsigned less than or equal to
- COND = 3: unsigned greater than or equal to

If the test is satisfied, set the value of the program to the sum of program counter of the instruction plus sign-extended immediate OFFH connect PCOFF shifted by 2.

In the assembler, the mnemonics  $djcuw_gt/djcuw_lt/djcuw_le/djcuw_ge$  are used for COND=0/1/2/3



 $PC \leftarrow PC + 4$ 

# 2.3.3.9 Jump Conditional Unsigned Immediate

# jcuwi cond \$tsa,\$rsa,num

| 31 2                                                  | 0 19 18      | 17 16 | 15 12 | 11  | 0 |
|-------------------------------------------------------|--------------|-------|-------|-----|---|
| OP                                                    | COND         | / TSA | RSA   | NUM |   |
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | UM )<br>UM ) |       |       |     |   |

The contents of general-purpose registers RSA are compared to the **sign-extended** 12 bits value NUM. The COND specifies the test.

- COND = 0: unsigned greater than
- COND = 1: unsigned less than
- COND = 2: unsigned less than or equal to
- COND = 3: unsigned greater than or equal to

If the test is satisfied, set the value of the program to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jcuwi\_gt/jcuwi\_lt/jcuwi\_le/jcwui\_ge</code> are used for COND=0/1/2/3



# 2.3.3.10 Jump If Decrement Zero

### jdecz \$tsc,\$rta,\$rsa

| 31 | 20 19 | 6 15 12 | 11 9 | 8   | 7 0 |   |
|----|-------|---------|------|-----|-----|---|
| OP | RTA   | RSA     | ///  | TSC | /// | ! |

```
 \begin{split} & \text{If}( \text{ [RSA] } = 1 \text{ )} \\ & \text{ PC } \leftarrow \text{ [TSC]} \\ & \text{else} \\ & \text{ PC } \leftarrow \text{ PC } + 4 \\ & \text{RTA } \leftarrow \text{ [RSA]} \text{-} 1 \end{split}
```

Set the value of the program counter to the contents of the branch target register TSA if the value in RSA is 1. Set RTA to the value of RSA-1.

# 2.3.3.11 Direct Jump If Decrement Zero

### djdecz pcoff, \$rta, \$rsa

| 31 | 20 19 16 | 15 12 | 11 9 8 7 | 0 |
|----|----------|-------|----------|---|
| OP | RTA      | RSA   | PCOFF    |   |

```
If( [RSA] = 1 )

PC \leftarrow PC + PCOFF << 2

else

PC \leftarrow PC + 4

RTA \leftarrow [RSA]-1
```

Set the value of the program counter to the sum of program counter of the instruction plus sign-extended immediate PCOFF shifted by 2 if the value in RSA is 1. Set RTA to the value of RSA – 1.



# 2.3.3.12 **Jump If Decrement Non Zero**

# jdecnz \$tsc,\$rta,\$rsa

|   | 31 20 | ) 19 16 | 15 12 | 11 9 | 8   | 7 0 |  |
|---|-------|---------|-------|------|-----|-----|--|
| Ī | OP    | RTA     | RSA   | ///  | TSC | /// |  |

```
If( [RSA] \neq 1 )

PC \leftarrow [TSC]

else

PC \leftarrow PC + 4

RTA \leftarrow [RSA]-1
```

Set the value of the program counter to the contents of the branch target register TSA if the value in RSA is not 1. Set RTA to the value of RSA - 1.

# 2.3.3.13 Direct Jump If Decrement Non Zero

# djdecnz pcoff, \$rta, \$rsa

| 31 | 20 19 1 | 5 15 12 | 11 9 8 7 | 0 |
|----|---------|---------|----------|---|
| OP | RTA     | RSA     | PCOFF    |   |

```
If( [RSA] \neq 1 )

PC \leftarrow PC + PCOFF << 2

else

PC \leftarrow PC + 4

RTA \leftarrow [RSA]-1
```

Set the value of the program counter to the sum of program counter of the instruction plus sign-extended immediate PCOFF shifted by 2 if the value in RSA is not 1. Set RTA to the value of RSA -1.



# 2.3.4 Conditional Address Jump Instructions

# 2.3.4.1 Jump Address Equal

# jca eq \$tsa,\$asa,\$asb

| 31 | 20 19 18 17 | 16 15 12 | 11 8 | 7 0 |
|----|-------------|----------|------|-----|
| OP | NEQ ///     | TSA ASA  | ASB  | /// |

```
if( (EQ = 1b && ([ASA] = [ASB])) 
|| (EQ = 0b && ([ASA] \neq [ASB])) )
PC \leftarrow [TSA]
else
PC \leftarrow PC + 4
```

If the branch taken condition is true, i.e. if

- NEQ is 1 and address registers ASA and ASB equal each other, or
- NEQ is 0 and address registers ASA and ASB do not equal each other set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jca\_ne/jca\_eq</code> are used for NEQ=0/1

# 2.3.4.2 Jump Address Equal Zero

#### jcaz neq \$tsa,\$asa

| 31 | 20 19 18 17 16 15 12 11 | 0   |
|----|-------------------------|-----|
| OP | NEQ /// TSA ASA         | /// |

```
if( (EQ = 1b && ([ASA] = 0)) 
 || (EQ = 0b && ([ASA] \neq 0)) ) 
 PC \leftarrow [TSA] 
else 
 PC \leftarrow PC + 4
```

If the branch taken condition is true, i.e. if

- NEQ is 1 and address registers ASA is zero, or
- NEQ is 0 and address registers ASA is not zero

set the value of the program counter to the contents of the branch target register TSA.

In the assembler, the mnemonics jcaz ne/jcaz eq are used for NEQ=0/1



2.3.4.3 Jump Address Conditional

# jcau cond \$tsa,\$asa,\$asb

| 31 |    | 20 19 18 17 | 16 15   | 12 11 8 | 7 0 |
|----|----|-------------|---------|---------|-----|
|    | OP | COND /      | TSA ASA | ASB     | /// |
|    |    |             |         |         |     |

The contents of address registers ASA and ASB are compared to each other as unsigned values. The COND specifies the test.

- COND = 0: unsigned greater than
- COND = 1: unsigned less than
- COND = 2: unsigned less than or equal to
- COND = 3: unsigned greater than or equal to

If the test is satisfied, set the value of the program to the contents of the branch target register TSA.

In the assembler, the mnemonics <code>jcau\_gt/jcau\_lt/jcau\_le/jcau\_ge</code> are used for COND=0/1/2/3



# 2.3.5 Load/Store Instructions

# 2.3.5.1 Load Branch Target Word

# lditw \$ttb,\$asa,num

| 31 | 20 19 18 16 | 15 12 | 11 0 |
|----|-------------|-------|------|
| OP | / TTB       | ASA   | NUM  |

$$\mathsf{TTB} \leftarrow \mathsf{MEM}(\ [\mathsf{ASA}] + \mathsf{NUM}\ )$$

Load the target register with the 32-bit value stored in memory at the address in ASA incremented by sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned, or if the value stored into TTB is not 4B aligned. The results of this operation are undefined if TTB is not one of 0, 1, 4 or 7.

# 2.3.5.2 Load Branch Target Word and Update

### ldutw \$ttb,\$aua,num

| 31 | 20 19 18 16 15 | 12 11 | 0   |
|----|----------------|-------|-----|
| OP | / TTB          | AUA   | NUM |

TTB 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the target register with the 32-bit value stored in memory at the address in AUA. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned, or if the value stored into TTB is not 4B aligned. The results of this operation are undefined if TTB is not one of 0, 1, 4 or 7.



# 2.3.5.3 Store Branch Target Word

### stitw \$tsb,\$asa,num

| 31 | 20 19 18 | 16 1 | 15 12 | 11 0 |
|----|----------|------|-------|------|
| OP | /        | TSB  | ASA   | NUM  |

$$MEM( [ASA] + NUM ) \leftarrow [TSB]$$

Store the 32-bit value stored in the target register to memory at the address in ASA incremented by sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned. The results of this operation are undefined if TSB is not one of 0, 1, 4 or 7.

# 2.3.5.4 Store Branch Target Word and Update

#### stutw \$tsb,\$aua,num

| 31 | 20 19 18 | 16 15  | 12 11 | 0 |
|----|----------|--------|-------|---|
| OP | / T      | SB AUA | NUM   |   |

$$\begin{array}{l} \mathsf{MEM}(\ [\mathsf{AUA}]\ ) \leftarrow [\mathsf{TSB}] \\ \mathsf{AUA} \leftarrow [\mathsf{AUA}]\ + \ \mathsf{NUM} \end{array}$$

Store the 32-bit value stored in the target register in memory to the address in ASA. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned. The results of this operation are undefined if TSB is not one of 0, 1 4 or 7.



# 3 Address/Load-Store Unit

## 3.1 Overview

In the Unity architecture, the address for all data memory operations shall be provided by the address registers, \$a0...\$a15. All load/store operations are memory-to-register/register-to-memory copy operations; the only operations performed on the value as it is moving to/from memory are operations such as sign-extension and other reformatting of values.

Load/Stores also support base plus offset address, where a 12 bit signed offset is added to the address register to generate final memory address.

In this chapter, we shall describe the instructions that operate on the address registers. Load/stores to non-address registers are described in the sections dealing with those registers. Conditional jumps based on the address registers are described in the chapter on the branch unit.

# 3.2 Memory operations

All memory accesses must be aligned to the size of the data being accessed<sup>4</sup>. Thus, a load of a 32-bit register is expected to reference a 4B aligned address (i.e. one with the lowest 2 bits 0).

Memory access is little-endian order.

# 3.3 Address Registers

The address unit has 16 32-bit address registers, written \$a0...\$a15. Of these registers, 11 (\$a0...\$a10) are user accessible and 5 (\$a11...\$a15) can be accessed only at hypervisor level.

<sup>&</sup>lt;sup>4</sup> Vector loads and stores are a special case.



# 3.4 Address and Load/Store Instructions

#### 3.4.1 Address Arithmetic Instructions

#### 3.4.1.1 Set Address to PC offset

#### aaddpci \$ata,num

| 31 | 20 19 16 | 15 0  |
|----|----------|-------|
| OP | ATA      | PCOFF |

ATA  $\leftarrow$  PC + PC0FF<<2

The address register ATA is set to the sum of the program counter of the instruction and the sign-extended value of the 16 bit immediate PCOFF shifted by 2.

This instruction is used to allow for PC relative storage of variables.

#### 3.4.1.2 Set Address to PC offset Medium

#### aaddpcimb \$ata,pcmoff

| 31 | 20 19 16 | 15 0   |
|----|----------|--------|
| OP | ATA      | PCMOFF |

ATA  $\leftarrow$  (PC<sub>31:12</sub> + PCOFF<<12).0<sub>11:0</sub>

The address register ATA is set to the sum of the program counter of the instruction and the sign-extended value of the 16 bit immediate PCMOFF shifted by 12. The lower 12 bits are zeroed

## 3.4.1.3 Set Address to PC offset Long

## aaddpcilb \$ata,pcloff

| 31 20 | 19 16 | 15 0   |
|-------|-------|--------|
| OP    | ATA   | PCLOFF |

ATA  $\leftarrow$  (PC<sub>31:15</sub> + PCOFF<<15).0<sub>14:0</sub>

The address register ATA is set to the sum of the program counter of the instruction and the sign-extended value of the 16 bit immediate PCLOFF shifted by 15. The lower 15 bits are zeroed



# 3.4.1.4 Add Address Immediate

### aaddai \$ata,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | ATA      | ASA   | NUM  |

 $ATA \leftarrow [ASA] + NUM$ 

The address register ATA is set to the sum of the contents of address register ASA and the sign-extended immediate field NUM.

#### 3.4.1.5 AND Address Immediate

#### aandai \$ata,\$asa,num



ATA ←[ASA] & NUM

The address register ATA is set to the bitwise AND of the contents of address register ASA and the sign-extended immediate field NUM.

# 3.4.1.6 Add Address Update Immediate

#### aadduib \$auc,unum



 $AUC \leftarrow [AUC] + UNUM$ 

The address register AUC is set to the sum of the contents of its previous contents and the sign-extended 16-bit immediate field UNUM.



# 3.4.1.7 Add Address Update Immediate Extended

#### aadduix \$auc,xnum

| 31 | 20 19 16 | 15 14 0 |
|----|----------|---------|
| OP | AUC      | XNUM    |

$$AUC \leftarrow [AUC] + (XNUM << 12)$$

The address register AUC is set to the sum of the contents of its previous contents and the sign-extended 16-bit immediate field XNUM shifted by 12 bits.

### 3.4.1.8 Set Address from Address and Register

### aaddar scl \$ata,\$asb,\$rsa

| 31 | 20 19 1 | 6 15 12 | 8   | 7 2 | 1 0 |
|----|---------|---------|-----|-----|-----|
| OP | ATA     | RSA     | ASB | /// | SCL |

$$ATA \leftarrow [ASB] + [RSA] << SCL$$

The address register ATA is set to the sum of the contents of address register ASB and general-purpose register RSA shifted by 0/1/2 or 3 bits, based on the SCL field.

In the assembler, the mnemonics  $aaddar_b/aaddar_h/aaddar_w/aaddar_l$  are used for SCL=0/1/2/3

# 3.4.1.9 Set Address from Register Offset

#### aaddri \$ata,\$rsa,num



$$ATA \leftarrow [RSA] + NUM$$

The address register ATA is set to the sum of the contents of general-purpose register RSA and the sign-extended 12-bit immediate field NUM.



# 3.4.1.10 Set Address from AND Register Immediate

#### aandri \$ata,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | ATA      | RSA   | NUM  |

ATA ←[RSA] & NUM

The address register ATA is set to the bitwise AND of the contents of general-purpose register RSA and the sign-extended 12-bit immediate field NUM

### 3.4.1.11 Set Address from Registers

#### aaddrr scl \$ata,\$rsa,\$rsb

| 31 | 20 19 1 | 5 15 12 | 8   | 7 2 | 1 0 |
|----|---------|---------|-----|-----|-----|
| OP | ATA     | RSA     | RSB | /// | SCL |

 $ATA \leftarrow [RSB] + [RSA] << SCL$ 

The address register ATA is set to the sum of the contents of address register RSB and general-purpose register RSA shifted by 0/1/2 or 3 bits, based on the SCL field.

In the assembler, the mnemonics  $aaddrr_b/aaddrr_w/aaddrr_l$  are used for SCL=0/1/2/3

#### 3.4.1.12 Set GPR from Address Subtract

#### rsubaa scl \$rta,\$asa,\$asb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 2 | 1 0 |
|----|----------|-------|------|-----|-----|
| OP | RTA      | ASA   | ASB  | /// | SCL |

RTA  $\leftarrow$  ( [ASA] - [ASB] )>>SCL

The general-purpose register RTA is set to the result of subtracting the contents of address register ASB from address register ASA, right shifted (with sign extension) by 0/1/2/3 depending on SCL.

In the assembler, the mnemonics rsubaa\_b/ rsubaa\_h/ rsubaa\_w/ rsubaa\_l are used for SCL=0/1/2/3



### 3.4.1.13 Set GPR from Address Register

### raddar scl \$rta,\$rsa,\$asb

| 31 | 20 19 16 | 15 12 | 8   | 7 2 | 1 0 |
|----|----------|-------|-----|-----|-----|
| OP | RTA      | RSA   | ASB | /// | SCL |

$$RTA \leftarrow [ASB] + [RSA] << SCL$$

The general-purpose register RTA is set to the sum of the contents of address register ASB and general-purpose register RSA shifted by 0/1/2 or 3 bits, based on the SCL field.

In the assembler, the mnemonics raddar\_b/ raddar\_h/ raddar\_w/ raddar\_l are used for SCL=0/1/2/3

#### 3.4.1.14 Set GPR from Address Offset

### raddai \$rta,\$asa,num

| 31 | 20 19 10 | 5 15 12 | 11  | 0 |
|----|----------|---------|-----|---|
| OP | RTA      | ASA     | NUM |   |

$$\mathsf{RTA} \leftarrow \mathsf{[ASA]} + \mathsf{NUM}$$

The general-purpose register RTA is set to the sum of the contents of address register ASA and the sign-extended 12-bit immediate field NUM.



-p-.....g.---

### 3.4.2 Load/Store Instructions

#### 3.4.2.1 Load Address

### ldia \$ata,\$asa,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | ATA      | ASA   | NUM |   |

$$[ATA + 1].[ATA] \leftarrow MEM([ASA] + NUM)$$

Load the address register pair ATA with the 64-bit value stored in memory at the address in ASA incremented by sign-extended value of immediate NUM. ATA must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.

#### 3.4.2.2 Store Address

### stia \$asc,\$asa,num



$$\mathsf{MEM}(\ [\mathsf{ASA}]\ +\ \mathsf{NUM}\ )\ \leftarrow\ [\mathsf{ASC}+1].[\mathsf{ASC}]$$

Store the 64-bit value stored in the address register pair ASC to the memory at the address in ASA incremented by sign-extended value of immediate NUM. ASC must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.



#### 3.4.2.3 Load Address Word

### ldiaw \$ata,\$asa,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | ATA      | ASA   | NUM |   |

ATA 
$$\leftarrow$$
 MEM( [ASA] + NUM )

Load the address register ATA with the 32-bit value stored in memory at the address in ASA incremented by sign-extended value of immediate NUM.

The results of this operation are undefined if the address is not 4B aligned.

### 3.4.2.4 Store Address Word

### stiaw \$asc,\$asa,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | ASC      | ASA   | NUM |   |

$$\mathsf{MEM}(\ [\mathsf{ASA}]\ +\ \mathsf{NUM}\ )\ \leftarrow\ [\mathsf{ASC}]$$

Store the 32-bit value stored in the address register ASC to the memory at the address in ASA incremented by sign-extended value of immediate NUM.

The results of this operation are undefined if the address is not 4B aligned.



# 4 Integer Unit

#### 4.1 Overview

This chapter describes the general-purpose registers used in the integer unit and most of the instructions that access them. Instructions that interact with other register groups, such as conditional jumps, and operations that copy to/from the general-purpose registers are described in other chapters.

### 4.2 Integer Registers

### 4.2.1 General-purpose Registers

There are 16 32-bit general-purpose registers, generally written as \$r0...\$r15.

### 4.2.2 Fixcr Register

The 2 bits of the rounding mode control are interpreted as:

- 00: Round to nearest, half to even
- 01: Round to -∞
- 10: Round to +∞
- 11: Round to 0

### 4.2.3 Carry/Saturate/Condition flag

There is a single 1-bit flag available, called the carry/saturate/condition flag, that is accessed by carry/borrow instructions, saturating instructions, comparison instructions and conditional selection instructions.



## 4.3 Integer Instructions

#### 4.3.1 Immediate Instructions

#### 4.3.1.1 Set GPR to immediate

#### rseti \$rta,num

| 31 2 |     | 15 0 |
|------|-----|------|
| OP   | RTA | NUM  |

 $RTA \leftarrow NUM$ 

The general-purpose register RTA is set to the sign-extended value of the 16 immediate NUM.

#### 4.3.1.2 Set CF to immediate

### cfseti\_set



 $CF \leftarrow SET$ 

Set cf register to 0 or 1.

### 4.3.1.3 Insert and update immediate

### insui \$rua,num



RUA ← RUA<sub>15:0</sub> . NUM

The general-purpose register RUA is set to concatenation of its lower 16 bits and the 16-bit immediate NUM.

rseti followed by an inusi instructions can be used to create signed values of length 32 bits.



## 4.3.2 Add/Subtract Instructions

#### 4.3.2.1 Add

### add \$rta,\$rsa,\$rsb

| 31 | 20 19 1 | 6 15 12 | 11 8 | 7 0 |
|----|---------|---------|------|-----|
| OP | RTA     | RSA     | RSB  | /// |

$$RTA \leftarrow [RSA] + [RSB]$$

The general-purpose register RTA is set to the sum of the contents of general-purpose registers RSA and RSB.

#### 4.3.2.2 Add Immediate

#### addi \$rta,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | NUM  |

$$RTA \leftarrow [RSA] + NUM$$

The general-purpose register RTA is set to the sum of the contents of general-purpose registers RSA and the sign-extended value of the immediate NUM.

### 4.3.2.3 Add with carry

### addc \$rta,\$rsa,\$rsb



$$CA,RTA \leftarrow [RSA] + [RSB] + CA$$

The general-purpose register RTA is set to the sum of the contents of general-purpose registers RSA and RSB and the carry bit. The carry bit CA is set to 1 if this sum generates a carry, otherwise 0.



### 4.3.2.4 Subtract from

#### subf \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | 11 8 | 7 0 |
|----|----|-------|-------|------|-----|
| OP |    | RTA   | RSA   | RSB  | /// |

$$RTA \leftarrow [RSB] - [RSA]$$

The general-purpose register RTA is set to result of subtracting the contents of general-purpose register RSA from the contents of RSB.

#### 4.3.2.5 Subtract from Immediate

#### subfi \$rta,\$rsa,num



$$RTA \leftarrow NUM - [RSA]$$

The general-purpose register RTA is set to the result of subtracting the contents of general-purpose register RSA from the sign-extended value of the immediate NUM.

#### 4.3.2.6 Subtract from with borrow

#### subfb \$rta,\$rsa,\$rsb



$$CA,RTA \leftarrow [RSB] - [RSA] - CA$$

The general-purpose register RTA is set to the result of subtracting the contents of general-purpose register RSA and the carry bit from the contents of RSB. The carry bit is set to 1 if this sum generates a borrow, otherwise 0.



#### 4.3.2.7 Maximum

### max md \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 3 | 2 1 0  |
|----|----------|-------|------|-----|--------|
| OP | RTA      | RSA   | RSB  | /// | MD /// |

```
If( MD = 0 ) RTA \leftarrow if( [RSA] > [RSB] ) [RSA] else [RSB] else RTA \leftarrow if( [RSA] >_{unsigned} [RSB] ) [RSA] else [RSB]
```

The general-purpose register RTA is set to the maximum of the contents of general-purpose registers RSA and RSB. Both numbers treated as signed numbers if MD = 0 otherwise they are treated as unsigned numbers.

In the assembler, the mnemonics max u/max s are used for MD=1/0. max is equivalent to max s

#### 4.3.2.8 Minimum

### min\_md \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | 11 8 | 7 3 | 2  | 1 0 |   |
|----|----|-------|-------|------|-----|----|-----|---|
| OP |    | RTA   | RSA   | RSB  | /// | MD | /// | Ī |

```
If( MD = 0 ) 
 RTA \leftarrow if( [RSA] < [RSB] ) [RSA] else [RSB] else 
 RTA \leftarrow if( [RSA] <unsigned [RSB] ) [RSA] else [RSB]
```

The general-purpose register RTA is set to the minimum of the contents of general-purpose registers RSA and RSB. Both numbers treated as signed numbers if MD = 0 otherwise they are treated as unsigned numbers

In the assembler, the mnemonics min u/min s are used for MD=1/0. min is equivalent to min s



### 4.3.3 Logical Instructions

#### 4.3.3.1 And

### and \$rta,\$rsa,\$rsb

| 31 | 20 19 | 16 15 12 | 11 8 | 7 0 |
|----|-------|----------|------|-----|
| OP | RTA   | RSA      | RSB  | /// |

 $RTA \leftarrow [RSA] \& [RSB]$ 

The general-purpose register RTA is set to the bitwise AND of the contents of general-purpose registers RSA and RSB.

#### 4.3.3.2 And Immediate

### andi \$rta,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | NUM  |

 $RTA \leftarrow [RSA] \& NUM$ 

The general-purpose register RTA is set to the bitwise AND of the contents of general-purpose register RSA and the sign-extended value of the immediate NUM.

#### 4.3.3.3 Cand

### cand \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 0 |
|----|----------|-------|------|-----|
| OP | RTA      | RSA   | RSB  | /// |

RTA  $\leftarrow \sim ([RSA]) \& [RSB]$ 

The general-purpose register RTA is set to the bitwise AND of the contents of general-purpose registers RSA complemented with the contents of RSB.



### 4.3.3.4 Cand Immediate

### candi \$rta,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11 0 |   |
|----|----------|-------|------|---|
| OP | RTA      | RSA   | NUM  | Ī |

RTA  $\leftarrow \sim ([RSA]) \& NUM$ 

The general-purpose register RTA is set to the bitwise AND of the contents of general-purpose-register RSA complemented and the sign-extended value of the immediate NUM.

#### 4.3.3.5 Or

### or \$rta,\$rsa,\$rsb

| 31 | 20 19 1 | 5 15 12 | 11 8 | 7 0 |
|----|---------|---------|------|-----|
| OP | RTA     | RSA     | RSB  | /// |

 $RTA \leftarrow [RSA] \mid [RSB]$ 

The general-purpose register RTA is set to the bitwise OR of the contents of general-purpose registers RSA and RSB.

#### 4.3.3.6 Or Immediate

### ori \$rta,\$rsa,num

| 31 | 20 19 10 | 5 15 12 | 11 0 |
|----|----------|---------|------|
| OP | RTA      | RSA     | NUM  |

 $RTA \leftarrow [RSA] \mid NUM$ 

The general-purpose register RTA is set to the bitwise or of the contents of general-purpose register RSA and the sign-extended value of the immediate NUM.



4.3.3.7 Xor

### xor \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | 11 8 | 7 0 |
|----|----|-------|-------|------|-----|
| OP |    | RTA   | RSA   | RSB  | /// |

 $RTA \leftarrow [RSA] \land [RSB]$ 

The general-purpose register RTA is set to the bitwise exclusive OR of the contents of general-purpose registers RSA and RSB.

#### 4.3.3.8 Xor Immediate

### xori \$rta,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | NUM  |

 $\mathsf{RTA} \leftarrow [\mathsf{RSA}] \land \mathsf{NUM}$ 

The general-purpose register RTA is set to the bitwise exclusive OR of the contents of general-purpose registers RSA and the sign-extended value of the immediate NUM.



### 4.3.4 Multiply and Divide Instructions

### **4.3.4.1 Multiply**

### mul 1h md2 \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 6 5 | 4 3 2  | 1 0 |
|----|----------|-------|------|-------|--------|-----|
| OP | RTA      | RSA   | RSB  | ///   | LH MD2 | /// |

```
\begin{array}{l} \text{Va} \leftarrow \texttt{[RSA]} \\ \text{Vb} \leftarrow \texttt{[RSB]} \\ \\ \text{If( MD2 = 00b )} \\ \text{Vt} \leftarrow \texttt{signed(va)} * \texttt{signed(vb)} \\ \text{else if( MD2 = 01b )} \\ \text{Vt} \leftarrow \texttt{signed(va)} * \texttt{unsigned(vb)} \\ \text{else if( MD2 = 10b )} \\ \text{Vt} \leftarrow \texttt{unsigned(va)} * \texttt{signed(vb)} \\ \text{else if( MD2 = 11b )} \\ \text{Vt} \leftarrow \texttt{unsigned(va)} * \texttt{unsigned(vb)} \\ \\ \text{If(LH=0b)} \\ \text{RTA} \leftarrow \texttt{Vt}_{31:0} \\ \\ \text{else} \\ \text{RTA} \leftarrow \texttt{Vt}_{63:32} \\ \\ \end{array}
```

The general- purpose register RTA is set to half of the 64-bit result of doing a multiply of RSA and RSB, depending on the value of the LH field, either the upper half or lower half 32 bits are used. The two operands can be treated as signed or unsigned, based on the value of the MD2 field.

#### 4.3.4.2 Divide

## div\_md \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 3 | 2 1 0 |
|----|----------|-------|------|-----|-------|
| OP | RTA      | RSA   | RSB  | /// | MD    |

```
If( MD = 0b )
  RTA ← signed([RSA]) / signed([RSB])
else if( MD = 1b )
  RTA ← unsigned([RSA]) / unsigned([RSB])
```

The general- purpose register RTA is set to the quotient of dividing the contents of RSA by the contents of RSB. If MD=0, both numbers treated as signed numbers, otherwise as unsigned.



An integer divide exception is raised if the following are true:

- divisor is 0
- MD=0 (signed division), dividend is most negative number and divisor is -1

In the assembler, the mnemonics div u/div s are used for MD=1/0.

#### 4.3.4.3 Remainder

### rem md \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 15 12 | 11 8 | 7 3 | 2 1 0 |
|----|----------|----------|------|-----|-------|
| OP | RTA      | RSA      | RSB  | /// | MD    |

```
If( MD = 0b )
  RTA ← signed([RSA]) % signed([RSB])
else if( MD = 1b )
  RTA ← unsigned([RSA]) % unsigned([RSB])
```

The general- purpose register RTA is set to the remainder of dividing the contents of RSA by the contents of RSB. If MD=0, both numbers treated as signed numbers, otherwise as unsigned. For signed division, the sign of the remainder is the same as the sign of the divisor

An integer divide exception is raised if the following are true:

- divisor is 0
- MD=0 (signed division), dividend is most negative number and divisor is -1

In the assembler, the mnemonics rem u/rem s are used for MD=1/0



### 4.3.5 Fix Point Instructions

### 4.3.5.1 Fix control register set from GPR

#### fcrsetr \$rsa

| 31 | 20 19 | 16 15 12 | 11 8 | 7 0 |   |
|----|-------|----------|------|-----|---|
| OP | ///   | RSA      | ///  | /// | 1 |

FIXCR  $\leftarrow$  [RSA]<sub>1:0</sub>

The fix point control register FIXCR is set to the lowest two bit of RSA.

### 4.3.5.2 Fix Point Multiply

### Fixmul sz \$rta,\$rsa,\$rsb

| 31 | 20 19 | 6 15 12 | 11 8 | 7 2 | 1 0  |
|----|-------|---------|------|-----|------|
| OP | RTA   | RSA     | RSB  | /// | SZ / |

```
\begin{split} &\text{If}(\text{sz} = 0) \\ &\text{temp} \leftarrow \text{fix-point}_{1/15}[\text{RSA}]_{15:0} \text{ * fix-point}_{1/15}[\text{RSB}]_{15:0} \\ &\text{if}(\text{ temp} = 1 \text{ }) \\ &\text{RTA} \leftarrow 0\text{x}00007\text{FFF} \\ &\text{CA} \leftarrow 1 \\ &\text{else} \\ &\text{RTA} \leftarrow \text{temp} \\ &\text{Else} \\ &\text{temp} \leftarrow \text{fix-point}_{1/31}[\text{RSA}] \text{ * fix-point}_{1/31}[\text{RSB}] \\ &\text{if}(\text{ temp} = 1 \text{ }) \\ &\text{RTA} \leftarrow 0\text{x}7\text{FFFFFFF} \\ &\text{CA} \leftarrow 1 \\ &\text{else} \\ &\text{RTA} \leftarrow \text{temp} \end{split}
```

Multiply contents of RSA and RSB as fixed-point numbers of the lower 16-bit or 32-bit depend on SZ field, round based on the control specified in FIXCR and store the result in RTA.

In the assembler, the mnemonics fixmul w/ fixmul h are used for SZ=1/0

### 4.3.5.3 Fix point Divide

#### fixdiv \$rta,\$rsa,\$rsb





temp  $\leftarrow$  fix-point<sub>1/15</sub>[RSA]<sub>15:0</sub> / fix-point<sub>1/15</sub>[RSB]<sub>15:0</sub> if( temp >= 1 ) RTA  $\leftarrow$  0x00007FFF CA  $\leftarrow$  1 else RTA  $\leftarrow$  temp

Dividing the 16-bit fixed-pointer numbers of RSA by the contents of RSB, round based on the control specified in FIXCR and store the quotient in RTA.

An integer divide exception is raised if the following are true:

• divisor is 0



## 4.3.6 Shift Word Instructions

#### 4.3.6.1 Shift left word

### shlw \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 0 |
|----|----------|-------|------|-----|
| OP | RTA      | RSA   | RSB  | /// |

$$RTA \leftarrow [RSA] << [RSB]_{4:0}$$

The general-purpose register RTA is set to the result of left shifting the 32 bits of the contents of general-purpose register RSA by the amount specified by the lowest 5 bits of RSB.

#### 4.3.6.2 Shift left word immediate

### shlwi \$rta,\$rsa,shift

| 31 2 | ) 19 16 | 15 12 | 11 10   | 6 5 | 0   |
|------|---------|-------|---------|-----|-----|
| OP   | RTA     | RSA   | / SHIFT | 1   | /// |

$$RTA \leftarrow [RSA] << SHIFT$$

The general-purpose register RTA is set to the result of left shifting the contents of general-purpose register RSA by the amount specified by the 5 bit immediate SHIFT.

### 4.3.6.3 Shift right word

### shrw \$rta,\$rsa,\$rsb



RTA 
$$\leftarrow$$
 [RSA]  $>>$  [RSB]<sub>4:0</sub>

The general-purpose register RTA is set to the result of right shifting the 32 bits of the contents of general-purpose register RSA by the amount specified by the lowest 5 bits of RSB. 0s are shifted in to the high bits of the result.



## 4.3.6.4 Shift right word immediate

### shrwi \$rta,\$rsa,shift

| 31 | 20 19 16 | 15 12 | 11 1 | 0 6   | 5 0 |
|----|----------|-------|------|-------|-----|
| OP | RTA      | RSA   | /    | SHIFT | /// |

 $RTA \leftarrow [RSA] >> SHIFT$ 

The general-purpose register RTA is set to the result of right shifting the 32 bits of the contents of general-purpose register RSA by the amount specified by the 5 bits of the immediate SHIFT. Os are shifted in to the high bits of the result.

### 4.3.6.5 Shift right arithmetic word

#### shraw \$rta,\$rsa,\$rsb

| 31 | 20 19 10 | 5 15 12 | 11 8 | 7 0 |
|----|----------|---------|------|-----|
| OP | RTA      | RSA     | RSB  | /// |

 $RTA \leftarrow [RSA] >> arith [RSB]_{4:0}$ 

The general-purpose register RTA is set to the result of right shifting the 32 bits of the contents of general-purpose register RSA by the amount specified by the lowest 5 bits of RSB. The sign bit of RSA is shifted in to the high bits of the result.

### 4.3.6.6 Shift right arithmetic word immediate

#### shrawi \$rta,\$rsa,shift



RTA ← [RSA] >>arith SHIFT

The general-purpose register RTA is set to the result of right shifting the contents of general-purpose register RSA by the amount specified by the 5 bit immediate SHIFT. The sign bit of RSA is shifted in to the high bits of the result.



4.3.7 Sign Extend Instructions

#### 4.5.7 Sign Extend mistraction

## ext md sz \$rta,\$rsa

4.3.7.1 Extend signed

| 31 | 20 19 16 | 15 12 | 11  | 3 2 1 0 |
|----|----------|-------|-----|---------|
| OP | RTA      | RSA   | /// | MD / SZ |

```
if( MD = 0 )
  if( SZ = 1 )
    RTA ← signed( [RSA]<sub>15:0</sub> )
  else if( SZ = 0 )
    RTA ← signed( [RSA]<sub>7:0</sub> )
else
  if( SZ = 1 )
    RTA ← [RSA]<sub>15:0</sub>
else if( SZ = 0 )
    RTA ← [RSA]<sub>7:0</sub>
```

The general-purpose register RTA is set to the result of extending the lower 16/8 bits of the contents of RSA, based on the value of the SZ field. The extension is sign-extended or zero-extended, based on the value of MD.

In the assembler, the mnemonics  $ext_md_h/ ext_md_b$  are used for SZ=1/0. The mnemonics  $ext_md_b/ ext_md_b$  are used for MD=1/0.



#### 4.3.8 Extract Instructions

### 4.3.8.1 Extract unsigned

#### extru \$rta,\$rsa,\$rsb,nbits

| 31 | 20 19 16 | 15 12 | 11 8 | 7 5 | 4 0   |
|----|----------|-------|------|-----|-------|
| OP | RTA      | RSA   | RSB  | /// | NBITS |

RTA 
$$\leftarrow$$
 ([RSA]  $>>$  [RSB]4:0)NBITS-1:0

The general-purpose register RTA is set to the result of right shifting the contents of general-purpose register RSA by the amount specified by the lowest 5 bits the general-purpose register RSB, and then extracting the lowest NBITS of the result. 0s are shifted in to the high bits of the result.

The behavior when NBITS is 0 is undefined. The value when the shift + NBITS is greater than 32 is undefined.

### 4.3.8.2 Extract unsigned immediate

#### extrui \$rta,\$rsa,shift,nbits

| 31 | 20 19 10 | 5 15 12 11 | 1 10 6 | 5 4    | 0 |
|----|----------|------------|--------|--------|---|
| OP | RTA      | RSA /      | SHIFT  | / NBIT | S |

The general-purpose register RTA is set to the result of right shifting the contents of general-purpose register RSA by the amount specified by the 5 bits of the immediate SHIFT, and then extracting the lowest NBITS of the result. Os are shifted in to the high bits of the result

The behavior when NBITS is 0 is undefined. The value when the shift + NBITS is greater than 32 is undefined.



### 4.3.8.3 Extract signed

### extrs \$rta,\$rsa,\$rsb,nbits

| 31 | 20 19 16 | 15 12 | 11 8 | 7 5 | 4 0   |   |
|----|----------|-------|------|-----|-------|---|
| OP | RTA      | RSA   | RSB  | /// | NBITS | 1 |

RTA 
$$\leftarrow$$
 signextend( ([RSA]  $>>$  [RSB]<sub>4:0</sub>)<sub>NBITS-1:0</sub> )

The general-purpose register RTA is set to the result of right shifting the contents of general-purpose register RSA by the amount specified by the lowest 5 bits the general-purpose register RSB, and then extracting the lowest NBITS of the result and sign-extending it to 32 bits by copying the NBITS-1 bit.

The behavior when NBITS is 0 is undefined. The value when the shift + NBITS is greater than 32 is undefined.

### 4.3.8.4 Extract signed immediate

### extrsi \$rta,\$rsa,shift,nbits

| 31 | 20 19 16 | 15 12 | 11 10   | 6 5 4 | 0     |
|----|----------|-------|---------|-------|-------|
| OP | RTA      | RSA   | / SHIFT | /     | NBITS |

The general-purpose register RTA is set to the result of right shifting the contents of general-purpose register RSA by the amount specified by the 5 bits of the immediate SHIFT, and then extracting the lowest NBITs of the result and sign-extending it to 32 bits by copying the NBITS-1 bit.

The behavior when NBITS is 0 is undefined. The value when the shift + NBITS is greater than 32 is undefined.



### 4.3.9 Bit/Byte Instructions

### 4.3.9.1 Swap byte

### swap \$rta,\$rsa

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RTA      | RSA   | /// |   |

```
temp \leftarrow [RSA]
RTA \leftarrow temp<sub>7:0</sub> . temp<sub>15:8</sub> . temp<sub>23:16</sub> . temp<sub>31:24</sub>
```

The general-purpose register RTA is set to the value of general-purpose register RSA with bytes in reverse order.

### 4.3.9.2 Reverse bits

### rev \$rta,\$rsa

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | ///  |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSA}] \\ \text{for( i in 0:31 )} \\ \text{res}_i \leftarrow \text{temp}_{^{31-i}} \\ \text{RTA} \leftarrow \text{res} \end{array}
```

The general-purpose register RTA is set to the value of general-purpose register RSA with bits in reverse order



## 4.3.10 Count Instructions

### 4.3.10.1 Count non-zero bytes

### countnzb \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | 2 11 8 | 8 7 | 0 |
|----|----|-------|-------|--------|-----|---|
| OP |    | RTA   | RSA   | RSB    | /// |   |

```
tempA \leftarrow [RSA]

tempB \leftarrow [RSB]

res \leftarrow 0

for( i in 0:3 )

if( tempA8*i+7:8*i \neq 0 && tempB8*i+7:8*i \neq 0)

res \leftarrow res + 1

RTA \leftarrow res
```

The general-purpose register RTA is set to the number of non-zero bytes in the value produced by bit-wise and-ing general-purpose registers RSA and RSB.

#### **4.3.10.2 Count set bits**

## countsb \$rta,\$rsa

| 31 2 | 0 19 16 | 15 12 | 11 0 |
|------|---------|-------|------|
| OP   | RTA     | RSA   | ///  |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSA}] \\ \text{res} \leftarrow 0 \\ \text{for(i in 0:31)} \\ \text{res} \leftarrow \text{res} + \text{temp}_i \\ \text{RTA} \leftarrow \text{res} \end{array}
```

The general-purpose register RTA is set to the total number of 1 bits in the value of general-purpose register RSA.

### 4.3.10.3 Count leading zero bits

### countlz \$rta,\$rsa

| 31 | 20 19 16 | 5 15 12 | 11  | 0 |
|----|----------|---------|-----|---|
| OP | RTA      | RSA     | /// |   |



 $\begin{array}{l} \mathsf{temp} \leftarrow [\mathsf{RSA}] \\ \mathsf{res} \leftarrow 0 \\ \mathsf{for}(\ \mathsf{i}\ \mathsf{in}\ 31:0\ ) \\ \mathsf{if}(\ \mathsf{temp_i} \neq 0b\ ) \\ \mathsf{break}; \\ \mathsf{res} \leftarrow \mathsf{res} + 1 \\ \mathsf{RTA} \leftarrow \mathsf{res} \end{array}$ 

The general-purpose register RTA is set to the number of leading 0 bits in the value of general-purpose register RSA.

### 4.3.10.4 Count leading sign bits

### countls \$rta,\$rsa

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | ///  |

```
\begin{array}{l} \mathsf{temp} \leftarrow [\mathsf{RSA}] \\ \mathsf{sign} \leftarrow \mathsf{temp_{31}} \\ \mathsf{res} \leftarrow 1 \\ \mathsf{for(iin 30:0)} \\ \mathsf{if(temp_i \neq sign)} \\ \mathsf{break;} \\ \mathsf{res} \leftarrow \mathsf{res} + 1 \\ \mathsf{RTA} \leftarrow \mathsf{res} \end{array}
```

The general-purpose register RTA is set to the number of leading bits (after and not including the sign bit) in the value of general-purpose register RSA that are equal to its sign bit.

### 4.3.10.5 Count trailing zero bits

### counttz \$rta,\$rsa

| 31 20 | 19 16 | 15 12 | 11  | 0 |
|-------|-------|-------|-----|---|
| OP    | RTA   | RSA   | /// |   |

```
\begin{array}{l} \mathsf{temp} \leftarrow [\mathsf{RSA}] \\ \mathsf{res} \leftarrow 0 \\ \mathsf{for}(\ \mathsf{i}\ \mathsf{in}\ \mathsf{0:31}\ ) \\ \mathsf{if}(\ \mathsf{temp_i} \neq \mathsf{0b}\ ) \\ \mathsf{break}; \\ \mathsf{res} \leftarrow \mathsf{res} + 1 \\ \mathsf{RTA} \leftarrow \mathsf{res} \end{array}
```

The general-purpose register RTA is set to the number of trailing 0 bits in the value of general-purpose register RSA.



## 4.3.11 Saturating Instructions

### 4.3.11.1 Add saturating

#### adds \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 0 |
|----|----------|-------|------|-----|
| OP | RTA      | RSA   | RSB  | /// |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSA}] \, + [\text{RSB}] \\ \text{if( temp } < -2147483648 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp } > 2147483647 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the sum of the 32 bits of general-purpose registers RSA and RSB, saturated to 32 bits.

### 4.3.11.2 Add saturating immediate

#### addsi \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | RSA   | NUM  |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSA}] + \text{NUM} \\ \text{if( temp } < -2147483648 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp } > 2147483647 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the sum of the 32 bits of general-purpose registers RSA with the sign-extended immediate NUM, saturated to 32 bits.



### 4.3.11.3 Subtract from saturating

### subfs \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | 11 8 | 7   | ) |
|----|----|-------|-------|------|-----|---|
| OP |    | RTA   | RSA   | RSB  | /// |   |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSB}] - [\text{RSA}] \\ \text{if( temp < -2147483648 )} \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp > 2147483647 )} \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the value of the 32 bits of general-purpose registers RSA subtracted from the 32 bits of RSB, saturated to 32 bits.

### 4.3.11.4 Subtract from saturating immediate

#### subfsi \$rta,\$rsa,num

| 31 | 20 19 | 16 15 12 | 2 11 | 0 |
|----|-------|----------|------|---|
| OP | RTA   | A RSA    | NUM  |   |

```
\begin{array}{l} \text{temp} \leftarrow \text{NUM - [RSA]} \\ \text{if( temp < -2147483648 )} \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp > 2147483647 )} \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the value of the 32 bits of general-purpose registers RSA subtracted from the sign-extended immediate NUM, saturated to 32 bits.



4.3.11.5 Shift left saturating

## shls \$rta,\$rsa,\$rsb

| 31 | 20 | 19 16 | 15 12 | <br>1 8 | 7 0 |   |
|----|----|-------|-------|---------|-----|---|
| OP |    | RTA   | RSA   | RSB     | /// | 1 |

```
\begin{array}{l} \text{temp} \leftarrow [\text{RSA}] << [\text{RSB}]_{4:0} \\ \text{if( temp } < -2147483648 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp } > 2147483647 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the value of the 32 bits of general-purpose registers RSA shifted by the lower 5 bits of RSB, saturated to 32 bits.

### 4.3.11.6 Shift left saturating immediate

### shlsi \$rta,\$rsa,shift

| 31 | 20 19 16 | 15 12 11 | 10 6  | 5 0 |
|----|----------|----------|-------|-----|
| OP | RTA      | RSA /    | SHIFT | /// |

```
\begin{array}{l} \text{temp} \leftarrow \texttt{[RSA]} << \texttt{SHIFT} \\ \text{if( temp } < -2147483648 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow -2147483648 \\ \text{else if( temp } > 2147483647 \ ) \\ \text{CA} \leftarrow 1 \\ \text{RTA} \leftarrow 2147483647 \\ \text{else} \\ \text{CA} \leftarrow 0 \\ \text{RTA} \leftarrow \text{temp} \end{array}
```

The general-purpose register RTA is set to the value of the 32 bits of general-purpose register RSA shifted by SHIFT, saturated to 32 bits.



### 4.3.11.7 Multiply saturating

### mulsat \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 0 |
|----|----------|-------|------|-----|
| OP | RTA      | RSA   | RSB  | /// |

```
temp \leftarrow signed([RSA]<sub>15:0</sub>)* signed([RSB]<sub>15:0</sub>)*2 if( temp > 2147483647 )  
CA \leftarrow 1  
RTA \leftarrow 2147483647 else  
CA \leftarrow 0  
RTA \leftarrow temp
```

The general-purpose register RTA is set to the 32-bit result of doing a multiply of the lower 16 bits of RSA and RSB, both treated as signed numbers, times 2, saturated to 32 bits.

### 4.3.11.8 Saturate word/half-word/byte

### sat md sz \$rta,\$rsa

| 31 | 20 | 19 16 | 15 12 | 11  | 3   | 2  | 1 | 0  |  |
|----|----|-------|-------|-----|-----|----|---|----|--|
| OP |    | RTA   | RSA   | /// | -IN | 1D | / | SZ |  |

```
\mathsf{temp} \leftarrow \mathsf{RSA}
if(MD = 0)
if(SZ = 1)
       if( temp < -32768 )
          CA \leftarrow 1
       RTA \leftarrow -32768 else if( temp > 32767 )
          CA \leftarrow 1
          RTA ← 32767
       else
          CA \leftarrow 0
          RTA \leftarrow temp
   else
       if( temp < -128 )
          CA \leftarrow 1
       RTA \leftarrow -128 else if( temp > 127 )
          \mathsf{CA} \,\leftarrow\, 1
          RTA \leftarrow 127
       else
          CA \leftarrow 0
          RTA \leftarrow temp
else
   if(temp < 0)
      CA \leftarrow 1
```



 $\begin{array}{l} \mathsf{RTA} \leftarrow 0 \\ \mathsf{else} \\ \mathsf{if}(\ \mathsf{SZ} = 1\ ) \\ \mathsf{if}(\ \mathsf{temp} > 65535\ ) \\ \mathsf{CA} \leftarrow 1 \\ \mathsf{RTA} \leftarrow 65535 \\ \mathsf{else} \\ \mathsf{CA} \leftarrow 0 \\ \mathsf{RTA} \leftarrow \mathsf{temp} \\ \mathsf{else} \\ \mathsf{if}(\ \mathsf{temp} > 255\ ) \\ \mathsf{CA} \leftarrow 1 \\ \mathsf{RTA} \leftarrow 255 \\ \mathsf{else} \\ \mathsf{CA} \leftarrow 0 \\ \mathsf{RTA} \leftarrow \mathsf{temp} \end{array}$ 

The general-purpose register RTA is set to the value of general-purpose register RSA, saturated to 16/8 bits based on the SZ bits using unsigned or signed saturation based on MD bit

In the assembler, the mnemonics  $sat_md_h/sat_md_b$  are used for SZ=1/0. The mnemonics  $sat_m sz/sat_s sz$  are used for MD=1/0.



### 4.3.12 Comparison and conditional selection instructions

### **4.3.12.1 Comparison**

### rc\_lw\_tn\_ccond\_np \$rta,\$rsa,\$rsb

| 31 | 20 19 1 | 6 15 12 | 11 8 | 7 6 | 5 3   | 2  | 1 0   |
|----|---------|---------|------|-----|-------|----|-------|
| OP | RTA     | RSA     | RSB  | /// | CCOND | TN | LW NP |

```
if ( TN = 0 )
{
    cc = [CCOND]1:0
    if( cc = 00b )
        cond \( - [RSA] = [RSB] \)
    else if( cc = 01b )
        cond \( - [RSA] < [RSB] \)
    else if( cc = 10b )
        cond \( - [RSA] > [RSB] \)
    cond = cond \( - [CCOND]_2 \)
}
else
{
    cc = [CCOND]1:0
    if( cc = 00b )
        cond \( - [RSA] = [RSB] \)
    else if( cc = 01b )
        cond \( - [RSA] <_u [RSB] \)
    else if( cc = 10b )
        cond \( - [RSA] >_u [RSB] \)
    cond \
```

The general-purpose register RTA is set to the comparison of the contents of general-purpose registers RSA and RSB and the carry bit. The carry bit is set to 1 if this comparison generates true, otherwise 0. In 32-bit architecture, the LW field is always 1(word).

If NP is 0 the result written into RTA is -1 if CA is set.

If NP is 1 the result written into RTA is 1 if CA is set.

#### Accumulate

In the assembler, the mnemonics  $rc_w_s_{cond_np} / rc_w_u_{cond_np}$  are used for TN=0/1. The mnemonics  $rc_w_t_{eq_np} / rc_w_t_{lt_np} / rc_w_t_{gt_np}$  are used for CCOND=00 /01/11. The mnemonics  $rc_w_t_{eq_np}$  are used for NP=1/0.



### 4.3.12.2 Select

### sel \$rta,\$rsa,\$rsb

| 31 | 20 19 16 | 15 12 | 11 8 | 7 0 |
|----|----------|-------|------|-----|
| OP | RTA      | RSA   | RSB  | /// |

 $RTA \leftarrow if(CA = 1b)[RSA]else[RSB]$ 

Selection from RSA and RSB into RTA depending on current CA value.

### 4.3.12.3 Select immediate

## seli \$rta,\$rsa,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RTA      | RSA   | NUM |   |

RTA  $\leftarrow$  if( CA = 1b ) [RSA] else NUM

Selection from RSA and the sign-extended value of the immediate NUM into RTA depending on current CA value.



,

### 4.3.13 Load/Store Instructions

### **4.3.13.1 Load Long**

#### ldil \$rta,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | ASA   | NUM  |

$$[\mathsf{RTA+1}].[\mathsf{RTA}] \leftarrow \mathsf{MEM}(\ [\mathsf{ASA}] + \mathsf{NUM}\ )$$

Load the general-purpose register pair RTA with the 64-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM. RTA must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.

### 4.3.13.2 Load long and Update

### ldul \$rta,\$aua,num

| 31 2 | 0 19 16 | 15 12 | 11 0 |  |
|------|---------|-------|------|--|
| OP   | RTA     | AUA   | NUM  |  |

Load the general-purpose register pair RTA with the 64-bit value stored in memory at the address in AUA. Increment AUA by the sign-extended value of the NUM. RTA must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.



## **4.3.13.3 Store Long**

### stil \$rsc,\$asa,num

| 31 | 20 | 16  | 15 12 | 11  | 0 |
|----|----|-----|-------|-----|---|
| OP |    | RSC | ASA   | NUM |   |

$$MEM( [ASA] + NUM ) \leftarrow [RSC+1].[RSC]$$

Store the 64-bit contents of general-purpose register pair RSC to the address in ASA incremented by the sign-extended value of the immediate NUM. RSC must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.

### 4.3.13.4 Store long and Update

#### stul \$rsc,\$aua,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RSC      | AUA   | NUM |   |

$$\begin{array}{l} \mathsf{MEM}(\ [\mathsf{AUA}]\ ) \leftarrow [\mathsf{RSC}+1].[\mathsf{RSC}] \\ \mathsf{AUA} \leftarrow [\mathsf{AUA}]\ + \ \mathsf{NUM} \end{array}$$

Store the 64-bit contents of general-purpose register pair RSC to the address in AUA. Increment AUA by the sign-extended value of the NUM. RSC must be an even register address.

The results of this operation are undefined if the address is not 8B aligned.



## 4.3.13.5 Load word

### ldiw \$rta,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | ASA   | NUM  |

RTA 
$$\leftarrow$$
 MEM( [ASA] + NUM )

Load the general-purpose register RTA with the 32-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM.

The results of this operation are undefined if the address is not 4B aligned.

### 4.3.13.6 Load word and Update

#### lduw \$rta,\$aua,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RTA      | AUA   | NUM |   |

RTA 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the general-purpose register RTA with the 32-bit value stored in memory at the address in AUA. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned.



## 4.3.13.7 Store word

### stiw \$rsc,\$asa,num

| 31 | 20 | 16  | 15 12 | 11  | 0 |
|----|----|-----|-------|-----|---|
| OP |    | RSC | ASA   | NUM |   |

$$MEM( [ASA] + NUM ) \leftarrow [RSC]$$

Store the 32 bits contents of general-purpose register RSC to the memory at the address in ASA incremented by the sign-extended value of the immediate NUM.

The results of this operation are undefined if the address is not 4B aligned.

### 4.3.13.8 Store word and Update

#### stuw \$rsc,\$aua,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RSC      | AUA   | NUM |   |

$$\begin{array}{l} \mathsf{MEM}(\ [\mathsf{AUA}]\ ) \leftarrow [\mathsf{RSC}] \\ \mathsf{AUA} \leftarrow [\mathsf{AUA}]\ +\ \mathsf{NUM} \end{array}$$

Store the 32 bits of contents of general-purpose register RSC to the address in AUA. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 4B aligned.



### 4.3.13.9 Load Half-word

### ldih \$rta,\$asa,num

| 31 | 20 19 16 | 5 15 12 | 11 0 |
|----|----------|---------|------|
| OP | RTA      | ASA     | NUM  |

$$RTA \leftarrow MEM([ASA] + NUM)$$

Load the general-purpose register RTA with the 16-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM, zero-extended to 32 bits.

The results of this operation are undefined if the address is not 2B aligned.

### 4.3.13.10 Load half-word and Update

#### lduh \$rta,\$aua,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RTA      | AUA   | NUM |   |

RTA 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the general-purpose register RTA with the 16-bit value stored in memory at the address in AUA, zero-extended to 32 bits. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 2B aligned.



## 4.3.13.11 Load Signed Half-word

### ldish \$rta,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | ASA   | NUM  |

$$RTA \leftarrow MEM([ASA] + NUM)$$

Load the general-purpose register RTA with the 16-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM, sign-extended to 32 bits.

The results of this operation are undefined if the address is not 2B aligned.

### 4.3.13.12 Load signed half-word and Update

#### ldush \$rta,\$aua,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RTA      | AUA   | NUM |   |

RTA 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the general-purpose register RTA with the 16-bit value stored in memory at the address in AUA, sign-extended to 32 bits. Increment AUA by the sign-extended value of the immediate NUM.

The results of this operation are undefined if the address is not 2B aligned.



## 4.3.13.13 Store Half-word

## stih \$rsc,\$asa,num

| 31 | 20 | 16  | 15 12 | 11  | 0 |
|----|----|-----|-------|-----|---|
| OP |    | RSC | ASA   | NUM |   |

$$MEM( [ASA] + NUM ) \leftarrow [RSC]_{15:0}$$

Store the lower 16 bits of value stored in the general-purpose register RSC to the address in ASA incremented by the sign-extended value of the immediate NUM.

The results of this operation are undefined if the address is not 2B aligned.

## 4.3.13.14 Store half-word and Update

#### stuh \$rsc,\$asa,num

| 31 | 20 19 16 | 15 12 | 11  | 0 |
|----|----------|-------|-----|---|
| OP | RSC      | AUA   | NUM |   |

$$\begin{array}{l} \mathsf{MEM}\big( \ [\mathsf{AUA}] \ \big) \leftarrow [\mathsf{RSC}]_{15:0} \\ \mathsf{AUA} \leftarrow [\mathsf{AUA}] \ + \ \mathsf{NUM} \\ \end{array}$$

Store the lower 16 bits of value stored in the general-purpose register RSC to the address in AUA. Increment AUA by the sign-extended value of the NUM.

The results of this operation are undefined if the address is not 2B aligned.



## 4.3.13.15 Load Byte

## ldib \$rta,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | ASA   | ///  |

RTA 
$$\leftarrow$$
 MEM( [ASA] + NUM )

Load the general-purpose register RTA with the 8-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM, zero-extended to 32 bits.

## 4.3.13.16 Load byte and Update

## ldub \$rta,\$aua,num

| 31 | 20 19 16 |     | 11 0 |
|----|----------|-----|------|
| OP | RTA      | AUA | NUM  |

RTA 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the general-purpose register RTA with the 8-bit value stored in memory at the address in AUA, zero-extended to 32 bits. Increment AUA by the sign-extended value of the NUM value.



## 4.3.13.17 Load Signed Byte

## ldisb \$rta,\$asa,num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | RTA      | ASA   | NUM  |

RTA 
$$\leftarrow$$
 MEM( [ASA] + NUM )

Load the general-purpose register RTA with the 8-bit value stored in memory at the address in ASA incremented by the sign-extended value of the immediate NUM, sign-extended to 32 bits.

## 4.3.13.18 Load signed byte and Update

## ldusb \$rta,\$aua,num

| 31 | 20 19 16 |     | 11 0 |
|----|----------|-----|------|
| OP | RTA      | AUA | NUM  |

RTA 
$$\leftarrow$$
 MEM( [AUA] )  
AUA  $\leftarrow$  [AUA] + NUM

Load the general-purpose register RTA with the 8-bit value stored in memory at the address in AUA, sign-extended to 32 bits. Increment AUA by the sign-extended value of the NUM value.



## **4.3.13.19** Store Byte

## stib \$rsc,\$asa,num

| 31 | 20 10 | 5 15 12 | 11 0 |
|----|-------|---------|------|
| OP | RSC   | ASA     | NUM  |

$$MEM( [ASA] + NUM ) \leftarrow [RSC]_{7:0}$$

Store the lower 8 bits of value stored in the general-purpose register RSC to the address in ASA incremented by the sign-extended value of the immediate NUM.

## 4.3.13.20 Store byte and Update

## stub \$rsc,\$aua,num

| 31 | 20 19 16 |     | 11 0 |
|----|----------|-----|------|
| OP | RSC      | AUA | NUM  |

MEM( [AUA] ) 
$$\leftarrow$$
 [RSC]<sub>7:0</sub>  
AUA  $\leftarrow$  [AUA] + NUM

Store the lower 8 bits of value stored in the general-purpose register RSC to the address in AUA. Increment AUA by the sign-extended value of the NUM.



# 5 Vector Unit

#### 5.1 Overview

The vector unit extension specified in this chapter uses operations that perform on vectors fixed length.

The current version is designed to have vectors of length 16B, but the extension is designed to allow for future versions to have larger lengths, and be backward compatible.

This chapter describes the instructions and state used by the vector unit.

## **5.2 Vector Registers**

## **5.2.1** Vector register

There are 16 16B registers, written as \$v0...\$v15. Future versions of the architecture may support longer vector lengths.

## **5.2.2** Vector Accumulator register

There are one 320-bit (use as 8 40bits or 16 20bits) vector accumulator register, call ACC.

## 5.2.3 Vector Column Accumulator register

There are one 196-bit (use as 8 8+16 bits or 16 4+8 bits) vector column accumulator register, it is a hidden register, call CACC. Use CACC register and VTA put together a complete column accumulator (8 40-bit or 16 20-bit).

## 5.3 Fields

## 5.3.1 Vector Rounding Model field

| 31 20 | 19 18 17 16 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |  |
|-------|-------------------------|-----------|-------|-----|-------|--|
| OP    | ///                     | ///       | VRM   | IT  | ///   |  |

The vector rounding model is used to choose rounding model when calculated fix-point decimals multiply. When VRM(2) is 0, mean rounding model is from FIXCR register, else rounding model is decided by VRM(1:0).

The 3 bits of the rounding mode control are interpreted as:



- 000: Use the VRM bits from the FIXCR Register
- 100: Round to nearest, half to even
- 101: Round to  $-\infty$
- 110: Round to  $+\infty$
- 111: Round to 0

In the assembler, the mnemonics  $op_it_rdyn/op_it_rzero/op_it_rdown/op_it_rup/op_it_rnear$  are used for dynamic/nearest/zero/negative infinity/positive infinity (i.e. VRM = 0/4/5/6/7) variants of the operation op with size type it. If no variant is specified, round to nearest is assumed.

## 5.3.2 Fix-point decimals field

The vector fix-point decimals field is used with vector calculate type operations. It specifies the type of calculate that are operated on.

| 31 | 20 19 18 17 16 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 0   |
|----|----------------------------|-----------|-------|-------------|
| OP | ///                        | ///       | ///   | /// FIX /// |

- 0: fix-point integer.
- 1: fix-point decimals.

## **5.3.3** Integer Element Type

The vector integer element type IT field is used with vector integer operations. It specifies the size of the elements that are operated on.

| 31 20 | 19 | 5 | 4  | 3 | 0 |   |
|-------|----|---|----|---|---|---|
| OP    |    |   | IT |   |   | Ī |

The bit encodings are:

- 00: byte.
- 01: half.
- 10: word.

Not all types are supported by all integer operations; unless otherwise specified, long is not supported.

In the assembler, the suffix \_b/\_h/\_w is appended to the operation depending on IT=00/01/10.



5.4 Vector Instructions

In the following instruction description: VSA & VSB mean vector source register, VTA mean vector target register, VUD mean vector update register, VSD mean vector store destination register.

In the following instruction description use variable IL mean loop times, and variable EL mean elements length. [VSA]<sub>i</sub> mean i in elements. VSA<sub>i</sub> mean i in bit.

#### 5.4.1 Arithmetic Instructions

#### 5.4.1.1 Vector Add

#### vadd it sat \$vta,\$vsa,\$vsb

| 31 | 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 | 0   |
|----|----|-------------|-------------|-----------|-------|-----|-----|-----|
| OP |    | VTA         | VSA         | VSB       | ///   | IT  | /// | SAT |

```
if( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    v ← [VSA]i + [VSB]i
    if( SAT = 0b )
        [VTA]i ← V
    else
        [VTA]i ← Saturate16(V)</pre>
```

Element-wise addition of the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte]. The value of the result may be saturated if SAT=1.

In the assembler, the mnemonics vadd\_it\_lower/ vadd\_it\_sat are used for SAT=0/1. The mnemonic vadd it is equivalent to vadd it lower.

#### 5.4.1.2 Vector Subtract

#### vsub it sat \$vta,\$vsa,\$vsb





If( IT = 10b )
 IL = 4
else if( IT = 01B)
 IL = 8
else
 IL = 16
for( i = 0; i < IL; i++ )
 v ← [VSA]; - [VSB];
 if( SAT = 0b )
 [VTA]; ← v
 else
 [VTA]; ← Saturate16(v)</pre>

Element-wise subtraction of the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte]. The value of the result may be saturated if SAT=1.

In the assembler, the mnemonics  $vsub_it_lower/vsub_it_sat$  are used for SAT=0/1. The mnemonic  $vsub_it$  is equivalent to  $vsub_it_lower$ .

#### **5.4.1.3 Vector Absolute Difference**

## vdiff it sat \$vta,\$vsa,\$vsb

| 3 | 1 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 | 0   |
|---|------|-------------|-------------|-----------|-------|-----|-----|-----|
|   | OP   | VTA         | VSA         | VSB       | ///   | IT  | /// | SAT |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    V ← |[VSA]<sub>i</sub> - [VSB]<sub>i</sub>|
    if( SAT = 0b )
        [VTA]<sub>i</sub> ← V
    else
        [VTA]<sub>i</sub> ← Saturate<sub>16</sub>(v)
```

Element-wise absolute of the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte]. The value of the result may be saturated if SAT=1. In the unsaturated case the difference is an unsigned number.

In the assembler, the mnemonics <code>vdiff\_it\_lower/vdiff\_it\_sat</code> are used for SAT=0/1. The mnemonic <code>vdiff\_it</code> is equivalent to <code>vdiff\_it</code> lower.



## 5.4.2 Min/Max Instructions

#### **5.4.2.1 Vector Minimum**

## vmin\_it\_md \$vta,\$vsa,\$vsb

| 3 | 31 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2  | 1 0 |  |
|---|-------|-------------|-------------|-----------|-------|-----|----|-----|--|
|   | OP    | VTA         | VSA         | VSB       | ///   | IT  | MD | /// |  |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    if( MD = 0b )
       [VTA]<sub>i</sub> ← if( [VSA]<sub>i</sub> < [VSB]<sub>i</sub> ) [VSA]<sub>i</sub> else [VSB]<sub>i</sub>
    else
       [VTA]<sub>i</sub> ← if( unsigned [VSA]<sub>i</sub> < unsigned [VSB]<sub>i</sub> ) [VSA]<sub>i</sub> else [VSB]<sub>i</sub>
```

This instruction finds the smaller value for each element of vector registers VSA and VSB, and writes the results of each element to VTA, where the elements are assumed to be integers of a size identified by IT [word or half or byte]. The comparison will be signed or unsigned depending on MD.

In the assembler, the mnemonic  $vmin_it_s/vmin_it_u$  are used for MD=0/1.  $vmin_it$  is equivalent to  $vmin_it_s$ .

### 5.4.2.2 Vector Maximum

#### vmax it md \$vta,\$vsa,\$vsb

| 31 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 0 |
|-------|-------------|-------------|-----------|-------|-----------|
| OP    | VTA         | VSA         | VSB       | ///   | IT MD /// |



This instruction finds the larger value for each element of vector registers VSA and VSB, and writes the results of each element to VTA, where the elements are assumed to be integers of a size identified by IT field [word or half or byte]. The comparison will be signed or unsigned depending on MD field.

In the assembler, the mnemonic  $vmax_it_s/vmax_it_u$  are used for MD=0/1.  $vmax_it$  is equivalent to  $vmax_it_s$ .

## **5.4.3** Logical Instructions

#### **5.4.3.1 Vector And**

## vand it \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | VSB       | ///   | IT  | ///   |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    [VTA]i ← [VSA]i & [VSB]i</pre>
```

Element-wise bitwise AND the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte].

Especially, if the 2/4 adjacent bits is not all 1 when element length is half/word, that half/word of result will not be written in the destination register.

#### **5.4.3.2 Vector Or**

#### vor it \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | VSB       | ///   | IT  | ///   |

```
If( IT = 10b )
   IL = 4
else if( IT = 01B)
   IL = 8
else
   IL = 16
for( i = 0; i < IL; i++ )</pre>
```



 $[VTA]_i \leftarrow [VSA]_i \mid [VSB]_i$ 

Element-wise bitwise OR the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte].

#### 5.4.3.3 Vector Cand

## vcand\_it \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 ( |
|----|----------------|-------------|-----------|-------|-----------|
| OP | VTA            | VSA         | VSB       | ///   | IT ///    |

```
If( IT = 10b )
   IL = 4
else if( IT = 01B)
   IL = 8
else
   IL = 16
for( i = 0; i < IL; i++ )
   [VTA]i ← ~( [VSA]i ) & [VSB]i</pre>
```

Element-wise bitwise CAND the complement of the elements of vector registers VSA with the elements of VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte].

#### **5.4.3.4 Vector Exclusive Or**

## vxor it \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | VSB       | ///   | IT  | ///   |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    [VTA]; ← [VSA]; ∧ [VSB];</pre>
```

Element-wise bitwise XOR the elements of vector registers VSA and VSB, writing the results to VTA, where the elements are integers of a size identified by IT [word or half or byte].



#### **5.4.4** Shift Instructions

#### **5.4.4.1 Vector Shift Left**

## vshl it \$vta,\$vsa,\$vsb

| 31 | 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |  |
|----|----|-------------|-------------|-----------|-------|-----|-------|--|
|    | OP | VTA         | VSA         | VSB       | ///   | IT  | ///   |  |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    [VTA]<sub>i</sub> ← [VSA]<sub>i</sub> << ([VSB]<sub>i</sub>)<sub>2+IT:0</sub>
```

Element-wise left shift of the elements of vector registers VSA by a subset of bits of VSB, writing the results to VTA, where the elements are integers of a size identified by IT. The lowest 3/4/5 bits of VSB are used, depending on whether IT [word or half or byte].

## 5.4.4.2 Vector Shift Right

#### vshr it \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | VSB       | ///   | IT  | ///   |

```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    [VTA]<sub>i</sub> ← [VSA]<sub>i</sub> >> ([VSB]<sub>i</sub>)<sub>2+IT:0</sub>
```

Element-wise logical right shift of the elements of vector registers VSA by a subset of bits of VSB, writing the results to VTA, where the elements are integers of a size identified by IT. The lowest 3/4/5 bits of VSB are used, depending on whether IT [word or half or byte]. This is a logical right shift; i.e. zeroes are shifted in.

## **5.4.4.3 Vector Shift Right Arithmetic**

vshra it \$vta,\$vsa,\$vsb



```
If( IT = 10b )
    IL = 4
else if( IT = 01B)
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    [VTA]_i \leftarrow [VSA]_i >>arith ([VSB]_i)_2+IT:0
```

Element-wise arithmetic right shift of the elements of vector registers VSA by a subset of bits of VSB, writing the results to VTA, where the elements are integers of a size identified by IT. The lowest 3/4/5 bits of VSB are used, depending on whether IT [word or half or byte]. This is an arithmetic right shift; i.e. the sign bit is shifted in.

#### 5.4.5 Multiply Instructions

## **5.4.5.1 Vector Multiply**

## vmul it sat fix vrm \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0     |
|----|----------------|-------------|-----------|-------|-----|-----------|
| OP | VTA            | VSA         | VSB       | VRM   | IT  | FIX / SAT |

```
If( IT = 01b )
  IL = 8; EL = 16
else
  IL = 16; EL = 8
for( i = 0; i < IL; i++)
  v \leftarrow [VSA]_i * [VSB]_i
if (SAT = 0b)
     if(FIX = 0b)
         [VTA]_i \leftarrow V_{(EL-1:0)}
     else
        [VTA]<sub>i</sub> \leftarrow V(2*EL-1:EL)
  else
      if(FIX = 0b)
         [VTA]_i \leftarrow Saturate_{EL}(v>>EL-1)
     else
        [VTA]_i \leftarrow Saturate_{EL}(v>>2*EL-2)
  if(\vec{v} = \vec{0})
      [CACC]<sub>i</sub> \leftarrow 0
```

Element-wise multiplication of the elements of vector registers VSA and VSB, truncate/saturate to the size of the integer identified by IT, writing the results to VTA. Where the elements are integers of a size identified by IT [half or byte]. The value of the result may be saturated if SAT=1.



This instruction supports fixed-point decimal when FIX = 1, and the Rounding mode identified by VRM field/FIXCR register.

If the result of vector register VSA and VSB is zero, we think of it as a signal to prepare for column accumulate, then this instruction will reset CACC register to all zero.

In the assembler, the mnemonics <code>vmul\_it\_lower/vmul\_it\_sat</code> are used for SAT=0/1. The mnemonic <code>vmul it</code> is equivalent to <code>vmul it</code> lower.

## 5.4.5.2 Vector Multiply Signed Double-width result

## v2mul it md2 fix vrm \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 | 1 0   |
|----|----------------|-------------|-----------|-------|-------|-------|
| OP | VTA            | VSA         | VSB       | VRM   | IT FI | X MD2 |

```
If( IT = 01b )
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    if( FIX = 0b )
        if( MD2 = 00b )
        [VTA]<sub>i</sub> ← Signed([VSA]<sub>i</sub>) * Signed([VSB]<sub>i</sub>)
        else if( MD2 = 01b )
        [VTA]<sub>i</sub> ← Signed([VSA]<sub>i</sub>) * Unsigned([VSB]<sub>i</sub>)
        else if( MD2 = 10b )
        [VTA]<sub>i</sub> ← Unsigned([VSA]<sub>i</sub>) * Signed([VSB]<sub>i</sub>)
        else if( MD2 = 11b )
        [VTA]<sub>i</sub> ← Unsigned([VSA]<sub>i</sub>) * Unsigned([VSB]<sub>i</sub>)
    if( FIX = 1b )
    [VTA]<sub>i</sub> ← Fixed([VSA]<sub>i</sub>) * Fixed([VSB]<sub>i</sub>)
```

Element-wise multiplication of the elements of vector registers VSA and VSB assuming both are signed, writing the results to [VTA]<sub>i</sub> and [VTA]<sub>i+1</sub>. The elements of the inputs are integers of a size identified by IT [half or byte], while the result is twice that size [word or half].

This instruction result is fixed-point decimal when FIX field is 1. The rounding mode is given by VRM field/FIXCR register.

#### **5.4.5.3** Vector Multiply Saturating Double-width result

## v2muls\_it\_fix\_vrm \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 | 16 15 14 13 12 | 2 11 10 9 8 | 7 6 5 | 4 3 2  | 1 0 |
|----|-------------|----------------|-------------|-------|--------|-----|
| OP | VTA         | VSA            | VSB         | VRM   | IT FIX | /// |



-p-....-y----y------y----

```
If( IT = 01b )
   IL = 8
else
   IL = 16
for( i = 0; i < IL; i++ )
   [VTA]<sub>i</sub>← Saturate<sub>IT+1</sub>( [VSA]<sub>i</sub> * [VSB]<sub>i</sub> * 2 )
```

Element-wise multiplication of the elements of vector registers VSA and VSB, multiplying by 2, and saturating, writing the results to [VTA] i and [VTA] i+1. The elements of the inputs are integers of a size identified by IT [half or byte], while the result is twice that size [word or half].

This instruction result is fixed-point decimal when FIX field is 1. The rounding mode is given by VRM field/FIXCR register.

## **5.4.6 Vector Compare Instructions**

## **5.4.6.1 Vector Compare Signed**

#### vcmps it vcond \$vta,\$vsa,\$vsb

| 31 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|-------|-------------|-------------|-----------|-------|-----|-------|
| OP    | VTA         | VSA         | VSB       | ///   | IT  | VCOND |

```
If( IT = 10b )
    IL = 4
    EL = 32
else if( IT = 01b)
    IL = 8
    EL = 16
else
    IL = 16
    EL = 8
for( i = 0; i < IL; i++ )
    Cc = [VCOND]1:0
    if( cc = 00b )
        VTAi*EL = [VSA]i = [VSB]i
    else if( cc = 01b )
        VTAi*EL = [VSA]i < [VSB]i
    else if( cc = 10b )
        VTAi*EL = [VSA]i > [VSB]i
    cond = cond ^ [VCOND]2
```

Element-wise comparison the elements of vector registers VSA and VSB for the condition specified by VCOND, writing the results to vector register VTA, where the input elements are treated as signed integers of a size identified by IT [word or half or byte].

In the assembler, the mnemonics  $vcmps_it_eq/vcmps_it_lt/vcmps_it_gt/vcmps_it_ne/vcmps_it_ge/vcmps_it_le are used for VCOND=<math>0/1/2/4/5/6$ .



## 5.4.6.2 Vector Compare Unsigned

## vcmpu it vcond \$vta,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | VSB       | ///   | IT  | VCOND |

```
If( IT = 10b )
    IL = 4
    EL = 32
else if( IT = 01b)
    IL = 8
    EL = 16
else
    IL = 16
    EL = 8
for( i = 0; i < IL; i++ )
    CC = [VCOND]<sub>1:0</sub>
    if( cc = 00b )
        VTA<sub>i*EL</sub> = [VSA]<sub>i</sub> = [VSB]<sub>i</sub>
    else if( cc = 01b )
        VTA<sub>i*EL</sub> = [VSA]<sub>i</sub> < [VSB]<sub>i</sub>
    else if( cc = 10b )
        VTA<sub>i*EL</sub> = [VSA]<sub>i</sub> > [VSB]<sub>i</sub>
    cond = cond ^ [VCOND]<sub>2</sub>
```

Element-wise comparison the elements of vector registers VSA and VSB for the condition specified by VCOND, writing the results to vector register VTA, where the input elements are treated as signed integers of a size identified by IT [word or half or byte].

In the assembler, the mnemonics  $vcmpu\_it\_eq/vcmpu\_it\_lt/vcmpu\_it\_gt/vcmpu\_it\_ne/vcmpu$  it ge/vcmpu it le are used for VCOND=0/1/2/4/5/6.

#### 5.4.6.3 Vector Select

### vsel it \$vud,\$vsa,\$vsb



Element-wise selection between the elements of vector registers VUD and VSA, depending on whether the corresponding bit of the vector register VSB is true or false, and write the results to VUD, where the elements are integers of a size identified by IT [word or half or byte].

#### 5.4.7 Vector Conversion Instructions

## **5.4.7.1 Vector Unpack**

## vunpack it unpack \$vta,\$vsa

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0  |
|----|----------------|-------------|-----------|-------|-----|--------|
| OP | VTA            | VSA         | ///       | ///   | IT  | UNPACK |

```
If( IT = 01b )
    IL = 8
else
    IL = 16
for( i = 0; i < IL; i++ )
    if( PACK = 000b )
       [VTA+1]i, [VTA]i ← SignExtend<sub>IT+1</sub>( [VSA]i )
    else if( PACK = 001b )
       [VTA+1]i, [VTA]i ← ZeroExtend<sub>IT+1</sub>( [VSA]i )
else if( PACK = 100b )
    [VTA+1]i, [VTA]i ← ZeroPad<sub>IT+1</sub>( [VSA]i )
```

Copy the elements of vector registers VSA to vector register VTA, where the elements are integers of size identified by IT [byte or half], and are extended to twice the width prior to writing to VTA. The extension is controlled by the PACK field.

In the assembler, the mnemonics vunpack\_it\_sign/vunpack\_it\_zero/vunpack\_it\_upper is used for UNPACK=0/1/4.

#### 5.4.7.2 Vector Pack

#### vpack it pack \$vta,\$vsa

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | VSA         | ///       | ///   | IT  | PACK  |

```
If( IT = 10b )
   IL = 4
else
   IL = 8
for( i = 0; i < IL; i++ )
   if( PACK = 000b )</pre>
```



Copy the elements of vector registers VSA to vector register VTA, where the elements are integers of size identified by IT [word or half], and are converted to half the width prior to writing to VTA. The method by which they are converted is controlled by the PACK field.

In the assembler, the mnemonics <code>vpack\_it\_lower/ vpack\_it\_sat/ vpack\_it\_lsatu/ vpack\_it\_satc/ vpack\_it\_rnear/ vpack\_it\_rzero/ vpack\_it\_rdown/ vpack\_it\_up to indicated PACK=0/1/2/3/4/5/6/7.</code>

#### **5.4.8** Vector Element Instructions

#### 5.4.8.1 Vector Broadcast

#### vbrd it \$vta,\$rsa

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VTA            | RSA         | ///       | ///   | IT  | ///   |

```
If( IT = 10b )
    IL = 4
    EL = 32
else if( IT = 01B)
    IL = 8
    EL = 16
else
    IL = 16
    EL = 8
for( i = 0; i < IL; i++ )
    [VTA]i ← RSAEL:0</pre>
```

Copy the value in general-purpose register RSA to the elements of the vector register VTA. The value is truncated to match the size of the elements as identified by IT [word or half or byte].



## 5.4.8.2 Vector Set from GPR

## vsetr it \$vta,\$rsa,\$rsb

| 31 | 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----|-------------|-------------|-----------|-------|-----|-------|
|    | OP | VTA         | RSA         | RSB       | ///   | IT  | ///   |

 $VTA_{[RSB]} \leftarrow [RSA]$ 

Copy the value in general-purpose register RSA to the position in vector register VTA identified by register RSB. The value is truncated to match the size of the elements as identified by IT.

In the assembler, the mnemonics vsetr it.

#### 5.4.8.3 GPR Set from Vector

#### rsetv it md \$rta,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 | 0   |
|----|----------------|-------------|-----------|-------|---------|-----|
| OP | RTA            | VSA         | RSB       | ///   | IT MD / | /// |

```
 \begin{array}{l} \mbox{if( MD = 0b )} \\ \mbox{RTA} \leftarrow \mbox{SignExtend}_{\mbox{IT}}(\mbox{ [VSA]}_{\mbox{[RSB]}}\mbox{ )} \\ \mbox{else} \\ \mbox{RTA} \leftarrow \mbox{ZeroExtend}_{\mbox{IT}}(\mbox{ [VSA]}_{\mbox{[RSB]}}\mbox{ )} \\ \end{array}
```

Copy the element value in vector register VSA at the position identified by register RSB to the general-purpose register RTA. The value is assumed to be an integer of size identified by IT[word or byte, half], and is sign/zero-extended to 64-bits based on the MD field.

In the assembler, the mnemonics rsetv it s/rsetv it u are used for MD=0/1.

#### **5.4.9** Vector Reorder Instructions

#### **5.4.9.1 Vector Copy**

## vcopy\_it \$vta,\$vsa

| 31 | 20 19 18 17 | 16 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|-------------|----------------|-----------|-------|-----|-------|
| OP | VTA         | VSA            | ///       | ///   | IT  | ///   |

```
If( IT = 10b )
   IL = 4
else if( IT = 01b )
```



IL = 8 else 
IL = 16 
for( i = 0; i < IL; i++) 
[VTA] $_i \leftarrow$  [VSA] $_i$ 

Copy elements of vector registers VSA to vector register VTA. The elements are integers of size given by IT [word or byte, half].

#### 5.4.9.2 Vector Tail

#### vtail it \$vta,\$vsa,\$rsb

| 31 | 20 | 19 | 18 17 | 7 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1   | 0 |
|----|----|----|-------|------|----|----|----|----|----|----|----|---|---|-----|---|---|---|---|-----|---|
| OP |    |    | VTA   |      |    | VS | SA |    |    | RS | SB |   |   | /// |   | ľ | Γ |   | /// |   |

```
If( IT = 01b )  
IL = 8  
else  
IL = 16  
for( j = 0, i = [RSB]; j < IL; I < IL; i ++, j++ )  
[VTA]_j \leftarrow [VSA]_i
```

Copy a subset of the elements of vector registers VSA to vector register VTA, where the starting position is stored in register RSB. The elements are integers of size given by IT[byte or half].

#### 5.4.9.3 Vector Spread

## vspread it \$vta,\$vsa,\$rsb

| 31 | 20 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1   | 0 |  |
|----|----|-------|----|----|----|----|----|----|----|----|---|---|---|-----|---|---|---|---|-----|---|--|
| OP |    | V     | ГΑ |    |    | VS | SA |    |    | RS | В |   |   | /// |   | ľ |   |   | /// |   |  |

```
n = 0
If( IT = 01b )
    IL = 8
else
    IL = 16
for(i = 0; i < (IL/[RSB]); i ++ )
    for(j = 0; j < [RSB]; j ++, n++ )
    [VTA]<sub>n</sub> ← [VSA]<sub>i</sub>
```

Copy (IL/ [RSB]) elements of vector registers VSA to vector register VTA, replicating each element RSB times. When [RSB] is 0, this instruction acts the same effect as NOP. The elements are integers of size given by IT [half or byte].



**5.4.9.4 Vector Duplicate** 

## vdupl it \$vta,\$vsa,\$rsb

| 31 2 | 0 19 | 9 18 17 | 16 | 15 | 14 13 | 3 12 | 11 | 10 | 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2 | 1   | 0 |
|------|------|---------|----|----|-------|------|----|----|---|---|---|-----|---|---|---|---|-----|---|
| OP   |      | VTA     |    |    | VSA   | L.   |    | RS | В |   |   | /// |   | ľ | Γ |   | /// |   |

```
If( IT = 01b )
    IL = 8
else
    IL = 16
n = 0
for(i = 0; i < (IL/[RSB]); i ++ )
    for(j = 0; j < [RSB]; j ++, n++ )
    [VTA]n ← [VSA]j</pre>
```

Make (IL/ [RSB]) copies of the [RSB] elements of vector registers VSA to vector register VTA. The elements are integers of size given by IT[byte or half].

Especially, if the 2/4 adjacent bits is not all 1 when element length is half/word, that half/word of result will not be written in the destination register.

#### 5.4.9.5 Vector Extract

## vext it ew \$vta,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 | 1 0 |
|----|----------------|-------------|-----------|-------|-------|-----|
| OP | VTA            | VSA         | RSB       | ///   | IT EW | /// |

```
If( IT = 01b )
    IL = 8
else
    IL = 16
if( EW = 0b )
    n = 0
else
    n = [RSB] - 1
for(i = 0; i < (IL/[RSB]); i ++, n += [RSB] )
    if( ew = 0 )
        [VTA]<sub>i</sub> ← [VSA]<sub>n</sub>
```

Treat the vector VSA as (IL/ [RSB]) groups of NSB elements. From each of the groups, select either the beginning or ending element of the group, and copy to VTA. The beginning/ending selection is controlled by the EW field. The elements are integers of size given by IT[byte or half]. When [RSB] is 0, this instruction acts the same effect as NOP.

In the assembler, the mnemonics vext it b/vext it e are used for EW=0/1.



#### 5.4.9.6 Vector Extract But

## vextb it ew \$vta,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 | 1 0 |
|----|----------------|-------------|-----------|-------|-------|-----|
| OP | VTA            | VSA         | RSB       | ///   | IT EW | /// |

Treat the vector VSA as (IL/ [RSB]) groups of NSB elements. From each of the groups, select all but either the beginning or ending element of the group, and copy to VTA; thus [RSB] elements from each of the NSA groups are copied to VTA. The beginning/ending selection is controlled by the EW field. The elements are integers of size given by IT[byte or half]. When [RSB] is 0/1, this instruction acts the same effect as NOP.

In the assembler, the mnemonics vextb\_it\_b/ vextb\_it\_e are used for EW=0/1.

#### 5.4.9.7 Vector De-interleave

#### vdilv it ew \$vta,\$vsa,\$rsb



Treat the vector VSA as (IL/ [RSB]) pairs of groups of RSB elements. From each pair of groups, copy one of the groups to VTA. The first/second selection is controlled by the EW field. The elements are integers of size given by IT[byte or half]. When [RSB] is 0, this instruction acts the same effect as NOP.

In the assembler, the mnemonics vdilv it b/vdilv it e are used for EW=0/1

#### 5.4.9.8 Vector Concatenate

## vconcat\_it\_ew \$vud,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 | 1 0 |
|----|----------------|-------------|-----------|-------|---------|-----|
| OP | VUD            | VSA         | RSB       | ///   | IT EW   | /// |

```
If( IT = 01b )
    IL = 8
else
    IL = 16
if (EW = 0)
    for( i = 0; i < IL; i ++ )
        if( i < [RSB] )
        [VUD]<sub>i</sub> ← [VUD]<sub>i</sub>
        else
        [VUD]<sub>i</sub> ← [VSA]<sub>i-[RSB]</sub>
else
    for( i = 0; i < IL-[RSB]; i ++ )
    [VUD]<sub>i</sub> ← [VUD]<sub>[RSB]+i</sub>
    for( m = 0; i = TL-[RSB]; i < IL; i ++; m ++ )
    [VUD]<sub>i</sub> ← [VSA]<sub>m</sub>
```

This instruction had two mode, decide by EW field:

0: Copy elements of vector registers VUD to vector register VUD, where the number of elements to be copied is [RSB]. Then copy the rest of the values from vector register VSA, starting at the beginning of VSA. Continue copying till the total number of values copied to VUD from VUD and VSA is the IL number.

1: Copy elements of vector register VUD to vector register VUD, where the number of elements to be copied is IL-[RSB], starting at [VUD] [RSB]. Then copy the rest of the values from vector register VSA, starting at the beginning of VSA. Continue copying till the total number of values copied to VUD from VUD and VSA is the IL number.

The elements are integers of size given by IT [half or byte]. In the assembler, the mnemonics  $vconcat_it_b/vconcat_it_e$  are used for EW=0/1



## 5.4.9.9 Vector Insert

## vins it \$vud,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VUD            | VSA         | RSB       | ///   | IT  | ///   |

```
If( IT = 01b )
   IL = 8
else
   IL = 16
for( i = 0; m = 0; i < IL; i ++ )
   if( i = [RSB] )
     [VUD]<sub>i</sub> = [VSA]<sub>0</sub>
else
     [VUD]<sub>i</sub> = [VUD]<sub>m</sub>
```

Copy elements of vector register VUD to VUD, where the number of elements to be copied is [RSB], then followed by an element of vector register VSA, and then copy the rest of value form vector register VUD. The elements are integers of size given by IT[byte or half].

#### 5.4.9.10 Vector Interleave

## vilv it \$vud,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 1 0 |
|----|----------------|-------------|-----------|-------|-----|-------|
| OP | VUD            | VSA         | RSB       | ///   | IT  | ///   |

```
\begin{array}{l} n = 0 \\ m = 0 \\ k = 0 \\ \\ \text{If (IT = 01b )} \\ \text{IL = 8} \\ \\ \text{else} \\ \text{IL = 16} \\ \text{for(i = 0; i < (IL/2*[RSB]); i ++ )} \\ \text{for(j = 0; j < [RSB]; j ++, n++, m++ )} \\ \text{[VUD]}_n \leftarrow \text{[VUD]}_m \\ \text{for(j = 0; j < [RSB]; j ++, n++, k++ )} \\ \text{[VUD]}_n \leftarrow \text{[VSA]}_k \end{array}
```

Copy elements of vector register VUD to VUD, where the number of elements to be copied is [RSB], then also copy [RSB] elements of vector register VSA to VUD, and repeat (IL/ 2\*[RSB]) times. The elements are integers of size given by IT[byte or half].



## **5.4.10 Vector Search Instructions**

#### **5.4.10.1 Vector Min Across**

## vmina it md \$vta,\$vsa

| 31 | 20 | 19 18 17 1 | 16 | 15 | 14 13 | 12 | 11 | 10 9 | 8 | 7 | 6   | 5 | 4 | 3 | 2  | 1 | 0   |
|----|----|------------|----|----|-------|----|----|------|---|---|-----|---|---|---|----|---|-----|
| OP |    | VTA        |    |    | VSA   |    |    | ///  |   |   | /// |   | ľ | Γ | MD | / | /// |

```
V ← [VSA]0
If( IT = 01b )
    IL = 8
else
    IL = 16
for( j = 0; j < IL; j++ )
    if( MD = 0b )
        v = min_signed(v, [VSA]<sub>j</sub>)
    else
        v = min_unsigned(v, [VSA]<sub>j</sub>)
[VTA]0 ← v
```

Treat the vector VSA of elements. From the groups, find the minimum value, and copy to VTA. The minimum is determined using signed/unsigned comparisons based on the value of MD. The elements are integers of size given by IT[byte or half].

In the assembler, the mnemonics  $vmina_it_s/vmina_it_u$  are used for MD=0/1. The mnemonic  $vmina_it$  is equivalent to  $vmina_it_s$ .

## 5.4.10.2 Vector Max Across

#### vmaxa it md \$vta,\$vsa

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 0 |
|----|----------------|-------------|-----------|-------|-----------|
| OP | VTA            | VSA         | ///       | ///   | IT MD /// |

```
v ← [VSA]0
If( IT = 1b )
    IL = 8
else
    IL = 16
for( j = 0; j < IL; j++ )
    if( MD = 0b )
       v = max_signed(v, [VSA]<sub>j</sub>)
    else
      v = max_unsigned(v, [VSA]<sub>j</sub>)
[VTA]0 ← v
```



Treat the vector VSA elements. From the groups, find the maximum value, and copy to VTA. The maximum is determined using signed/unsigned comparisons based on the value of MD. The elements are integers of size given by IT[byte or half].

In the assembler, the mnemonics  $vmaxa_it_s/vmaxa_it_u$  are used for MD=0/1. The mnemonic  $vmaxa_it$  is equivalent to  $vmaxa_it_s$ .

#### **5.4.11** Vector Filter Instructions

#### **5.4.11.1 Vector Filter Accumulator**

## vfiltc it ac \$vsd,\$vsa,\$rsb

| 3 | 1 20 | 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 | 2 | 1  | 0 |
|---|------|-------------|-------------|-----------|-------|-----|---|----|---|
|   | OP   | VSD         | VSA         | RSB       | ///   | IT  | / | AC | / |

```
if( IT = 01b )
   IL = 8
else
   IL = 16
VWD = VSA
for( i = 0; i < [RSB]; i ++ )
   SUM = AC ? [ACC]<sub>i : 0</sub>;
   for( j = 0; j < IL; j ++ )
      SUM = SUM + [VWD]<sub>j</sub> * [VSD]<sub>j</sub>
   VWD = VWD<sub>127:IL-1</sub> . (VSA+1)<sub>IL-1:0</sub>
   [ACC]<sub>i</sub> = Saturate( SUM )
VSA = VWD
```

vfiltc is a multicycle instruction of which the latency depends on repeat times given by RSB area, convolve the element of VSA against element of VSD, and write the saturated results to ACC register. Initialize sum to ACC register or zero according to AC field, the elements are signed integers of size given by IT field.

VSA field indicates the vector register couple (even-odd) including VSA and VSA+1, VSA records the filter window and VSA+1 records the next several elements for window to shift in.

At the beginning, VWD equals to VSA, after each convolve repeat, VWD is updated by shifting out the first element of VWD and shifting in the first element of VSA+1.

In the assembler, the mnemonics  $vfiltc_it_zr/vfiltc_it_ac$  are used for AC=0/1. mnemonics  $vfiltc_h_ac/vfiltc_b_ac$  are used for IT=01/00.



#### 5.4.11.2 Vector Filter

## vfiltv it vrm fix ac gl \$vud,\$vsa,\$rsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 0    |
|----|----------------|-------------|-----------|-------|--------------|
| OP | VUD            | VSA         | RSB       | VRM   | IT FIX AC GL |

```
if(IT = 01b)
  IL = 8
else
   IL = 16
VWD = VSA
for( i = 0; i < [RSB]; i ++ )
  if( AC = 1 )</pre>
    SUM = [ACC]i
   else
    SUM = 0
   for( j = 0; j < IL; j ++ )

SUM = SUM + [VWD]_j * [VUD]_j
   VWD = VWD_{127:IL-1}. (VSA+1)_{IL-1:0}
   if(fix = 1)
      if(GL = 1)
          SUM = Rounding_{IT*2}(SUM)
          [VUD+1]_i = Saturate_{IT*2}(SUM)
          SUM = Rounding<sub>IT</sub>( SUM )
[VUD+1]<sub>i</sub> = Saturate<sub>IT</sub>( SUM )
      if( GL = 1 )
          [VUD+1]_i = Saturate_{IT*2}(SUM)
      else
          [VUD+1]_i = Saturate_{IT}(SUM)
VSA = V\overline{W}D
```

vfiltv is a multicycle instruction of which the latency depends on repeat times given by RSB area, convolve the element of VSA against element of VUD, and write the saturated results to VUD+1 register. Initialize sum to ACC register or zero according to AC field, the elements are signed integer or signed fix-point decimal given by FIX field and size given by IT field, GL field decide the size of result is double or not.

VSA field indicates the vector register couple (even-odd) including VSA and VSA+1, VSA records the filter window and VSA+1 records the next several elements for window to shift in. VUD field also indicates the vector register couple like VSA, VUD will join calculation as another resource, VUD+1 is the target vector register.

At the beginning, VWD equals to VSA, after each convolve repeat, VWD is updated by shifting out the first element of VWD and shifting in the first element of VSA+1.

This instruction supports fixed-point decimal when FIX field = 1, and the rounding mode identified by VRM field/FIXCR register.



In the assembler, the mnemonics  $vfiltv_zr/vfiltv_ac$  are used for AC=0/1. The mnemonics  $vfiltv_h/vfiltv_b$  are used for IT=01/00. The mnemonics  $vfiltv_int/vfilt_fix$  are used for FIX=0/1. The mnemonics  $vfiltv_int/vfilt_fix$  are used for GL=0/1.

## 5.4.11.3 Vector Column Multiply Sum

#### vcsum it fix \$vud,\$vsa,\$vsb

| 31 | 20 1 | 19 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6   | 5 | 4 | 3 | 2   | 1 0 |  |
|----|------|-------|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|-----|-----|--|
| OP |      | V     | UD |    |    | VS | SA |    |    | VS | SB |   | V | 'RN | 1 | ľ | Γ | FIX | /// |  |

```
If( IT = 01b )
   IL = 8 EL = 16
else
   IL = 16 EL = 8
for( j = 0; j < IL; j++)
   [VTA]i,[CACC]i = [CACC]i.[VUD]i + [VSA]j * [VSB]j</pre>
```

Multiply the corresponding elements of VSA and VSB together and sum every product with the accumulator register CACC. Write the low EL bits of sum into VUD, write the rest bits to CACC. The elements are signed integers of a size identified by IT [half or byte].

This instruction result is fixed-point decimal when FIX field is 1. The rounding mode is given by VRM field/FIXCR register.

#### 5.4.11.4 Vector Column Multiply Sum Double-width

#### v2csum it fix \$vud,\$vsa,\$vsb

| 31 | 20 19 18 17 16 | 15 14 13 12 | 11 10 9 8 | 7 6 5 | 4 3 2 1 | 0   |
|----|----------------|-------------|-----------|-------|---------|-----|
| OP | VUD            | VSA         | VSB       | VRM   | IT FIX  | /// |

```
 \begin{array}{l} \mbox{If( IT = 01b )} \\ \mbox{IL = 8} \\ \mbox{else} \\ \mbox{IL = 16} \\ \mbox{for( j = 0; j < IL; j++)} \\ \mbox{[VUD]}_{i+1} \& \mbox{[VVD]}_i = \mbox{[CACC]}_i. \mbox{[VUD]}_i + \mbox{[VSA]}_j * \mbox{[VSB]}_j \\ \end{array}
```

Multiply the corresponding elements of VSA and VSB together and sum every product with the accumulator register CACC. write full saturated sum into [VUD]<sub>i</sub> and [VUD]<sub>i+1</sub>. The elements are signed integers of a size identified by IT [half or byte].

This instruction result is fixed-point decimal when FIX field is 1. The rounding mode is given by VRM field/FIXCR register.



## **5.4.12 Vector Load/Store Instructions**

#### **5.4.12.1 Load Vector**

## Ldv \$vta,\$asa,\$rsb

| 31 | 20 | 19 17 16 | 15 12 | 11 10 | 8        | 7 5 | 4 3 | 2 0 |  |
|----|----|----------|-------|-------|----------|-----|-----|-----|--|
| OP |    | VTA      | ASA   | RSB   | <b>,</b> | /// | IT  | /// |  |

```
\begin{array}{lll} addr = & [ASA] \\ for( & i = 0; & i < [RSB]; & i ++ ) \\ VTA_i \leftarrow & MEM( & addr ) \\ addr & += & bytes_{IT} \end{array}
```

Load the elements of vector register VTA with values stored in memory at the addresses starting at ASA.

## 5.4.12.2 Load Vector and Update

## Lduv \$vta,\$aua,\$rsb

| 31 | 20 19 17 16 | 15 12 | 11 10 8 | 7 5 | 4 3 | 2 0 |
|----|-------------|-------|---------|-----|-----|-----|
| OP | VTA         | AUA   | RSB     | /// | IT  | /// |

```
\begin{array}{lll} addr = & [AUA] \\ for( & i = 0; & i < [RSB]; & i ++ ) \\ VTA_i \leftarrow & MEM( & addr ) \\ addr & += & bytes_{IT} \\ AUA \leftarrow & addr \end{array}
```

Load the elements of vector register VTA with values stored in memory at the addresses starting at AUA.

#### **5.4.12.3 Store Vector**

#### Stv \$vsd,\$asa,\$rsb

| 31 | 20 | 19 17 | 16 | 15  | 12 | 11 | 10  | 8 | 7   | 5 | 4 | 3 | 2 | 0   |   |
|----|----|-------|----|-----|----|----|-----|---|-----|---|---|---|---|-----|---|
| OP |    | VSD   |    | ASA |    |    | RSB |   | /// |   | ľ | Γ |   | /// | l |

```
\begin{array}{lll} addr = & [ASA] \\ for( i = 0; i < [RSB]; i ++ ) \\ & MEM( addr ) \leftarrow VSD \\ & addr += byte_{IT} \end{array}
```



Store the elements of vector register VSD to memory at the addresses starting at ASA.

## **5.4.12.4 Store Vector and Update**

## Stuv \$vsd,\$aua,\$rsb

| 31 | 20 19 17 1 | 6 15 12 | 11 10 8 | 7 5 | 4 3 | 2 0 |
|----|------------|---------|---------|-----|-----|-----|
| OP | VSD        | AUA     | RSB     | /// | IT  | /// |

```
\begin{array}{lll} addr = & [AUA] \\ for( & i = 0; & i < [RSB]; & i ++ ) \\ & MEM( & addr ) & \leftarrow & VSD_i \\ & addr & += & bytes_{IT} \\ AUA & \leftarrow & addr \end{array}
```

Store the elements of vector register VSD to memory at the addresses starting at AUA.



# **6 Special Purpose Instructions**

## **6.1** No-op

#### nop

| 31 20 | 19 16 | 15 12 | 11 0 |
|-------|-------|-------|------|
| OP    | ///   | ///   | ///  |

Do nothing.

#### 6.2 Pre-fetch

#### Prefetch \$asa

| 31 20 | 19 16 | 15 12 | 11 0 |
|-------|-------|-------|------|
| OP    | ///   | ASA   | ///  |

If the line is not present, fetch it. If the line is already present or the address is uncacheable, this is a nop. It expects that it has read permissions to the line.

## 6.3 Data Fence

#### Fence fctl

| 31 | 20 19 | 16 15 | 12 11 | 0    |
|----|-------|-------|-------|------|
| OP |       |       | ///   | FCTL |

This instruction acts as a fence between store (containing cast-out) and following load or store. If FCTL is 01, fence following load, 10 fence following store, 11 fence following load or store. The following load or store must wait until the store data is written to memory.

In the assembler, the mnemonics fence\_load/fence\_store/fence\_both are used for FCTL=1/2/3. Fence is equivalent to fence both.



6.4 Trap

trap num

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | ///      | ///   | NUM  |

Control is transferred to the trap-handler identified by the NUM. The behavior after the trap is invoked is implementation dependent. In general, the user should assume that execution will eventually resume at the next instruction.

The various branch target registers and a subset of the GPRs will be in an undefined state after the execution of this instruction



## **6.5 Software Interrupt**

#### swi

| 31 20 | 19 16 | 15 12 | 11 0 |
|-------|-------|-------|------|
| OP    | ///   | ///   | ///  |

An interrupt/exception (SWI\_0) is generated. It will be handled by the hardware similar to other internally generated exceptions; depending on the settings of various control registers, it is possible that the interrupt is ignored and no action is taken.

The various branch target registers and a subset of the GPRs will be in an undefined state after the execution of this instruction.



# 7 Privileged State

#### 7.1 Overview

The architecture provides for user state and one or more privileged states. Each level of privilege grants access to different sets of resources and instructions. Some of these may be implementation specific.

It is intended that the user will access privileged resources by using the trap instruction as an API to request the operating-system or firmware to do certain operations. These can include operations such as atomic memory operations whose details can change from implementation to implementation. As such it is intended that the implementation of the trap instruction will, in at least some cases, be very low overhead.

This chapter describes the privileged state and instructions provided by a specific implementation of the architecture; other implementations will be different. In this implementation, there is 1 level of privileged state, controlled by the program status counter. The level is called hypervisor state. All state of the processor is accessible in hypervisor.

#### 7.2 General state

#### 7.2.1 Scratch Registers

There are a set of 8 32-bit scratch registers, written \$s0...\$s7, that are available in hypervisor state. It is intended that some of these will be reserved for keeping process-specific information, and others will be used for spilling user state and other interrupt processing.

## 7.2.2 Special Purpose Registers (SPR)

There are a variety of purpose-specific special purpose registers. Any writes to these registers are intended to be serializing.

SPR registers are accessible only in privileged modes (hypervisor) except FFT related SPR registers. Below is a summary of all special purpose registers in the GPTX DSP processor core.

The hypervisor privilege mode has Read/Write (RW) permissions on all SPRs listed below unless a Write Only (WO) or a Read Only (RO) is explicitly specified.

| abbreviation | register name              | permission |   |
|--------------|----------------------------|------------|---|
| PSC          | Process Status and Control |            | 0 |



| XPEN   | External Pending                                  |    | 1  |
|--------|---------------------------------------------------|----|----|
| XCLR   | External Pending Clear                            | WO | 2  |
| XSET   | External Pending Set                              | WO | 3  |
| TCD0   | Count Down Timer                                  |    | 4  |
| TIMLO  | Timer Base low                                    |    | 6  |
| TIMHI  | Timer Base High                                   |    | 7  |
| CPUC   | CPU Control                                       |    | 10 |
| XEN    | External Interrupt Enable                         |    | 11 |
| XLV    | Exception Level Select                            |    | 15 |
| XMS    | Exception Machine-check Select                    |    | 16 |
| TXB    | Trap Base                                         |    | 18 |
| HXB    | Hypervisor Exception Base                         |    | 1A |
| MXB    | Machine-check Exception Base                      |    | 1B |
| PSCH   | Hypervisor Program Status and Control             |    | 1D |
| PSCM   | Machine Check Program Status and Control          |    | 1E |
| XR0H   | Level 0 Return Hypervisor                         |    | 28 |
| XS0H   | Level 0 Status Hypervisor                         |    | 29 |
| IXA0H  | Internal Exception Address Level 0 Hypervisor     |    | 2A |
| IXI0H  | Internal Exception Instruction Level 0 Hypervisor |    | 2B |
| XR1H   | Level 1 Return Hypervisor                         |    | 2C |
| XS1H   | Level 1 Status Hypervisor                         |    | 2D |
| IXA1H  | Internal Exception Address Level 1 Hypervisor     |    | 2E |
| IXI1H  | Internal Exception Instruction Level 1 Hypervisor |    | 2F |
| XRM    | Machine-check Return                              |    | 30 |
| XSM    | Machine-check Status                              |    | 31 |
| IXAM   | Internal Exception Instruction Machine-check      |    | 32 |
| IXIM   | Internal Exception Address Machine-check          |    | 33 |
| XRT    | Trap Return                                       |    | 34 |
| XST    | Trap Status                                       |    | 35 |
| XRA    | Exception Return Alternate                        |    | 38 |
| XSA    | Exception Status Alternate                        |    | 39 |
| TIMCLO | Timer Base Status and Control Low                 |    | 3E |
| TIMCHI | Timer Base Status and Control High                |    | 3F |
| DM0E   | Data Address Match 0 Enable                       |    | 40 |
| DM1E   | Data Address Match 1 Enable                       |    | 41 |
| DM0C   | Data Address Match 0 Comapre                      |    | 42 |
| DM1C   | Data Address Match 1 Comapre                      |    | 43 |



| DM0M    | Data Address Match 0 Mask           |    | 44 |
|---------|-------------------------------------|----|----|
| DM1M    | Data Address Match 1 Mask           |    | 45 |
| DTCM    | Data TCM Cmpare & Mask              |    | 46 |
| ITCM    | Instruction TCM Compare & Mask      |    | 47 |
| SEG0    | Segment 0 Compare & Mask            |    | 48 |
| SEG1    | Segment 1 Compare & Mask            |    | 49 |
| SEG2    | Segment 2 Compare & Mask            |    | 4A |
| SEG3    | Segment 3 Compare & Mask            |    | 4B |
| SEG4    | Segment 4 Compare & Mask            |    | 4C |
| SEG5    | Segment 5 Compare & Mask            |    | 4D |
| SEGC0   | Segment 0-3 Control Register        |    | 4E |
| SEGC1   | Segment 4-5 Control Register        |    | 4F |
| TCD0C   | Count Down Timer Control            |    | 5C |
| TRAPM   | Trap Mask                           |    | 5E |
| IM0E    | Instruction Address Match 0 Enable  |    | 60 |
| IM1E    | Instruction Address Match 1 Enable  |    | 61 |
| IM0C    | Instruction Address Match 0 Compare |    | 62 |
| IM1C    | Instruction Address Match 1 Compare |    | 63 |
| IMOM    | Instruction Address Match 0 Mask    |    | 64 |
| IM1M    | Instruction Address Match 1 Mask    |    | 65 |
| ICCTL   | Instruction Cache Control           | WO | 68 |
| SYNCCTL | Sync enable for each core           | WO | 71 |
| PXIMASK | PXI Mask                            |    | 72 |
| PXITAG  | PXI Tag                             |    | 73 |
| FFTW    | FFT Weight                          | WO | 78 |
| FFTD    | FFT Data                            |    | 79 |
| FFTC    | FFT Control                         |    | 7A |
| FRST    | FFT software interrupt              | WO | 7B |



**7.2.2.1 Control** 

## 7.2.2.1.1 Program Counter (PC)

This 32-bit register contains the address of the instructions. It must be 4B aligned – i.e. lowest two bits are 0. It is used by the taddpci, taddpcil, aaddpcil, aaddpcimb, and aaddpcilb instructions. It can be changed via the various branching instructions.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | 0 | 0 |

## 7.2.2.1.2 Process Status and Control Register (PSC)

The intent is that all information required to control a process will be stored in this register, so that only one register is needed to be saved and restored on interrupt. The fields in this register are:

| 31 | 30   | 29 | 28    | 27  | 26 | 25 | 24 | 23 | 22 | 21  | 20   | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11 | 10 | 9   | 8   | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|----|------|----|-------|-----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|-----|----|----|-----|-----|---|-----|-----|---|---|----|---|---|
|    | PRIV | 7  | MPRIV | VEC |    |    |    |    |    | TIN | /IER |    |    |    |    |    |    | N  | MEN | M  |    | CAG | CHE | ] | DEF | BUC | Ĵ |   | IN | Л |   |

- PRIV: 1 bit, defines the privilege level of the current executing process
- USER (bit30): if 1, execute in user mode; if 0, execute in hypervisor mode.
- MEM\_PRIV: 1 bit, defines the privilege level of the current memory access
- USER (bit28): if 1, access in user mode; if 0, access in hypervisor mode.
- VEC: 1 bit, vector unit control
- VD (bit27): vector disable.
- TIMER: 2 bits, timer control
- TM (bit20): timer increment/decrement enable.
- DE (bit21): disable timer on debug interrupt.
- MEM: 3 bits, memory control
- ITCM (bit11): instruction TCM enable.
- DTCM (bit 12): data TCM enable.
- NOSYNC (bit 13): sync enable.
- CACHE: 2 bits, cache enable
- IC (bit 8): instruction cache enable.
- DC (bit 9): data cache enable.
- DEBUG: 4-bit: controls various debug flags
- SS (bit 4): enable single step debug.
- BD (bit 5): enable debug on branch.
- IM (bit 6): enable instruction address matching.
- DM (bit 7): enable data address matching.
- INTERRUPT: 4-bit: controls whether various interrupts are recognized



• INTERRUPT MC (bit 0): machine check interrupt enable.

- INTERRUPT\_0 (bit 1): interrupt level 0 enable.
- INTERRUPT 1 (bit 2): interrupt level 1 enable.
- INTERRUPT\_X (bit 3): external interrupt enable.

#### 7.2.2.1.3 CPU Control Register (CPUC)

The CPU control register provides for CPU wide overrides of controls in the PSC. Conceptually, bits 0..31 of any value being written to the PSC are first AND-ed with bits in the CPUC before being written. The fields in this register is same as PSC register.

| <br>31 | 30   | 29 | 28    | 27  | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11 | 10 | 9   | 8  | 7 | 6   | 5   | 4 | 3 | 2   | 1 | 0 |
|--------|------|----|-------|-----|----|----|----|----|----|-----|-----|----|----|----|----|----|----|----|-----|----|----|-----|----|---|-----|-----|---|---|-----|---|---|
|        | PRIV |    | MPRIV | VEC |    |    |    |    |    | TIN | ÆR. |    |    |    | SD |    |    | N  | MEN | 1  |    | CAC | HE | ] | DEF | BUC | j |   | 111 | П |   |

- SD: 1 bit, defines dispatch mode
- SD (bit16): dispatch single instruction per cycle.

## **7.2.2.2 Interrupt Controls**

## 7.2.2.2.1 Machine-check exception base (MXB)

The internal exception base register is used to compute the address to which control is transferred when an internal interrupt/exception is taken and the interrupt is a machine-check interrupt. When an internal interrupt/exception is taken, control is transferred to the value of the MXB OR-ed with the exception number shifted by 8 bits.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   | /, | // |   |   |   |   |   |   |

#### 7.2.2.2. Hypervisor exception base (HXB)

The internal exception base register is used to compute the address to which control is transferred when an internal interrupt/exception is taken and the privilege level is raised to hypervisor. When an internal interrupt/exception is taken, control is transferred to the value of the HXB OR-ed with the exception number shifted by 8 bits.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7  | 6  | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|----|----|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   | /, | // |   |   |   |   |   |   |

## 7.2.2.2.3 Process Status and Control Machine check (PSCM)

If an internal interrupt is a machine check, then the PSCM is copied into the PSC, becoming the new PSC; interrupts are appropriately disabled.

|   | 31 | 30   | 29 | 28    | 27  | 26 | 25 | 24 | 23 | 22 | 21  | 20   | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12  | 11 | 10 | 9   | 8  | 7 | 6   | 5     | 4 | 3 | 2  | 1 | 0 |
|---|----|------|----|-------|-----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|-----|----|----|-----|----|---|-----|-------|---|---|----|---|---|
| Г |    | PRIV |    | MPRIV | VEC | 1  |    |    |    |    | TIN | /IFR |    |    |    |    |    |    | N  | ИEN | Л  |    | CAC | ΉE | 1 | DEF | 31.10 | Į |   | IN | Т |   |



## 7.2.2.2.4 Process Status and Control Hypervisor (PSCH)

If an interrupt changes privilege level to hypervisor, then the PSCH is copied into the PSC, becoming the new PSC; interrupts are appropriately disabled.

| 31 | 30   | 29 | 28    | 27  | 26 | 25 | 24 | 23 | 22 | 21  | 20   | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9   | 8  | 7 | 6   | 5   | 4 | 3 | 2  | 1 | 0 |
|----|------|----|-------|-----|----|----|----|----|----|-----|------|----|----|----|----|----|----|----|----|----|----|-----|----|---|-----|-----|---|---|----|---|---|
|    | PRIV |    | MPRIV | VEC |    |    |    |    |    | TIN | /IER |    |    |    |    |    |    | N  | ÆΝ | 1  |    | CAC | HE | ] | DEF | BUC | j |   | IN | Т |   |

## 7.2.2.2.5 Exception Level Select Register (XLV)

Interrupt I is treated as a level 0/level 1 interrupt based on whether bit I of the XLV is 0 or 1.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | / | / |

#### 7.2.2.2.6 Exception Machine Check Select (XMS)

If interrupt I should be taken, but is suppressed because interrupts are disabled, and XMS bit I is 1, then it is treated as a machine check interrupt.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | / | / |

## 7.2.2.2.7 External Pending Register (XPEN)

The external interrupt pending register is used to signal that external interrupt I needs to be handled. Depending on the implementation, certain bits will persist until cleared by the interrupt handler using a write to the XPEN (or XCLR). On the current implementation, this is true for bits 0...23.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 7.2.2.2.8 External Pending Clear on 1 Register (XCLR)

Writing a 1 to a bit in this write-only register will clear the corresponding bit of the XPEN register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 7.2.2.2.9 External Pending Set on 1 Register (XSET)

Writing a 1 to a bit in this write-only register will set the corresponding bit of the XPEN register

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 7.2.2.2.10 External Interrupt Enable (XEN)

Used to control external interrupts; if bit I of the XEN is 0, then bit I of XPEN is ignored.

31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0



|  | · | <del>y</del> |
|--|---|--------------|
|  |   |              |

## 7.2.2.3 Interrupt Save/Restore

## 7.2.2.3.1 Level 0 Return Hypervisor (XR0H)

Return address for level 0 hypervisor mode interrupts. On a level 0 interrupt that switches to hypervisor privilege, the next instruction address that should be executed is stored in the XR0H

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | / | / |

# 7.2.2.3.2 Level 0 Status Hypervisor (XS0H)

Saved PSC for level 0 hypervisor mode interrupts. On a level 0 interrupt that switches to hypervisor privilege, the value of the PSC at the time the interrupt was taken that should be executed is stored in the XS0H.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 7.2.2.3.3 Internal Exception Instruction Level 0 Hypervisor (IXI0H)

Instruction causing the exception for level 0 hypervisor interrupts. On a level 0 interrupt that switches to hypervisor privilege, in certain situations the interrupt that caused the exception is copied to the 32 bits of the IXI0H.

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 7.2.2.3.4 Internal Exception Address Level 0 Hypervisor (IXA0H)

Address causing the exception for level 0 hypervisor interrupts. On a level 0 interrupt that switches to hypervisor privilege, in certain situations the data address that caused the exception is copied to the of the IXA0H.

| 31 30 29 | 28 27 26 | 25 24 | 23 | 22 21 | 20 1 | 9 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----------|----------|-------|----|-------|------|------|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|          |          |       |    |       |      |      |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 7.2.2.3.5 Level 1 Return Hypervisor (XR1H)

Return address for level 1 hypervisor mode interrupts. On a level 1 interrupt that switches to hypervisor privilege, the next instruction that should be executed is stored in the XR1H.





# 7.2.2.3.6 Level 1 Status Hypervisor (XS1H)

Saved PSC for level 1 hypervisor mode interrupts. On a level 1 interrupt that switches to hypervisor privilege, the value of the PSC at the time the interrupt was taken that should be executed is stored in the XS1H.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 7.2.2.3.7 Internal Exception Instruction Level 1 Hypervisor (IXI1H)

Instruction causing the exception for level 1 hypervisor interrupts. On a level 1 interrupt that switches to hypervisor privilege, in certain situations the interrupt that caused the exception is copied to the 32 bits of the IXI1H.

| 31 30 29 28 27 | 26 25 24 23 | 22 21 20 1 | 19 18 17 16 1 | 15 14 13 12 11 1 | 10 9 8 7 6 | 5 4 3 2 1 0 |
|----------------|-------------|------------|---------------|------------------|------------|-------------|
|                |             |            |               |                  |            |             |

#### 7.2.2.3.8 Internal Exception Address Level 1 Hypervisor (IXA1H)

Address causing the exception for level 1 hypervisor interrupts. On a level 1 interrupt that switches to hypervisor privilege, in certain situations the data address that caused the exception is copied to the of the IXA1H.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 7.2.2.3.9 Machine Check Return (XRM)

Return address for machine check interrupts. On a machine check interrupt, the next instruction that should be executed after return form interrupt is stored in the XRM.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | / | / |

## 7.2.2.3.10 Machine Check Status (XSM)

Saved PSC for machine check interrupts. On a machine check interrupt, the value of the PSC at the time the interrupt was taken that should be executed is stored in the XSM.

| 3 | 1 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|   |     |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

#### 7.2.2.3.11 Internal Exception Instruction Machine Check (IXIM)

Instruction causing the exception for machine check interrupt. On a machine check interrupt, in certain situations the interrupt that caused the exception is copied to the 32 bits of the IXIM.



31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

Address causing the exception for machine check. On a machine check interrupt, in certain situations the data address that caused the exception is copied to the IXAM.

|   | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| Ī |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

## 7.2.2.3.12 Exception Return Alternate (XRA)

Used to provide an alternate return address to the retfi instruction. On a retfi that use the XRA/XSA pair, this value is copied to the PC.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | / | / |

## 7.2.2.3.13 Exception Status Alternate (XSA)

Saved PSC for alternate retfi instruction. On a retfi that use the XRA/XSA pair, this value is copied to the PSC register.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |



7.2.2.4 Trap

## 7.2.2.4.1 Trap Base Register (TXB)

The trap base register is used to compute the address to which control is transferred when an trap instruction is executed in user state. It must be aligned on a 2<sup>16</sup>-byte boundary. When a trap is executed, control is transferred to the value of the TB OR-ed with the trap number shifted by 8 bits.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8   | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|-----|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   | /// |   |   |   |   |   |   |   |   |

## 7.2.2.4.2 Trap Return Register (XRT)

The Trap Return register contains an instruction address. When a trap is executed, the XTR is set to the address of the next instruction after the trap. The XTR is copied to the PC when a return from trap instruction is executed. It is 4-byte aligned.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|-----|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | /// |   |

#### 7.2.2.4.3 Trap Status Register (XST)

The value of internal exception status register is compatible with the format of the PSC. When a trap is executed, the IXS is set to the current value of the PSC. The TS is copied to the PSC when a return from trap instruction is executed.

| 31 30 29 28 27 26 | 25 24 23 22 21 20 19 | 18 17 16 15 14 | 13 12 11 10 9 8 | 7 6 5 4 | 3 2 1 0 |
|-------------------|----------------------|----------------|-----------------|---------|---------|
| PRIV MRV VEC      | TIMER                |                | MEM CACHE       | DEBUG   | INT     |

## 7.2.2.4.4 Trap Mask (TRAPM)

The trap number in the trap instruction is and-ed with the 20-bit trap-mask register to obtain the actual trap number. This allows an implementation to restrict the number of traps it needs to implement.

The 4 bits of the INT field are used to control the interrupt masking behavior when a trap is taken. If bits 20/21/22/23 are 1 then the interrupt mc/interrupt\_0/interrupt\_1/interrupt\_x bits of the PSC respectively are cleared when a trap is executed.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    | IN | ΙΤ |    |    |    |    |    |    |    |    |    |    | MA | SK |   |   |   |   |   |   |   |   |   |



## 7.2.2.5 Instruction Address Match

# 7.2.2.5.1 Instruction Address Match N Enable Register (IMnE)

Setting the low bit of the IMnE register enables the  $n^{th}$  instruction address match control; n can have values of 0 or 1 in the current version.

| 31 3 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0  |
|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----|
|      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   | EN |

## 7.2.2.5.2 Instruction Address Match N Mask Register (IMnM)

The value in the IMnM register is and-ed with the instruction address prior to comparison. It is 4 byte aligned.

| 3 | 1 3 | 0 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|---|-----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|   |     |      |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | /. | / |

## 7.2.2.5.3 Instruction Address Match *N* Compare Register (IMnC)

The value in the IMnC register is compared with result of and-ing with IMnM. It is 4 byte aligned.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | // |   |

#### 7.2.2.6 Data Address Match

## 7.2.2.6.1 Data Address Match N Enable Register (DMnE)

Bit 0 of the DMnE register enables the  $n^{th}$  data address match for loads. Bit 1 of the DME enables the  $n^{th}$  data address match for stores.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0  |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|----|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   | WR | RD |

## 7.2.2.6.2 Data Address Match N Mask Register (DMnM)

The value in the DMnM register is and-ed with the data address prior to comparison.





## 7.2.2.6.3 Data Address Match N Compare Register (DMnC)

The value in the DMnC register is compared with result of and-ing with DMnM



#### 7.2.2.7 Timer

## 7.2.2.7.1 Time Base (TIMHI. TIMLO)

The 64-bit timer register (TIMHI+TIMLO), that is incremented at some frequency

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|----|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1_ | 0 |
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   |   |   |    |   |

The Time base register will be incremented once every 64 clocks when:

- The EN bit in the TIMCHI and TIMCLO is 1 and
- The TM bit in the CPUC is 1 and
- The TM bit in the PSC is 1

#### 7.2.2.7.2 Time Base Status and Control (TIMCHI, TIMCLO)

Enables increment. Enables interrupts and exceptions, records status of pending exceptions.

| 31 30 29 28 27 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0  |
|-------------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|-----|---|---|---|----|
| WD                |    |    |    |    |    |    |    |    |    |    |    |    | TE | 3  |    |    |   |   |   |   |   | /// |   |   |   | EN |

The Time Base Control SPR (TIMCHI, TIMCLO) has the following fields:

- EN: 1-bit: Increment Enable: when 1, incrementing is enabled.
- TB: 10-bit: Time Base Exception Enable: an exception will be generated when a bit in the TB is 1 and the corresponding bit (8...17) in the TIM generates a carry-out
- WD: 6-bit: Watchdog Exception Enable: an exception will be generated when a bit in the WD is 1 and the corresponding bit (26..31) in the TIM generates a carry out



## 7.2.2.7.3 Count Down Timer N (TCDn)

The 32-bit count-down registers. They can generate a timer interrupt when counting down from 1 to 0.



The Count-down timer SPR (TCDn) will be decremented once every cycle when:

- The EN bit in the TCDnC is 1 and
- The DM bit in the CPUC is 1 and
- The DM bit in the PSC is 1

## 7.2.2.7.4 Count Down Timer *N* Control (TCD*n*C)

Controls whether the  $n^{th}$  count down timer will decrement. Also enables/records interrupts.



The Count-down timer control (TCDnC) has the following fields:

- EN: 1 bit: Count Down Timer Decrement Enable: when 1, count-down timer decrementing is enabled.
- IE: 1 bit: Count Down Interrupt Enable: when 1, count-down timer exceptions are enabled; when the counter goes from 1 to 0, a count-down timer exception is generated.

#### 7.2.2.8 Cache Control

## 7.2.2.8.1 Instruction Cache Control (ICCTL)

Writing an address to the ICCTL register causes all 4 ways of the set to be invalidated.

| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |   |   |   |   |   |   | ( | ) | ( | ) |

# 7.2.2.9 Sync Control

#### 7.2.2.9.1 Sync Control (SYNCCTL)

| 3 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 8  | 7 | 6 | 5  | 4  | 3 | 2 | 1 | 0 |
|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|---|---|----|----|---|---|---|---|
|   |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    | SYNC |   |   | MA | SK |   |   |   |   |

The sync control register is used to control the configuration of cache coherency. It can be used:



When a sync command is written, each cores participation in the multi-core synchronization can be enabled or disabled. The 2 bits of the MASK and SYNC registers correspond to each of the two cores. If the MASK bit for the core is 0, its synchronization status is left unchanged; otherwise if the SYNC bit for that core is 1, it participates in synchronization, otherwise it does not.



7.2.2.10 Segment configuration

## 7.2.2.10.1 Segment Control 0 (SEGC0)

Segment control. There are 6 segments, and 6 SEGxC field, every field configure the segment hypervisor mode read/write, user mode read/write, and cacheability.

| 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|-------------------------|-------------------------|-----------------------|-----------------|
| SEG3C                   | SEG2C                   | SEG1C                 | SEG0C           |

- SEG3C: 7-bit, segment 3 control
- NOSYNC (bit 30): not sync
- HX (bit 30): hypervisor mode execution permission
- HR (bit 29): hypervisor mode read permission
- HW(bit 28): hypervisor mode write permission
- UX (bit 27): user mode execution permission
- UR (bit 26): user mode read permission
- UW(bit25): user mode write permission
- CACHE(bit 24): if 1 is cached address; if 0 is uncached address
- SEG2C: 7-bit, segment 2 control
- NOSYNC (bit 23): not sync
- HX (bit 22): hypervisor mode execution permission
- HR (bit 21): hypervisor mode read permission
- HW(bit 20): hypervisor mode write permission
- UX (bit 19): user mode execution permission
- UR (bit 18): user mode read permission
- UW(bit 17): user mode write permission
- CACHE(bit 16): if 1 is cached address; if 0 is uncached address
- SEG1C: 7-bit, segment 1 control
- NOSYNC (bit 15): not sync
- HX (bit 14): hypervisor mode execution permission
- HR (bit 13): hypervisor mode read permission
- HW(bit 12): hypervisor mode write permission
- UX (bit 11): user mode execution permission
- UR (bit 10): user mode read permission
- UW(bit 9): user mode write permission
- CACHE(bit 8): if 1 is cached address; if 0 is uncached address



- SEG0C: 7-bit, segment 0 control
- NOSYNC (bit 7): not sync
- HX (bit 6): hypervisor mode execution permission
- HR (bit 5): hypervisor mode read permission
- HW(bit 4): hypervisor mode write permission
- UX (bit 3): user mode execution permission
- UR (bit 2): user mode read permission
- UW(bit 1): user mode write permission
- CACHE(bit 0): if 1 is cached address; if 0 is uncached address

## 7.2.2.10.2 Segment Control 1 (SEGC1)

| 31 30 29 28 27 26 25 24 23 | 22 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|----------------------------|----------------------|-----------------------|-----------------|
| ///                        |                      | SEG5C                 | SEG4C           |

- SEG5C: 7-bit, segment 5 control
- NOSYNC (bit 15): not sync
- HX (bit 14): hypervisor mode execution permission
- HR (bit 13): hypervisor mode read permission
- HW(bit 12): hypervisor mode write permission
- UX (bit 11): user mode execution permission
- UR (bit 10): user mode read permission
- UW(bit 9): user mode write permission
- CACHE(bit 8): if 1 is cached address; if 0 is uncached address
- SEG4C: 7-bit, segment 4 control
- NOSYNC (bit 7): not sync
- HX (bit 6): hypervisor mode execution permission
- HR (bit 5): hypervisor mode read permission
- HW(bit 4): hypervisor mode write permission
- UX (bit 3): user mode execution permission
- UR (bit 2): user mode read permission
- UW(bit 1): user mode write permission
- CACHE(bit 0): if 1 is cached address; if 0 is uncached address



## 7.2.2.10.3 Segment 0 (SEG0)

Segment 0 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 31 30 29 28 27 26 25 24 23 2 | 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | 0 |
|------------------------------|-------------------|-------------------------------------|---|
| BASE                         |                   | SIZE                                |   |

## 7.2.2.10.4 Segment 1 (SEG1)

Segment 1 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 31 30 29 28 27 26 25 24 2 | 23 22 21 20 19 18 17 16 | 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 | 0 |
|---------------------------|-------------------------|----------------------------------------|---|
| BAS                       | E                       | SIZE                                   |   |

## 7.2.2.10.5 Segment 2 (SEG2)

Segment 2 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 3 | 1 | 30 2 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8  | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|----|----|---|---|---|---|---|---|---|
|   |   |      |    |    |    |    |    |    | SE |    |    |    |    |    |    |    |    |    |    |    |    |    |   | SI | ZE |   |   |   |   |   |   |   |

## 7.2.2.10.6 Segment 0 (SEG3)

Segment 3 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 | 6 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|----------------------------------------------|-----------------------------------------|
| BASE                                         | SIZE                                    |

## 7.2.2.10.7 Segment 4 (SEG4)

Segment 4 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 31 30 29 28 27 26 25 24 23 22 | 21 20 19 18 17 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------------------------------|-------------------|---------------------------------------|
| BASE                          |                   | SIZE                                  |

## 7.2.2.10.8 Segment 5 (SEG5)

Segment 5 base address and size. The base address is 64KB aligned, and the size unit is 64KB.

| 31 30 29 28 27 26 25 24 23 22 21 20 | 19 18 17 16 1 | 15 14 13 12 11 10 9 | 8 7 6 | 5 4 3 | 2 | 1 0 |
|-------------------------------------|---------------|---------------------|-------|-------|---|-----|
| BASE                                |               |                     | SIZE  |       |   |     |



7.2.2.11 Private eXternal Interface (PXI)

If a load/store real address satisfies the following formula, then the read/write request will be sent to the PXI request queue:

```
if pxitag[0] = 1 and
  ( address[31:15] and not pximask[31:15] ) = pxitag[31:15] then
  pxi_request = 1;
else
  pxi_request = 0;
end if
```

## 7.2.2.11.1 PXI Tag (PXITAG)

When the core is reset, the PXIMASK enable bit (bit 0) is cleared, so the chip comes up with PXI disabled.

| 31 30 29 28 27 26 25 24 23 22 21 | ) 19 18 17 16 15 | 14 13 12 11 10 9 8 7 6 5 4 3 2 | 2 1 0 |
|----------------------------------|------------------|--------------------------------|-------|
| TAG                              |                  | ///                            | EN    |

# 7.2.2.11.2 PXI Mask (PXIMASK)

| 3 | 1 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23   | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|----|----|----|----|----|------|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|-----|---|---|---|---|---|---|---|
|   |   |    |    |    |    |    |    | N  | /IAS | K  |    |    |    |    |    |    |    |    |    |    |    |    |   |   | /// |   |   |   |   |   |   |   |



**7.2.2.12 FFT control** 

Definding...



## 7.2.3 Instructions

## 7.2.3.1 Copy Scratch from GPR

## ssetr \$sta,\$rsa

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | STA      | RSA   | ///  |

 $STA \leftarrow [RSA]$ 

Copy the value in general-purpose register RSA to scratch register STA.

## 7.2.3.2 Copy GPR from Scratch

## rsets \$rta,\$ssa

| 31 | 20 19 16 | 5 15 12 | 11 0 |
|----|----------|---------|------|
| OP | RTA      | SSA     | ///  |

 $RTA \leftarrow [SSA]$ 

Copy the value in scratch register SSA to general-purpose register RTA.

# 7.2.3.3 Copy Scratch from Address

## sseta \$sta,\$asa

| 31 | 20 19 16 | 15 12 | 11 0 |
|----|----------|-------|------|
| OP | STA      | ASA   | ///  |

 $STA \leftarrow [ASA]$ 

Copy the value in address register ASA to scratch register STA.

# 7.2.3.4 Copy Address from Scratch

## asets \$ata,\$ssa





 $ATA \leftarrow [SSA]$ 

Copy the value in scratch register SSA to address register ASA.

## 7.2.3.5 Copy GPR from Special Purpose Register

#### rsetspr \$rta,num

| 31 | 0 19 16 | 15 12 | 11 0 |
|----|---------|-------|------|
| OP | RTA     | ///   | NUM  |

 $RTA \leftarrow SPR(NUM)$ 

Copy the value in the special purpose register identified by NUM to general-purpose register RTA. If there are multiple values of NUM that are used by the sprsetr instruction to modify the same physical register, and at least one of them results in a copy, then that is the value that should be used by the rsetspr register.

## 7.2.3.6 Copy Special Purpose from GPR

## sprsetr \$rsa,num

| 31 | 20 19 16 | 15 12 | 11  | ) |
|----|----------|-------|-----|---|
| OP | ///      | RSA   | NUM |   |

 $SPR(NUM) \leftarrow [RSA]$ 

Copy the value in general-purpose register RSA to special purpose register identified by NUM. Depending on the state being altered, it may need to be preceded/succeeded with a barrier or fence. It is possible that, depending on the register being addressed, the value in RSA is not copied, but is used to modify the existing value. The possible actions are:

- Copy
- Set on one (i.e. or with RSA value)
- Clear on one (i.e. and with complement of RSA value)
- Flip on one (i.e. xor with the RSA value)

It is possible that multiple of these behaviors may be desired on the same register; in that case, we will use different NUM values to address the same physical SPR, but perform different actions on it.



## 7.2.3.7 Data Cache Control

## dctl cop dlvl \$asa

| 31 | 20 19 16 | 15 12 | 11 6 | 5 4 3  | 0   |
|----|----------|-------|------|--------|-----|
| OP | ///      | ASA   | ///  | DLVL / | COP |

This instruction affects the data cache line(s) ASA. The COP field specifies the operations that are to be performed. The exact combination of operations/levels available are implementation dependent.

The DLVL field specifies how many levels of the cache hierarchy are affected. But DLVL is not supply in this edition, default DLVL field is 0.

Currently, the following values are defined for COP:

- COP=0: invalidate all ways of the set that would contain ASA
- COP=1: flush an entry with the way identified by the lower bits of ASA in the set that would contain ASA, and mark it as invalid
- COP=2: unlock all ways of the set that would have contained ASA
- COP=3: unlock the cache line containing ASA
- COP=5: if ASA is not in the cache, fetch it; then lock the cache line containing ASA
- COP=6: if ASA is in the cache, flush it, and mark the as invalid

The assembler uses the mnemonics dctl\_invalid/dctl\_flush/dctl\_open/dctl\_unlock/dctl lock/dctl sync/dctl prefetch for COP=0/1/2/3/5/6.

For the current chip, the following combinations are valid:

- dctl invalid
- dctl flush (the lower 2 bits of ASA will be used to identify one of four ways)
- dctl open
- dctl unlock
- dctl lock
- dctl sync

A dctl\_invalid\_11 \$a0 finds the row that the address in \$a0 will occupy in the L1, and invalidate all 4 lines in that L1 row



A dctl\_flush\_11 \$a0 finds the row that the address in \$a0 will occupy in the L1, and use the lower 2 bits to identify one of the 4 ways. It will then flush that row/way. If the line is invalid, then it is a nop. If the line is valid, but not dirty, then it is invalidated. If the line is valid and dirty, it is castout to the next level (L2 or memory) and marked as invalid.

A dctl\_sync\_11 \$a0 finds looks for a line containing the address \$a0 in L1. If the line is not present in L1, then it is a nop. If the line is valid, but not dirty, then it is invalidated. If the line is valid and dirty, it is castout to the next level (L2 or memory) and marked as invalid.

A dctl\_lock\_11 \$a0 locks the line containing \$a0 into the L1. If the line is not present, it is fetched and then locked. If the line is already locked, this is a nop. It expects that the address is 32B aligned, and that it has read and write permissions to the line.

A dctl\_unlock\_11 \$a0 unlocks the line containing \$a0. If the line is not locked, this is a nop.

A dctl\_open\_11 \$a0 unlocks all lines in the row that the address in \$a0 would occupy.

#### 7.2.3.8 Idle

#### idle il

|    | 0 19 | 2 | 1 | 0  |
|----|------|---|---|----|
| OP | ///  |   | I | IL |

#### Halt execution

Execution of the idle instruction halts execution. Execution will resume on an interrupt. At the interrupt, the relevant interrupt return register will hold the address of the idle instruction.

The IL field is a hint for an external power controller.



## **7.3** Trap

The trap instructions will:

- Save address of the trap + 4 in XRT
- Save the PSC in XST
- Clear the INTERRUPT\_MC, INTERRUPT\_0, INTERRUPT\_1, INTERRUPT\_X bits of the PSC if bits 20/21/22/23 respectively of TRAPM are set.
- Clear the PRIV USER bits of the PSC, run in hypervisor mode
- Prevent any instructions from the fall-through path from being pre-fetched.
- "And" the trap number specified in the trap register with the TRAPM register, to obtain a trap number
- Branch to TXB + 256 \* trap\_number.

# 7.4 Debug

#### 7.4.1 Overview

There are 4 debug mechanisms available:

- Single step: an exception will occur after the execution of every instruction
- Branch trace: an exception will occur after the execution of a branch instruction (whether it is taken or not)
- Instruction address compare: an exception will occur before the execution of an instruction that satisfies one of the provided address patterns.
- Data address compare: an exception will occur before the execution of a memory operation that satisfies one of the provided address patterns.

These exceptions are enabled by bits in PSC.

# 7.4.2 Single Step

The processor will take a single-step interrupt after the execution of any instruction. After the instruction is executed:

- The address of the instruction that was just executed is stored in an IXA SPR
- The instruction is copied into an IXI SPR
- The address of the next instruction to be executed is stored in the XR SPR.
- The current PSC is saved in a XS SPR
- The interrupt level(s) associated with the single-step interrupt are cleared
- The interrupt handler address is determined by combining the appropriate interrupt base with the interrupt number for the single step debug, and execution branches to that address.



Single-step debug requires that:

- the DEBUG\_SS bit in the CPUC and PSC is set
- the appropriate interrupt bit is enabled in the PSC

## 7.4.3 Branch debug

The processor can take a branch debug interrupt after the execution of any branch instruction. After the branch is executed:

- The address of the branch instruction that was just executed is stored in an IXA SPR
- The branch instruction is copied into an IXI SPR
- The address of the next instruction (i.e. the target if taken, otherwise the fall-through address) to be executed is stored in the XR SPR.
- The current PSC is saved in a XS SPR
- The interrupt level(s) associated with the branch debug interrupt are cleared
- The interrupt handler address is determined by combining the appropriate interrupt base with the interrupt number for the branch debug, and execution branches to that address.

Branch debug requires that:

- the DEBUG\_BD bit in the CPUC and PSC is set
- the appropriate interrupt bit is enabled in the PSC

#### 7.4.4 Instruction address match

There are 2 sets of instruction address match registers available. Each set consists of an enable, a mask and a compare, called the IMnE/ IMnC, where n=0 or n=1

An instruction address match occurs if, for any instruction match register set:

- IMnE EN is 1
- The instruction address and-ed with IMnM is equal to IMnC.

If an instruction address match occurs:

- The instruction is not executed
- The address of the instruction that was matched is stored in an XR SPR
- The instruction is copied into an IXI SPR
- The current PSC is saved in a XS SPR
- The interrupt level(s) associated with the instruction match interrupt are cleared
- The interrupt handler address is determined by combining the appropriate interrupt base with the interrupt number for the instruction match debug, and execution branches to that address.



Instruction address match requires that:

- the DEBUG\_IM bit in the CPUC and PSC is set
- the appropriate interrupt bit is enabled in the PSC

#### 7.4.5 Data address match

There are 2 sets of data address match registers available. Each set consists of an enable, a mask and a compare, called the DMnE/DMnM/DMnC, where n=0 or n=1.

A data address match occurs if, for any data address match register set:

- A load instruction is being executed, and DMnE LD bit is 1 or a store instruction is being executed and DMnE ST bit is 1
- The data address and-ed with DMnM is equal to DMnC.

If a data address match occurs:

- The instruction is not executed
- The instruction address of the load/store that was to be executed is stored in an XR SPR
- The data address that matched is stored into an IXA
- The instruction is copied into an IXI SPR
- The current PSC is saved in a XS SPR
- The interrupt level(s) associated with the data address match interrupt are cleared
- The interrupt handler address is determined by combining the appropriate interrupt base with the interrupt number for the data address match debug, and execution branches to that address.

Data address match requires that:

- the DEBUG\_DM bit in the CPUC and PSC is set
- the appropriate interrupt bit is enabled in the PSC

## 7.5 Timers

#### 7.5.1 Overview

The timer consists of a 32-bit time-base register (TIM) that is incremented at the clock-frequency divided by 64, and a 32-bit count-down registers (TCD0) that are decremented at the frequency.

When the TCD0 counts down to 0, or when increment of the TIM generates a carry-out from certain bit positions, it is possible to cause a timer exception. These are controlled and recorded by the time-base control and status register (TIMC) and the count-down control and status registers (TCD0C)



## 7.5.2 Exceptions

There are three exception types from the timer subsystem:

- Count Down Interrupt: when TCD0 counts down to 0 and the IE bit in the TCD0C register is set
- Time Base Interrupt: when there is a carry out from some subset of bits 8 through 17 of the TIM. These bits are selected using the TB bits of the TIMC.
- Watchdog Interrupt: when there is a carry out from some subset of bits 26 through 31 of TIM. These bits are selected using the WD bits of the TIMC

These exceptions are treated as external interrupts by the core. They set bits in the external exception pending register (XPEN), and will be processed as other external exceptions.

## 7.6 Interrupts & Exceptions

#### **7.6.1 Overview**

Interrupts are deviations from the normal code flow caused by events external to the instruction sequence being executed, though possibly triggered by a behavior initiated by some prior instruction. They are asynchronous.

Exceptions are deviations from the normal code flow related to the execution of an instruction, and are synchronous.

Interrupts/exceptions are split into internal interrupts/exceptions that are typically generated from within a core, and external interrupts, that are generated from outside the core.

An interrupt can be treated as a machine check, a level-0 or level-1 interrupt.

When an interrupt is encountered, various information is saved:

- The address of the next instruction to be executed is saved to an interrupt return register
- The current status of the PSC is saved to an interrupt status register
- The instruction that caused the interrupt may be written to an interrupt instruction register
- If the interrupt was caused by an address, such as a data address un-align, the offending address is written to an interrupt address register.

Then, an interrupt base register is selected based on the interrupt level and the final privilege level. Control is transferred to the address formed by or-ing this base with the interrupt number \* 256.

A new value is loaded into the PSC. This is an appropriately modified copy of the existing PSC or a copy from a PSCH/PSCM SPRs. The interrupt for the interrupt level being taken, and all lower



interrupts are disabled. This is made visible by clearing the corresponding enable bits in the PSC. When interrupt processing is complete, a retfi instruction is used to restore the PSC and PC from the saved values

## 7.6.2 Registers

- PSC (enables): controls whether an interrupt can actually interrupt program execution.
- Base address: There are three of these registers, for trap, hypervisor and machine check interrupts that identifies the location at which exception processing should proceed. These are the TXB, HXB and MXB. The interrupt or trap number \*256 is or-ed with these registers to form the interrupt handler address.
- External Pending: The external pending exception SPR (XPEN) holds bits for external interrupts. Some bits are "sticky" and others are "transparent". Transparent bits can only be driven by external interrupt lines. The sticky bits can also be written directly by writing to this SPR, in which case the processor will act as though the bits were written by an external exception. Sticky bits can be set or cleared in the XPEN by writing a 1 at that bit position to the XSET/XCLR SPRs
- External Enable: The enable external exception SPR (XEN) turns on and off external exceptions; if bit I of the XEN is clear, a 1 in the position I of the XPEN does not cause an interrupt
- Interrupt level: The exception level select SPR (XLV) determines whether interrupt I should be a level-0 (bit I=0) or level-1 interrupt (bit I=1)
- Interrupt/Exception return: There are multiple of these registers, to enable interrupts to be nested. They store the address of the next instruction that should be executed. They are the XRT, XRA, XR0H, XR1H, XRM.
- Interrupt/Exception status: There are multiple of these registers, one for each return. They store the PSC at the time the interrupt was taken. They are XST, XSA, XS0H, XS1H, XRSM
- Exception instruction: Some internal exceptions will save the instruction that caused the exception in an exception register. This enables the code to disassemble the instruction without having to load it from memory. There are separate registers for different interrupts, and include IXI0H, IXI1H, IXIM. The instructions are saved into these registers.
- Exception address: For some address related internal exceptions, such as alignment, IXA SPR will store the address that caused the exception. In the case of the single step and branch trace exceptions, IXA SPR will contain the address of the instruction that was executed<sup>5</sup>. The registers are IXA0H, IXA1H, IXAM

<sup>&</sup>lt;sup>5</sup> After a single step/branch trace debug, the IXRSPR contains the address of the instruction to resume execution, and the IXASPR contains the address of the instruction that was just executed.



## 7.6.3 Return from Interrupt instruction

#### retfi xsrc

| 31 | 20 | 19 16 | 15 12 | 11  | 6 4  | 3 0 |   |
|----|----|-------|-------|-----|------|-----|---|
| OP |    | ///   | ///   | /// | XSRC | /// | 7 |

```
if( XSRC = 000b )
  PC ← XRT
  PSC ← XST
else if( XSRC = 001b )
  PC ← XRM
  PSC ← XSM
else if( XSRC = 100b )
  PC ← XR0H
  PSC ← XS0H
else if( XSRC = 101b )
  PC ← XR1H
  PSC ← XS1H
else if( XSRC = 110b )
  PC ← XRA
  PSC ← XSA
```

Resume execution at the address stored in the appropriate interrupt return target SPR, and simultaneously set the PSC using the value stored in the interrupt return status SPR.

In the assembler, the mnemonics  $retfi\_trap/$   $retfi\_mc/$   $retfi\_l0h/$   $retfi\_l1h/$   $retfi\_alt$  are used for XSRC=0/1/4/5/6.

## 7.6.4 Interrupts

#### 7.6.4.1 Machine Check

The Machine-check interrupt is intended to force the CPU to halt processing immediately, and rest. It is to be used only when a catastrophic failure has occurred.

## 7.6.4.2 External Interrupt

There are assorted asynchronous interrupts that are generally intended to allow handling of external device events. The number and manner in which they are invoked is implementation specific.

Each of these will write a 1 to the XPEN register. When XPEN bit I is 1, and XEN is 1, and the corresponding interrupt (based on XLVL/XMS) is enabled, interrupt I is taken. This is gated by the INTERRUPT\_X bit of the PSC & CPUC; if either is 0 the interrupt is not taken.



7.6.5 Internal Exceptions

## **7.6.5.1 Protection**

Protection exceptions are raised when:

- A program attempts to execute an instruction from a segment for which it does not have execute permission at its current privilege level.
- A program attempts to read data from a segment for which it does not have read permission at its current privilege level.
- A program attempts to write data to a segment for which it does not have write permission at its current privilege level.

## 7.6.5.2 Alignment

Alignment exceptions occur when:

- A branch target register is loaded with a value that is not a multiple of 4.
- A load or store is attempted at an address that is not a multiple of the size of the value being accessed.

#### 7.6.5.3 Instruction Format

Instruction format exceptions occur when:

- There is no instruction with that opcode
- There is an instruction with that opcode, but the current privilege level does not permit its execution
- There is a field with an invalid value
- The current implementation does not support the instruction in hardware

#### 7.6.5.4 **Debug**

Depending on the debug facilities available, an exception will be raised to allow for the program to be debugged. This can happen:

- Every cycle: if single step mode is enabled
- Every branch: if branch mode is enabled
- Instruction address match: if instruction breakpoint registers are enabled, and the address of the instruction to be executed matches the address in one of the registers
- Write address match: if data breakpoint registers are enabled, and the address of a store matches the address in one of the data registers, and that data breakpoint register is watching for writes.
- Reads address match: if data breakpoint registers are enabled, and the address of a load matches the address in one of the data registers, and that data breakpoint register is watching for reads.



7.6.5.5 Timer

A timer exception will trigger when the count-down timer reaches 0, or one of the enabled time base bits generate a carry out.



# 7.6.5.6 List of interrupts

The following is a list of internally generated asynchronous interrupts and synchronous exceptions. They are numbered starting at 0.

| 1 TIMER_BASE Timer base exception  2 TIMER_WATCH Timer watchdog exception  3 TIMER_COUNTO Timer countdown exception from timer 0  4 UNAVAIL_VEC Vector unit not available  5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |    | MACHINE CHECK | Mashina shash                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------|--------------------------------------------------------------------|
| Timer watchdog exception Timer countdown exception from timer 0  UNAVAIL_VEC Vector unit not available  Instruction Undefined instru | 0  | MACHINE_CHECK | Machine-check                                                      |
| 3 TIMER_COUNTO Timer countdown exception from timer 0 4 UNAVAIL_VEC Vector unit not available 5 6 INSN_BAD Undefined instruction 7 INT_DIVIDE An integer divide by zero 8 INSN_PERM Attempted to execute an instruction without appropriate permission 9 10 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempting to load a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug data match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    | <del>-</del>  | *                                                                  |
| 4 UNAVAIL_VEC Vector unit not available 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |               | Ŭ Î                                                                |
| 5   S   S   S   S   S   S   S   S   S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    | _             | 1                                                                  |
| 6 INSN_BAD Undefined instruction 7 INT_DIVIDE An integer divide by zero 8 INSN_PERM Attempted to execute an instruction without appropriate permission 9 10 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    | UNAVAIL_VEC   | Vector unit not available                                          |
| 7 INT_DIVIDE An integer divide by zero 8 INSN_PERM Attempted to execute an instruction without appropriate permission 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |    |               |                                                                    |
| 8 INSN_PERM Attempted to execute an instruction without appropriate permission 9 10 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWL 0 Software Interrupt 26 SGL 0 Software Interrupt 27 SGL 1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |               |                                                                    |
| 9 10 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 18 19 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 19 10 |    | _             |                                                                    |
| 10 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    | INSN_PERM     | Attempted to execute an instruction without appropriate permission |
| 11 INSN NOEXEC Attempting to execute an instruction from a no-exec page 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16  17  18  19  20  21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_O Software Interrupt 26 SGI_O Software Interrupt 27 SGI_I Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31  32  33  34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9  |               |                                                                    |
| 12 DATA_ALIGN Attempted to load/store a value from/to a non-aligned value 13 DATA_CRSD Attempted to load/store a value from a cross domain address. 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_O Software Interrupt 26 SGI_O Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10 |               |                                                                    |
| 13 DATA_CRSD Attempted to load/store a value from a cross domain address.  14 DATA_NOREAD Attempting to load a value from a no-read page  15 DATA_NOWRITE Attempting to store a value from a no-write page  16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 11 | INSN NOEXEC   | Attempting to execute an instruction from a no-exec page           |
| 14 DATA_NOREAD Attempting to load a value from a no-read page 15 DATA_NOWRITE Attempting to store a value from a no-write page 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12 | DATA_ALIGN    | Attempted to load/store a value from/to a non-aligned value        |
| 15 DATA_NOWRITE Attempting to store a value from a no-write page  16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 13 | DATA_CRSD     | Attempted to load/store a value from a cross domain address.       |
| 16 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 14 |               | Attempting to load a value from a no-read page                     |
| 17 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15 | DATA_NOWRITE  | Attempting to store a value from a no-write page                   |
| 18 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 16 |               |                                                                    |
| 19 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_O Software Interrupt 26 SGI_O Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 17 |               |                                                                    |
| 20 21 DBG_STEP Debug single step exception 22 DBG_BRANCH Debug branch exception 23 DBG_INSN Debug instruction match 24 DBG_DATA Debug data match 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 18 |               |                                                                    |
| 21       DBG_STEP       Debug single step exception         22       DBG_BRANCH       Debug branch exception         23       DBG_INSN       Debug instruction match         24       DBG_DATA       Debug data match         25       SWI_0       Software Interrupt         26       SGI_0       Software Interrupt         27       SGI_1       Software Interrupt         28       MPINT_FIQ       Fast Interrupt Request         29       MPINT_IRQ       Interrupt Request         30       FFT INTERRUPT       FFT calculation completed         31       32         33       34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19 |               |                                                                    |
| 22     DBG_BRANCH     Debug branch exception       23     DBG_INSN     Debug instruction match       24     DBG_DATA     Debug data match       25     SWI_0     Software Interrupt       26     SGI_0     Software Interrupt       27     SGI_1     Software Interrupt       28     MPINT_FIQ     Fast Interrupt Request       29     MPINT_IRQ     Interrupt Request       30     FFT INTERRUPT     FFT calculation completed       31     32       33     34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20 |               |                                                                    |
| 22     DBG_BRANCH     Debug branch exception       23     DBG_INSN     Debug instruction match       24     DBG_DATA     Debug data match       25     SWI_0     Software Interrupt       26     SGI_0     Software Interrupt       27     SGI_1     Software Interrupt       28     MPINT_FIQ     Fast Interrupt Request       29     MPINT_IRQ     Interrupt Request       30     FFT INTERRUPT     FFT calculation completed       31     32       33     34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 21 | DBG_STEP      | Debug single step exception                                        |
| 24     DBG_DATA     Debug data match       25     SWI_0     Software Interrupt       26     SGI_0     Software Interrupt       27     SGI_1     Software Interrupt       28     MPINT_FIQ     Fast Interrupt Request       29     MPINT_IRQ     Interrupt Request       30     FFT INTERRUPT     FFT calculation completed       31     32       33     34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 22 | DBG_BRANCH    | Debug branch exception                                             |
| 24     DBG_DATA     Debug data match       25     SWI_0     Software Interrupt       26     SGI_0     Software Interrupt       27     SGI_1     Software Interrupt       28     MPINT_FIQ     Fast Interrupt Request       29     MPINT_IRQ     Interrupt Request       30     FFT INTERRUPT     FFT calculation completed       31     32       33     34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23 | DBG_INSN      | Debug instruction match                                            |
| 25 SWI_0 Software Interrupt 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 24 | DBG_DATA      |                                                                    |
| 26 SGI_0 Software Interrupt 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |               |                                                                    |
| 27 SGI_1 Software Interrupt 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 26 |               | Software Interrupt                                                 |
| 28 MPINT_FIQ Fast Interrupt Request 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |    |               | 1                                                                  |
| 29 MPINT_IRQ Interrupt Request 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |               | 1                                                                  |
| 30 FFT INTERRUPT FFT calculation completed 31 32 33 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |    |               | 1 1                                                                |
| 31<br>32<br>33<br>34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |               | 1 1                                                                |
| 32<br>33<br>34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |    |               |                                                                    |
| 33<br>34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |               |                                                                    |
| 34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |    |               |                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |               |                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |    |               |                                                                    |



7.6.5.7 Interrupt priority

If an instruction can take multiple interrupt, they shall be taken in the following priority order

- INSN\_BAD
- INSN\_PERM
- INT\_DIVIDE
- VEC\_TYPE
- VEC\_LENGTH
- DATA\_ALIGN
- DBG\_DATA
- DBG\_INSN
- SWI\_0
- DBG\_STEP
- DBG\_BRANCH



# 8 Interrupt Subsystem

#### 8.1 Overview

This chapter describes the organization of the interrupt sub-system, including the special-purpose registers associated with it.

Another motivation for the organization of the interrupt sub-system as described in this chapter is to allow for increased flexibility and control of the interrupts. This allows a core implementing this architecture to be combined with different external exceptions.

# 8.2 Interrupts

## 8.2.1 Interrupt Number

The interrupts are assumed to be numbered 0 to N-1, assuming N interrupts are supported. It is assumed that at most 32 interrupts are supported. Of these, 0 is reserved for the machine-check interrupt. The interrupt priority is set up so that, within an interrupt level, the lowest numbered interrupt has the highest priority.

## 8.2.2 Interrupt Levels

There are 4 interrupt levels:

- Trap
- Level 1
- Level 0
- Machine Check

Each of these levels has a pair of associated registers:

- Interrupt Return Address: the address at which instruction processing should resume when the interrupt has been processed
- PSC Save: the value of the PSC at the time the interrupt is taken, and thus the value that should be restored after processing the interrupt.



We distinguish between Level 0 & 1 interrupts that are taken into hypervisor mode and give different pairs of registers. These registers are known as:

XRT/XST: Trap

• XR1H/XS1H: Level 1 Hypervisor

• XR0H/XS0H: Level 0 Hypervisor

• XRM/XSM: Machine-check

If there are multiple levels of interrupts pending then the priority is machine-check, level-0, level-1, and finally trap.

## 8.2.3 Interrupt Base Registers

The destination of a trap is computed by adding a fixed offset based on the interrupt number (for interrupts) or trap number (for trap instructions) to a base register. The value in the base register is expected to be page aligned. The offset for each instruction is 256B (i.e. 64 instructions).

The base register for traps is the TXB. Thus, for trap N, the new program counter is:

$$PC \leftarrow TXB + 256*N$$

The base register for machine-check interrupts is the MXB. For interrupt I, the new program counter is:

$$PC \leftarrow MXB + 256*I$$

The base register for interrupts into hypervisor mode is the HXB. For interrupt I, the new program counter is:

$$PC \leftarrow HXB + 256*I$$

## 8.2.4 Interrupt Level Select

There is an exception level select register, XLV, responsible for determining whether an interrupt is level 0 or level 1. There is one bit for each interrupt. If bit I is clear, interrupt I is treated as a level 0 interrupt, otherwise as a level 1 interrupt.

Note that interrupt 0 is the machine check interrupt, and is always treated as a machine check interrupt, independent of the value of XLV<sub>0</sub>.



8.2.5 Final PSC

When an interrupt is taken, the PSC value is changed:

- The value of the PSCH are copied to the PSC
- The interrupt enable bit(s) of the PSC are cleared, based on the interrupt being taken.
- Level 1: interrupt\_1 is cleared
- Level 0, 1: interrupt\_0, interrupt\_1 are cleared
- Machine Check: interrupt\_mc, interrupt\_1, interrupt\_0 are cleared

If the interrupt is a machine-check interrupt, then the PSC is initialized to a copy of the value stored in the PSCM register, and the interrupt enable bits are cleared as above.

#### 8.2.6 Machine Check

The machine check exception will be generated if:

- The processor detects an internal fault
- The program sets bit 0 of the XPEN with XEN bit 0 set
- The program would have taken a level\_0/ level\_1 interrupt number I, but interrupt\_0/ interrupt\_1 in the PSC is disabled, and XMS register bit I is set.

This last case is designed to ensure that if a critical interrupt handler, the processor can report the program and go into some kind of debug or fail-safe state.

Note that the interrupt number used is bit I

#### 8.2.7 External Interrupt Support

There are several registers that are designed primarily to support external interrupts, and other interrupts that can be deferred. These registers are the exception enable (XEN) and exception pending (XPEN) registers. Both of these are per-interrupt registers, i.e. with one bit for each interrupt.

When bit I of the XEN is set, interrupts are masked off, and will not happen. When bit I is clear, interrupts are enabled. If an interrupt I is reported, then (depending on the interrupt type) the implementation may choose to set the corresponding bit in the interrupt pending register. Some these bits may be "sticky" – i.e. after the interrupt is reported the bit will persist in the XPEN until the bit is cleared. Alternatively, the bit may be "transparent" – i.e. the bit is high only as long as the external line driving the bit is high.

Clearing and setting individual sticky bits in the XPEN register can be accomplished by writing to the XCLR and the XSET registers. These registers will and and-complement/or the bits of the XPEN with the written bits. Thus, they are clear-on-1/set-on-1.



8.2.8 Interrupt Exception Support

When an internal exception occurs, the processor will save information such as the instruction that caused the exception and any data addresses associated with the exception. There are two pairs of these registers, one each for level 0 and level 1. They are the IXI0, IXA0 and IXI1, IXA1. The IXI0/1 save the instruction for levels 0 and 1, the IXA0/1 save the data addresses for level 0/1. The instruction is saved in the 32 bits of the register IXI0/1.

In addition, the processor may save additional information related to the exception in the 32 bits of the register IXIX0/1. This syndrome information is specific to the exception.

For DATA exceptions (DATA\_ALIGN, DATA\_MATCH) the following bits will be set:

- ld (bit 31): the exception was caused by a load instruction
- st (bit 30): the exception was caused by a store instruction
- ctl (bit 29): the exception was caused by a dctl instruction.

## 8.2.9 Summary of behavior

The following code summarizes the behavior of the interrupt subsystem

```
if INTERRUPT_0 or (XEN[0] = 1 and XPEN[0] = 1 and PSC[interrupt_x] = 1) then
   en_mc \leftarrow 1
for i in 1..31: if <code>INTERRUPT</code> or ( <code>XEN[i] = 1</code> and <code>XPEN[i] = 1</code> and <code>PSC[interrupt_x] = 1</code> ) then
      if xlv[i] = 0 then
  if PSC[interrupt_0] then
          \begin{array}{l} \text{en\_0[i]} \leftarrow 1 \\ \text{else if xms[i]} = 1 \text{ then} \end{array}
             en_mc[i] \leftarrow 1
          endif
       else
          if PSC[interrupt_1] then
          \begin{array}{c} \text{en}\_1[i] \leftarrow 1 \\ \text{else if xms}[i] = 1 \text{ then} \end{array}
             en_mc[i] \leftarrow 1
     endif
if PSC[interrupt_mc] = 1 then
   for i in 0..31:
if en_mc[i] then
          XRM \leftarrow PC
          XSM \leftarrow PSC
          ilevel = mc
          inum = i
          goto handle_interrupt
if PSC[interrupt_0] = 1 then
   for i in 1..31:
if en_0[i] then
```



```
XROH \leftarrow PC
      XSOH \leftarrow PSC
      inum = i
ilevel = 0
      goto handle_interrupt
    endif
 if PSC[interrupt_1] = 1 then
  for i in 1..31:
if en_0[i] then
      XR1H \leftarrow PC
      \mathsf{XS1H} \ \leftarrow \ \mathsf{PSC}
      inum = i
ilevel = 1
      goto handle_interrupt
if instruction is trap N then
  XRT \leftarrow PC
  XST \leftarrow PSC
  PC \leftarrow TXB + 256*N
  PSC[user] \leftarrow 0
  return
handle_interrupt:
if ilevel = mc then psc = PSCM
else
psc = PSCH
endif
if ilevel = mc then
  psc[interrupt_mc] = 0
if ilevel = mc or ilevel = 0 then
    psc[interrupt_0] = 0
endif
psc[interrupt_1] = 0
PSC \leftarrow psc
if ilevel = mc then
  PC
       ← MXB + 256*inum
else
        ← HXB + 256*inum
  PC
return
```



# 9 Appendix: Vector Exception Checks

The following table describes the conditions under which either a vector type exception or a vector length exception will be thrown.

In the table, two columns specify when a type exception is raised based on the values of the it/ ft/ xit/xft fields. h, w are half word/word integer types. h, s are half precision/single precision floating-point types.

- If a vector instruction has an it field and the value does not match the allowable types, a vector type exception will be raised
- If a vector instruction has an ft field and the value does not match the allowable types, a vector type exception will be raised.
- If a vector instruction has an xit field and the integer type does not match the allowed value, then a vector type exception will be raised.
- If a vector instruction has an xft field and the floating-point type does not match the allowed value, then a vector type exception will be raised

The last column specifies the expression that must be satisfied by the values in the \$nsa and \$nsb register.

- a is the value of the \$nsa register
- b is the value of the \$nsb register
- N is the number of elements in the vector. It is based on the value in the it/ft/xit/xft fields; for h/h it is 512, for w/s it is 256. If both it/ft and xit/xft fields are present, then it is the minimum of the two numbers.



vctm

instruction it/ft xit/xft Length c2msum hb vcsum hb V2csum hb v2mul h  $a \le N/2$ v2muls  $a \le N/2$ h  $a \le N$ vmul h  $a*b \le N \&\& b > 1 \&\& b \le N$ vmaxa hw vmina hw  $a*b \le N \&\& b > 1 \&\& b \le N$ hw vadd  $a \le N$ vand hw  $a \le N$ vcand hw  $a \le N$ vcmps hw  $a \le N$ vcmpu hw  $a \le N$ vdiff hw  $a \le N$ vmax hw  $a \le N$ vmin hw  $a \le N$ vor hw  $a \le N$ vshl hw  $a \le N$ vshr hw  $a \le N$ vshra hw  $a \le N$ vsub hw  $a \le N$ vxor hw  $a \le N$ vbrd hw  $a \le N$ vcopy bhw  $a \le N$ vsel hw  $a \le N$ hw  $a \le N, b \le N$ vsetr bhw ldv  $a \le N$ stv bhw  $a \le N$ vconcat hw  $a \le N$ a\*b <= N/2 && b > 0 && b <= Nvdilv hw  $a*b \le N \&\& b > 1 \&\& b \le N$ vdupl hw  $a*b \le N \&\& b > 1 \&\& b \le N$ vext hw  $a*b \le N \&\& b > 1 \&\& b \le N$ hw vextb a\*b <= N/2 && b > 0 && b <= Nvilv hw vins hw  $a*(b+1) \le N \&\& b > 0 \&\& b < N$ a\*b <= N && b > 1 && b <= Nvspread hw a+b<=N && b <= N vtail hw b<N rsetv hw  $a \le N$ vpack hw  $a \le N/2$ bh vunpack vmop msetr vcfm