

### **About this document**

### **Scope and purpose**

This document provides PCB layout guidelines for a board design based on the Cypress CYW43439 WLBGA device. The Cypress reference schematic and layout files (see References [3] on page 25) form the basis of the guidelines provided.

#### **Intended audience**

This guide is intended for board designers.



### **Table of contents**

## **Table of contents**

| Abou         | ıt this document                                  | 1  |
|--------------|---------------------------------------------------|----|
| Table        | e of contents                                     | 2  |
| 1            | CYW43439 Chip Information                         | 3  |
| 1.1          | Introduction                                      |    |
| 1.2          | Purpose and Audience                              | 3  |
| 1.3          | Acronyms and Abbreviations                        | 3  |
| 1.4          | IoT Resources                                     | 3  |
| 1.5          | Device Description                                | 2  |
| 1.6          | CYW43439 Ball Map                                 | 4  |
| 1.7          | CYW43439 WLBGA Package Keep-Out Areas             | 5  |
| 1.8          | Power Topology                                    | 6  |
| 2            | CYW43439 WLBGA Reference Board                    | 8  |
| 2.1          | Reference Board Block Diagram                     |    |
| 2.2          | Major Components in the Reference Design          |    |
| 2.3          | Reference Board Layers                            |    |
| 2.3.1        | ·, - ·                                            |    |
| 2.3.2        |                                                   |    |
| 2.3.3        |                                                   |    |
| 2.3.4        |                                                   |    |
| 2.3.5        | ·                                                 |    |
| 3            | Component Selection                               |    |
| 3.1          | VBAT Capacitance                                  |    |
| 3.2          | CBUCK                                             |    |
| 3.2.1        |                                                   |    |
| 3.2.2        |                                                   |    |
| 3.3          | VOUT_3P3 Output Capacitance                       |    |
| 3.4          | CLDO/LNLDO Output Capacitance                     |    |
| 4            | Routing Guidelines                                |    |
| 4.1          | General PCB Design Guidelines                     |    |
| 4.2          | Routing and Placement for VBAT and CBUCK Networks |    |
| 4.3          | LDO's Output Capacitor Placements                 |    |
| 4.4          | Routing the LDO: VOUT3P3                          |    |
| 4.5          | Routing the VIN_LDO Network                       |    |
| 4.6          | Routing the VOUT_LN (LNLDO) Network               |    |
| 4.7          | Routing CLDO Network                              |    |
| 4.8          | Routing XTAL Network                              |    |
| 4.9<br>4.10  | Routing Host Interface SDIO 2.0                   |    |
| 4.10<br>4.11 | Routing RF Front End Signals                      |    |
|              |                                                   |    |
| 5            | References                                        |    |
|              | sion history                                      | 26 |



### **CYW43439 Chip Information**

## 1 CYW43439 Chip Information

This section contains a subset of the CYW43439 chip information. For more information, see the CYW43439 datasheet (References [1] on page 25).

#### 1.1 Introduction

The document contains a list of recommended components for the Power Management Unit (PMU) circuitry.

The document is divided into the following four sections:

- **CYW43439 Chip Information** on page **3** contains the chip information. For detailed chip information, see the CYW43439 datasheet (References [1] on page **25**).
- CYW43439 WLBGA Reference Board on page 8 contains Cypress reference board layout excerpts.
- **Component Selection** on page **14** contains the component selection information for various capacitors and inductors.
- Routing Guidelines on page 16 provides the core PCB layout guidelines.

## 1.2 Purpose and Audience

This reference guide contains examples, guidelines, and requirements to help board designers do the following:

- Facilitate optimal board routing and chip performance.
- Address noise coupling/electromagnetic interference (EMI) current-flow capability and PMU performance.
- Understand the comparative differences of various components (footprint and rating tradeoff) and the impact on overall PMU functionality and performance.

### 1.3 Acronyms and Abbreviations

In most cases, acronyms and abbreviations are defined on first use. For a comprehensive list of acronyms and other terms used in Cypress documents, go to <a href="https://www.cypress.com/glossary">www.cypress.com/glossary</a>.

#### 1.4 IoT Resources

Cypress provides a wealth of data at www.cypress.com/internet-things-iot to help you to select the right IoT device for your design, and quickly and effectively integrate the device into your design. Cypress provides customer access to a wide range of information, including technical documentation, schematic diagrams, product bill of materials, PCB layout information, and software updates. Customers can acquire technical documentation and software from the Cypress Support Community website (community.cypress.com).



#### **CYW43439 Chip Information**

### 1.5 Device Description

CYW43439 integrates the following on a single die:

- 2.4-GHz WLAN IEEE802.11 b/g/n MAC/baseband/radio
- Bluetooth 4.2 support

The platform-agnostic design and integration of the MAC, PHY, and RF allow CYW43439 to be added to any mobile device regardless of the application processor used. CYW43439 is based on the 40-nm CMOS process technology, making it smaller and more power-efficient than chips with process technologies are above 40 nm. For more package and assembly information, see the WLBGA overview and assembly guidelines (References [2] on page 25).

CYW43439 comes with Cypress' latest wireless coexistence technology. Handset makers can use this technology on 4G LTE cellular platforms to minimize the possibility of radio interference between Wi-Fi, Bluetooth, and LTE. Cypress' Global Coexistence Interface supports the Bluetooth Special Interest Group's (SIG) LTE coexistence scheme and can be applied to future Cypress LTE platforms as well as 4G cellular platforms from other vendors.

### 1.6 CYW43439 Ball Map

Figure 1 shows the ball map of the CYW43439 WLBGA package.

|   | A               | В                 | С                 | D              | Е             | F                | G                | н                | J                | К                        | L                 | M                    |   |
|---|-----------------|-------------------|-------------------|----------------|---------------|------------------|------------------|------------------|------------------|--------------------------|-------------------|----------------------|---|
| 1 | BT_UART_<br>RXD | BT_DEV_<br>WAKE   | BT_HOST_<br>WAKE  |                | FM_RF_IN      | BT_VCO_<br>VDD   | BT_IF_<br>VDD    | BT_PAVDD         | WLRF_<br>2G_eLG  | WLRF_<br>2G_RF           |                   | WLRF_<br>PA_VDD      | 1 |
| 2 | BT_UART_<br>TXD | BT_UART_<br>CTS_N | FM_OUT1           | FM_OUT2        | FM_RF_<br>VDD | BTFM_<br>PLL_VDD | BTFM_<br>PLL_VSS | BT_IF_VSS        | WLRF_<br>LNA_GND | WLRF_<br>GENERAL_<br>GND | WLRF_PA_<br>GND   | WLRF_VDD<br>1P35     | 2 |
| 3 |                 |                   | BT_UART_<br>RTS_N | VDDC           | FM_RF_VS<br>S |                  |                  | BT_VCO_V<br>SS   | WLRF_GPI<br>O    |                          | WLRF_VCO<br>_GND  | WLRF_XTA<br>L_VDD1P2 | 3 |
| 4 |                 | BT_PCM_<br>OUT    | BT_PCM_IN         | vssc           |               |                  | VDDC             | WLRF_AFE<br>_GND |                  |                          | WLRF_XTA<br>L_GND | WLRF_XTA<br>L_XOP    | 4 |
| 5 | BT_PCM_<br>CLK  | BT_PCM_<br>SYNC   |                   |                |               | LPO_IN           |                  |                  | vssc             |                          | GPIO_2            | WLRF_XTA<br>L_XON    | 5 |
| 6 | SR_VLX          | PMU_AVSS          | VOUT_CLD<br>O     | VOUT_LNL<br>DO | BT_REG_O<br>N | WCC_VDDI<br>O    | WL_REG_O<br>N    | GPIO_1           | GPIO_0           | SDIO_<br>DATA_0          | SDIO_CMD          | CLK_REQ              | 6 |
| 7 | SR_PVSS         | SR_<br>VDDBAT5V   | LDO_VDD1<br>P5    |                | VOUT_3P3      | LDO_<br>VDDBAT5V |                  | SDIO_<br>DATA_1  | SDIO_<br>DATA_3  |                          | SDIO_<br>DATA_2   | SDIO_CLK             | 7 |
|   | Α               | В                 | С                 | D              | E             | F                | G                | Н                | J                | K                        | L                 | M                    |   |

Figure 1 CYW43439 WLBGA Ball Map



### **CYW43439 Chip Information**

#### **CYW43439 WLBGA Package Keep-Out Areas** 1.7

Figure 2 shows the keep-out areas on the CYW43439 device. Do not route traces below the highlighted keep-



CYW43439 WLBGA Package Keep-out Areas Figure 2



#### **CYW43439 Chip Information**

#### **Power Topology** 1.8

Figure 3 and Figure 4 show a typical power topology for CYW43439. The shaded area is external to CYW43439.



Typical Power Topology (1 of 2) Figure 3



#### **CYW43439 Chip Information**



Figure 4 Typical Power Topology (2 of 2)



#### 2 CYW43439 WLBGA Reference Board

#### **Reference Board Block Diagram** 2.1

Figure 5 shows the CYW43439 reference board block diagram (CYW943439WLPTH).

Note:

The schematic and the Allegro layout file (\*.brd) are available through the Cypress Customer Support Portal (see References [3] on page 25). Throughout this document, excerpts from the layout file are provided to show various areas of importance.



Figure 5 CYW43439 Reference Board Block Diagram



## 2.2 Major Components in the Reference Design

**Table 1** shows some of the major reference design components that are mentioned throughout the document.

The power topology diagram in **Figure 3** shows where each component is placed. See the reference board schematic for additional component information.

Table 1 Major Reference Design Components

| Reference Design Component Designation | Description                                     | Value  |
|----------------------------------------|-------------------------------------------------|--------|
| C52                                    | VBAT capacitor                                  | 4.7 μF |
| L11                                    | CBUCK inductor                                  | 2.2 μΗ |
| C9                                     | CBUCK capacitor                                 | 4.7 μF |
| C27                                    | VOUT3P3 capacitor                               | 4.7 μF |
| C96                                    | VOUT_LNLDO (Low-noise LDO) capacitor            | 2.2 μF |
| C74                                    | VOUT_CLDO (Core LDO) capacitor                  | 2.2 μF |
| C45                                    | WLRF_PA_VDD capacitor                           | 1 μF   |
| C4                                     | BT_PAVDD capacitor                              | 1 μF   |
| R1                                     | BT_PAVDD resistor                               | 22 Ω   |
| C1                                     | WLRF_VDD_1P35 capacitor                         | 1 μF   |
| C23                                    | XTAL_VDD_1P2 capacitor                          | 0.1 μF |
| C3                                     | BTFM_PLL_VDD/BT_IF_VDD/<br>BT_VCO_VDD capacitor | 1 μF   |
| C24                                    | FM_RF_VDD capacitor                             | 0.1 μF |
| C76                                    | VDDC (VOUT_CORE) capacitor                      | 0.1 μF |

### 2.3 Reference Board Layers

This section shows all four layers of the Cypress reference board. Layer 1 shows how components are placed around the CYW43439 device. The crystal area, PMU section, and some ground isolation areas are identified.

### 2.3.1 PCB Layer Description

**Table 2** lists the four layers of the reference platform's PCB. The remainder of this section provides images of each PCB layer.

Table 2 CYW43439 WLBGA Board Layer Description

| Layer | Description                                                                                                                  |
|-------|------------------------------------------------------------------------------------------------------------------------------|
| 1     | See <b>Layer 1 (Component Placement)</b> on page <b>10</b> . Includes RF signals, PMU sections, SDIO and BT UART/PCM traces. |
| 2     | Ground Plane. See Layer 2 (Ground Plane) on page 11.                                                                         |
| 3     | Ground plane See Layer 3 (Ground Plane) on page 12.                                                                          |
| 4     | Power plane. See Layer 4 (Power Plane) on page 13.                                                                           |



## 2.3.2 Layer 1 (Component Placement)

Figure 6 shows Layer 1, the component layer, of the reference board.

Regulators are sensitive to routing parasitics that can cause instability, power efficiency losses, and in extreme cases, loss of voltage regulation. Extreme parasitics due to long and thin traces can create large switching voltage spikes that can lead to long-term chip reliability problems.



Figure 6 CYW43439 Reference Board Layer 1



#### **Layer 2 (Ground Plane)** 2.3.3

Figure 7 shows Layer 2, which is predominantly a ground plane. The ground cuts under the XTAL is also shown. If the FM section is not in use, the FM ground cut can be ignored.



Figure 7 CYW43439 Reference Board Layer 2 (Ground Plane)



#### **Layer 3 (Ground Plane)** 2.3.4

Figure 8 shows Layer 3, which is also predominantly a ground plane. If the FM section is not in use, the FM ground cut can be ignored.



Figure 8 CYW43439 Reference Board Layer 3 (Ground Plane)



## 2.3.5 Layer 4 (Power Plane)

Figure 9 shows the Layer 4, which includes power supply traces.



Figure 9 CYW43439 Reference Board Layer 4 (Power Plane)



#### **Component Selection**

## **3** Component Selection

This section provides component selection guidance for optimizing the performance of the following power rails:

- VBAT capacitance
- CBUCK
- VOUT\_3P3 output capacitance
- CLDO/LNLDO output capacitance

### 3.1 VBAT Capacitance

The nominal SR\_VDDBAT5V and LDO\_VDDBAT5V shared capacitance value is 4.7  $\mu$ F (0402 package, 10 V, 20%, X5R, ceramic surface-mount). The following criteria apply:

- Effective capacitance should NOT drop below 1.645  $\mu F$  at 4.8 V.
- Effective capacitance should NOT drop below 1.88 μF at 4.2 V.
- Effective capacitance should NOT drop below 2.2 μF at 3.6 V.
- Recommended part for VBAT capacitor is Murata GRM155R61A475MEAA or any cap matching or better than the DC bias profile.

Table 3 Capacitor Recommendations

| Part Number        | Description               | Manufacturer |
|--------------------|---------------------------|--------------|
| GRM155R61A475MEAA  | 0402 X5R 4.7 μF 20% 10 V  | Murata       |
| GRM188R60J475ME84D | 0603 X5R 4.7 μF 20% 6.3 V | Murata       |
| GRM188R60J475ME19D | 0603 X5R 4.7 μF 20% 6.3 V | Murata       |
| GRM155R60J475ME87D | 0402 X5R 4.7 μF 20% 6.3 V | Murata       |

### 3.2 CBUCK

### 3.2.1 CBUCK Output Capacitance

The nominal CBUCK output capacitance value is 4.7  $\mu$ F (0402 package, 6.3 V, 20%, X5R, ceramic surface-mount). The following criteria apply:

- The effective capacitance should NOT drop below 3.622 μF at 1.35 V
- Recommended part for CBUCK capacitor is Murata GRM155R60J475ME87D or any cap matching or better than the DC bias profile.

Table 4 CBUCK Capacitor Recommendations

| Part Number        | Description          | Package Size | Manufacturer |
|--------------------|----------------------|--------------|--------------|
| GRM155R60J475ME87D | X5R 4.7 μF 20% 6.3 V | 0402         | Murata       |
| GRM188R60J475ME19D | X5R 4.7 μF 20% 6.3 V | 0603         | Murata       |
| GRM188R61A475KE15  | X5R 4.7 μF 20% 10 V  | 0603         | Murata       |



#### **Component Selection**

#### 3.2.2 CBUCK Inductance

The nominal CBUCK inductor value is 2.2  $\mu$ H. The choice of inductor depends on operating temp range, DCR, ACR, saturation currents based on (L-30%) and +40 °C self-heating temperature rise criteria and footprint/height.

Table 5 CBUCK Inductor Recommendations

| Manufacturer | Part No.       | Width<br>(mm) | Length<br>(mm) | Max.<br>Height<br>(mm) | Typ. L<br>(μΗ) | L Tol.<br>(%) | Typ.<br>DCR<br>(mΩ) | Тур. Idc<br>( <b>A</b> ) <sup>а</sup> |
|--------------|----------------|---------------|----------------|------------------------|----------------|---------------|---------------------|---------------------------------------|
| Murata       | LQM18PN2R2MGHD | 0.8           | 1.6            | 1                      | 2.2            | 20            | 200                 | 1.15                                  |

a. Based on temperature rise. When applied Rated Current, temperature rise caused by self-generated heat shall be limited to 40 °C max

The recommended part is Murata LQM18PN2R2MGHD. This is the most critical part in the BOM; Cypress strongly recommends that you use this part for CYW43439 design as the CBUCK inductor.

### 3.3 **VOUT\_3P3 Output Capacitance**

The nominal VOUT\_3P3 output capacitance value is 4.7  $\mu$ F (0402 package, 6.3 V, 20%, X5R, ceramic surfacemount). The following criteria apply:

- Effective capacitance should NOT drop below 1.773 μF at 3.3 V.
- Recommended part for VOUT\_3P3 capacitor is Murata GRM155R60J475ME87D or any cap matching or better than the DC bias profile.

Table 6 VOUT\_3P3 Output Capacitor Recommendations

| Part Number        | Description          | Package Size | Manufacturer |
|--------------------|----------------------|--------------|--------------|
| GRM155R60J475ME87D | X5R 4.7 μF 20% 6.3 V | 0402         | Murata       |
| GRM188R60J475ME84D | X5R 4.7 μF 10% 6.3 V | 0603         | Murata       |

### 3.4 CLDO/LNLDO Output Capacitance

The nominal CLDO/LNLDO output capacitance value is 2.2  $\mu$ F (0402 package, 6.3 V, 20%, X5R, ceramic surface-mount). The following criteria apply:

- Effective capacitance should NOT drop below 1.87 μF at 1.2 V
- Recommended part for CLDO/LNLDO output capacitor is Murata GRM155R60J225ME15D or any capacitor matching or better than the DC bias profile.

Table 7 CLDO/LNLDO Output Capacitor Recommendations

| Part Number        | Description          | Package Size | Manufacturer |
|--------------------|----------------------|--------------|--------------|
| GRM155R60J225ME15D | X5R 2.2 μF 20% 6.3 V | 0402         | Murata       |
| C1005X5R225MCTS    | X5R 2.2 μF 20% 6.3 V | 0402         | DARFON       |



## 4 Routing Guidelines

## 4.1 General PCB Design Guidelines

Follow these general PCB design guidelines:

- Keep noisy lines away from RF traces, and place ground vias along RF traces.
- Do not use ground cuts under RF traces.
- Properly ground RF switches using vias.
- Do not place noisy supply lines (VBAT, VOUT\_3P3, and VIO) or digital lines (UART and PCM) over sensitive power supply traces like VOUT\_LN, VIN\_LDO, and VOUT\_CORE.
- Directly connect each pin to the reference ground.
- Minimize the coupling of noisy signals to crystal traces.
- Avoid placing crystal-trace vias close to noisy signals on other layers.
- Use a solid ground layer under the crystal.
- Use a solid ground layer under the CBUCK regulator.
- Use power supply traces wide enough to support required currents. For example, a 10-mil, half-ounce copper trace can handle 500 mA (at 10 °C). The width must be increased to 25 mils for 900 mA. Current-carrying capacity goes up to 700 mA for 10 mils and 1.5 A for 25 mils at 30 °C for the same half-ounce copper weight.
- Microvias handle less current than through-vias. Therefore, multiple microvias may be required in some cases. This 4-layer reference design (CYW943439WLPTH) uses through-hole vias, which can support large current
- In several figures throughout this section, a star symbol is used to indicate a star connection. A star connection is formed at a decoupling capacitor that attaches to more than one circuit element.

Use the **Table 8** as a general guideline for typical trace width in mils.

Table 8 Trace Width Instructions

| Net name  | Width (mils) | Net Name            | Width (mils) |
|-----------|--------------|---------------------|--------------|
| VBAT      | 12-15        | RF signals          | 5 – 8        |
| VDDIO     | 3-6          | XTAL/LPO signals    | 3 – 4        |
|           |              | XTAL_VDD1P2         | 7 – 8        |
| SR_VLX    | 10-12        |                     |              |
| VIN_LDO   | 10-12        | SDIO signals        | 4 – 5        |
| VOUT_3P3  | 8-10         | GPIO/JTAG signals   | 3 – 4        |
| VOUT_LN   | 8-10         | BT PCM/UART/I2S     | 3 – 4        |
| BT_PAVDD  | 8-10         | WL/BT_HOST/DEV_WAKE | 3 – 4        |
| VOUT_CORE | 8-10         | WL/BT_REG_ON        | 3 – 4        |

**Figure 10** and **Figure 11** show the overall layout block diagram for the CYW43439 device, component placement, and trace routing instructions.





Figure 10 Overall Layout Block Diagram with CYW43439



Figure 11 Overall Layout Block Diagram with CYW43439 with Trace Width



## 4.2 Routing and Placement for VBAT and CBUCK Networks

Connect SR\_PVSS, VBAT Cap, and CBUCK Cap together as shown in one complete GND pad. Keep the AC return current loop small and provide a local island among the three GND pads. Do a star connection between pins B7/F7 to the VBAT Cap.



Figure 12 VBAT and CBUCK Power Networks

## 4.3 LDO's Output Capacitor Placements

Place all LDO output caps close to the CYW43439 device to reduce the current return path.



Figure 13 LDO Output Capacitors



## 4.4 Routing the LDO: VOUT3P3

Implement the star topology for M1 and H1. Use thick traces and through-hole vias to support large current.



Figure 14 VOUT\_3P3 Network

## 4.5 Routing the VIN\_LDO Network

Implement the star topology for M2 and C7.



Figure 15 VIN\_LDO Network



## 4.6 Routing the VOUT\_LN (LNLDO) Network

Implement the star topology. If the FM section is not used, E2 can be directly connected to the VOUT\_LN network (FB3 and C24 can be ignored).



Figure 16 VOUT\_LN Network

## 4.7 Routing CLDO Network



Figure 17 CLDO Network



#### **Routing XTAL Network** 4.8

Do not switch layers for XTAL\_IN and XTAL\_OUT networks. Ensure that XTAL\_IN and XTAL\_OUT do not cross or overlap each other. Use complete GND planes with through-hole vias to ensure good ground condition. Use solid GND plane under the XTAL area.



Figure 18 **XTAL Network** 



## 4.9 Routing Host Interface SDIO 2.0

The following criteria apply:

- SDIO 2.0 trace should be maintained to within 50 ohms of the line impedance.
- Trace should not have any stubs; the DATA trace length should not be greater than CLK trace.
- Length match SDIO lines to equal or within +/- 100 mils.
- Keep SDIO\_CLK away from SDIO CMD and DATA lines (use the 2:1 rule of thumb). Insert GND barriers for SDIO\_CLK.
- Routing SDIO\_CLK closely parallel to command and data lines can cause glitches on the bus, affecting SDIO operation.



Figure 19 Host Interface SDIO 2.0



#### **Routing BT Control Signals and BT Digital Signals** 4.10

Route BT control signals (BT\_HOST\_WAEK, BT\_DEV\_WAKE) and BT digital signals traces (UART and PCM) on Layer 1.



**BT Control Signals and BT Digital Signals** Figure 20



#### **Routing RF Front End Signals** 4.11

The following criteria apply:

- Space out RF lines to minimize RF coupling and add GND stitches along it. Insert GND stiches to reduce harmonics radiation.
- Avoid changing layers for the RF front-end network.
- If the FM section is not used, FM\_RF\_IN can be left open.
- Use the 'CHIP\_OUT' path to evaluate the chip-out performance. Use the 'LTE BLOCK' to evaluate the performance with the LTE filter. Use the 'CELL\_BLOCK' path to evaluate the performance with a band pass filter. Use a 3-way switching resistor for path selection.



Figure 21 **RF Front End** 



#### References

### 5 References

Use the references in this section in conjunction with this document.

Note: Cypress provides customer access to technical documentation and software through its Customer Support Portal (CSP) and Downloads and Support site (see **IoT Resources**).

- [1] 002-30348: Single-Chip IEEE 802.11 b/g/n MAC/Baseband/Radio with Integrated Bluetooth 4.2
- [2] Wafer-Level Ball Grid Array Overview and Assembly Guidelines
- [3] CYW943439WLPTH reference design Rev 1.0<sup>b</sup>
- b. Contact your local Cypress FAE or sales representative for access to the design package including latest 43439 datasheet.



### **Revision history**

# **Revision history**

| Date       | Version | Description                 |
|------------|---------|-----------------------------|
| 2020-05-29 | **      | Initial release.            |
| 2020-10-14 | *A      | Updated to Infineon format. |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-10-14 Published by Infineon Technologies AG 81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 002-30393 Rev. \*A

#### **IMPORTANT NOTICE**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.