## LSM6DSM



# iNEMO inertial module: always-on 3D accelerometer and 3D gyroscope

Datasheet - production data



### **Features**

- "Always-on" experience with low power consumption for both accelerometer and gyroscope
- Power consumption: 0.4 mA in combo normal mode and 0.65 mA in combo high-performance mode
- Smart FIFO up to 4 kbyte based on features set
- Android M compliant
- Auxiliary SPI for OIS data output for gyroscope and accelerometer
- Hard, soft ironing for external magnetic sensor corrections
- ±2/±4/±8/±16 g full scale
- ±125/±245/±500/±1000/±2000 dps full scale
- Analog supply voltage: 1.71 V to 3.6 V
- SPI & I<sup>2</sup>C serial interface with main processor data synchronization
- Dedicated gyroscope low-pass filters for UI and OIS applications
- Smart embedded functions: pedometer, step detector and step counter, significant motion and tilt
- Standard interrupts: free-fall, wakeup, 6D/4D orientation, click and double-click
- · Embedded temperature sensor
- ECOPACK<sup>®</sup>, RoHS and "Green" compliant

## **Applications**

- · Motion tracking and gesture detection
- Sensor hub
- Indoor navigation
- IoT and connected devices
- Smart power saving for handheld devices
- · EIS and OIS for camera applications
- · Vibration monitoring and compensation

## **Description**

The LSM6DSM is a system-in-package featuring a 3D digital accelerometer and a 3D digital gyroscope performing at 0.65 mA in high-performance mode and enabling always-on low-power features for an optimal motion experience for the consumer.

The LSM6DSM supports main OS requirements, offering real, virtual and batch sensors with 4 kbyte for dynamic data batching.

ST's family of MEMS sensor modules leverages the robust and mature manufacturing processes already used for the production of micromachined accelerometers and gyroscopes.

The various sensing elements are manufactured using specialized micromachining processes, while the IC interfaces are developed using CMOS technology that allows the design of a dedicated circuit which is trimmed to better match the characteristics of the sensing element.

The LSM6DSM has a full-scale acceleration range of  $\pm 2/\pm 4/\pm 8/\pm 16$  g and an angular rate range of  $\pm 125/\pm 245/\pm 500/\pm 1000/\pm 2000$  dps.

The LSM6DSM fully supports EIS and OIS applications as the module includes a dedicated configurable signal processing path for OIS and auxiliary SPI configurable for both the gyroscope and accelerometer.

High robustness to mechanical shock makes the LSM6DSM the preferred choice of system designers for the creation and manufacturing of reliable products.

The LSM6DSM is available in a plastic land grid array (LGA) package.

Table 1. Device summary

| Part number | Temp.<br>range [°C] | Package        | Packing        |
|-------------|---------------------|----------------|----------------|
| LSM6DSM     | -40 to +85          | I GA-14I       | Tray           |
| LSM6DSMTR   | -40 to +85          | (2.5x3x0.83mm) | Tape &<br>Reel |

Contents LSM6DSM

## **Contents**

| 1 | Ove   | view                                                | 7 |
|---|-------|-----------------------------------------------------|---|
| 2 | Emb   | edded low-power features18                          | 8 |
|   | 2.1   | Tilt detection                                      | 8 |
|   | 2.2   | Absolute wrist tilt                                 | 9 |
| 3 | Pin ( | escription                                          | 0 |
|   | 3.1   | Pin connections                                     | 1 |
| 4 | Mod   | le specifications                                   | 3 |
|   | 4.1   | Mechanical characteristics                          | 3 |
|   | 4.2   | Electrical characteristics                          | 6 |
|   | 4.3   | Temperature sensor characteristics                  | 7 |
|   | 4.4   | Communication interface characteristics             | 8 |
|   |       | 4.4.1 SPI - serial peripheral interface             | 8 |
|   |       | 4.4.2 I <sup>2</sup> C - inter-IC control interface | 9 |
|   | 4.5   | Absolute maximum ratings                            | 1 |
|   | 4.6   | Terminology                                         | 2 |
|   |       | 4.6.1 Sensitivity                                   | 2 |
|   |       | 4.6.2 Zero-g and zero-rate level                    | 2 |
| 5 | Fund  | tionality                                           | 3 |
|   | 5.1   | Operating modes                                     | 3 |
|   | 5.2   | Gyroscope power modes                               | 3 |
|   | 5.3   | Accelerometer power modes                           | 3 |
|   | 5.4   | Block diagram of filters                            | 4 |
|   |       | 5.4.1 Block diagrams of the gyroscope filters       | 4 |
|   |       | 5.4.2 Block diagrams of the accelerometer filters   | 6 |
|   | 5.5   | FIFO                                                | 8 |
|   |       | 5.5.1 Bypass mode                                   | 8 |
|   |       | 5.5.2 FIFO mode                                     | 9 |
|   |       | 5.5.3 Continuous mode                               | 9 |
|   |       | 5.5.4 Continuous-to-FIFO mode                       | 9 |



|    |        | 5.5.5<br>5.5.6       | Bypass-to-Continuous mode                           |      |
|----|--------|----------------------|-----------------------------------------------------|------|
| 6  | Digita | al interi            | faces                                               | . 41 |
|    | 6.1    | I <sup>2</sup> C/SP  | I interface                                         | . 41 |
|    | 6.2    | Master               | · I <sup>2</sup> C                                  | . 41 |
|    | 6.3    |                      | ry SPI                                              |      |
|    | 6.4    | I <sup>2</sup> C ser | rial interface                                      | . 42 |
|    |        | 6.4.1                | I <sup>2</sup> C operation                          | 42   |
|    | 6.5    | SPI bu               | s interface                                         | . 44 |
|    |        | 6.5.1                | SPI read                                            | 45   |
|    |        | 6.5.2                | SPI write                                           | 46   |
|    |        | 6.5.3                | SPI read in 3-wire mode                             | 47   |
| 7  | Appli  | ication              | hints                                               | . 48 |
|    | 7.1    | LSM6E                | OSM electrical connections in Mode 1                | . 48 |
|    | 7.2    | LSM6E                | OSM electrical connections in Mode 2                | . 49 |
|    | 7.3    | LSM6                 | OSM electrical connections in Mode 3 and Mode 4     | . 50 |
| 8  | Auxil  | liary SP             | I configurations                                    | . 54 |
|    | 8.1    | Gyroso               | cope filtering                                      | . 54 |
|    | 8.2    | Accele               | rometer filtering                                   | . 55 |
|    |        | 8.2.1                | Accelerometer full scale set from primary interface | 55   |
|    |        | 8.2.2                | Accelerometer full scale set from auxiliary SPI     | 55   |
| 9  | Regi   | ster ma              | pping                                               | . 56 |
| 10 | Regis  | ster des             | scription                                           | . 60 |
|    | 10.1   | FUNC_                | _CFG_ACCESS (01h)                                   | . 60 |
|    | 10.2   | SENS                 | DR_SYNC_TIME_FRAME (04h)                            | . 60 |
|    | 10.3   | SENS                 | DR_SYNC_RES_RATIO (05h)                             | . 61 |
|    | 10.4   | FIFO_                | CTRL1 (06h)                                         | . 61 |
|    | 10.5   | FIFO_                | CTRL2 (07h)                                         | . 62 |
|    | 10.6   | FIFO_                | CTRL3 (08h)                                         | . 63 |
|    | 10.7   | FIFO_                | CTRL4 (09h)                                         | . 64 |
|    |        |                      |                                                     |      |

| 10.8  | FIFO_CTRL5 (0Ah)                   | 65 |
|-------|------------------------------------|----|
| 10.9  | DRDY_PULSE_CFG (0Bh)               | 66 |
| 10.10 | INT1_CTRL (0Dh)                    | 66 |
| 10.11 | INT2_CTRL (0Eh)                    | 67 |
| 10.12 | WHO_AM_I (0Fh)                     | 67 |
| 10.13 | CTRL1_XL (10h)                     | 68 |
| 10.14 | CTRL2_G (11h)                      | 69 |
| 10.15 | CTRL3_C (12h)                      | 70 |
| 10.16 | CTRL4_C (13h)                      | 71 |
| 10.17 | CTRL5_C (14h)                      | 71 |
| 10.18 | CTRL6_C (15h)                      | 73 |
| 10.19 | CTRL7_G (16h)                      | 74 |
| 10.20 | CTRL8_XL (17h)                     | 74 |
| 10.21 | CTRL9_XL (18h)                     | 75 |
| 10.22 | CTRL10_C (19h)                     | 76 |
| 10.23 | MASTER_CONFIG (1Ah)                | 76 |
|       | WAKE_UP_SRC (1Bh)                  |    |
|       | TAP_SRC (1Ch)                      |    |
| 10.26 | D6D_SRC (1Dh)                      | 78 |
| 10.27 | STATUS_REG/STATUS_SPIAux (1Eh)     | 79 |
| 10.28 | OUT_TEMP_L (20h), OUT_TEMP_H (21h) | 79 |
| 10.29 | OUTX_L_G (22h)                     | 80 |
| 10.30 | OUTX_H_G (23h)                     | 80 |
|       |                                    | 80 |
|       | OUTY_H_G (25h)                     |    |
|       | OUTZ_L_G (26h)                     |    |
|       | OUTZ_H_G (27h)                     |    |
|       | OUTX_L_XL (28h)                    |    |
| 10.36 | OUTX_H_XL (29h)                    | 82 |
|       | OUTY_L_XL (2Ah)                    |    |
|       | OUTY_H_XL (2Bh)                    |    |
| 10.39 | OUTZ_L_XL (2Ch)                    | 83 |
| 10.40 | OUTZ H XL (2Dh)                    | 83 |

| 10.41 | SENSORHUB1_REG (2Eh)   | 84 |
|-------|------------------------|----|
| 10.42 | SENSORHUB2_REG (2Fh)   | 84 |
| 10.43 | SENSORHUB3_REG (30h)   | 84 |
| 10.44 | SENSORHUB4_REG (31h)   | 85 |
| 10.45 | SENSORHUB5_REG (32h)   | 85 |
| 10.46 | SENSORHUB6_REG (33h)   | 85 |
| 10.47 | SENSORHUB7_REG (34h)   | 85 |
| 10.48 | SENSORHUB8_REG (35h)   | 86 |
| 10.49 | SENSORHUB9_REG (36h)   | 86 |
| 10.50 | SENSORHUB10_REG (37h)  | 86 |
| 10.51 | SENSORHUB11_REG (38h)  | 86 |
| 10.52 | SENSORHUB12_REG (39h)  | 87 |
| 10.53 | FIFO_STATUS1 (3Ah)     | 87 |
| 10.54 | FIFO_STATUS2 (3Bh)     | 87 |
| 10.55 | FIFO_STATUS3 (3Ch)     | 88 |
| 10.56 | FIFO_STATUS4 (3Dh)     | 88 |
| 10.57 | FIFO_DATA_OUT_L (3Eh)  | 88 |
| 10.58 | FIFO_DATA_OUT_H (3Fh)  | 89 |
| 10.59 | TIMESTAMP0_REG (40h)   | 89 |
| 10.60 | TIMESTAMP1_REG (41h)   | 89 |
| 10.61 | TIMESTAMP2_REG (42h)   | 89 |
| 10.62 | STEP_TIMESTAMP_L (49h) | 90 |
| 10.63 | STEP_TIMESTAMP_H (4Ah) | 90 |
| 10.64 | STEP_COUNTER_L (4Bh)   | 90 |
| 10.65 | STEP_COUNTER_H (4Ch)   | 91 |
| 10.66 | SENSORHUB13_REG (4Dh)  | 91 |
| 10.67 | SENSORHUB14_REG (4Eh)  | 91 |
| 10.68 | SENSORHUB15_REG (4Fh)  | 91 |
| 10.69 | SENSORHUB16_REG (50h)  | 92 |
| 10.70 | SENSORHUB17_REG (51h)  | 92 |
|       | SENSORHUB18_REG (52h)  |    |
| 10.72 | FUNC_SRC1 (53h)        | 93 |
| 10.73 | FUNC_SRC2 (54h)        | 93 |

|    | 10.74 | WRIST_TILT_IA (55h)                            | . 94  |
|----|-------|------------------------------------------------|-------|
|    | 10.75 | TAP_CFG (58h)                                  | . 95  |
|    | 10.76 | TAP_THS_6D (59h)                               | . 96  |
|    | 10.77 | INT_DUR2 (5Ah)                                 | . 96  |
|    | 10.78 | WAKE_UP_THS (5Bh)                              | . 97  |
|    | 10.79 | WAKE_UP_DUR (5Ch)                              | . 97  |
|    | 10.80 | FREE_FALL (5Dh)                                | . 98  |
|    | 10.81 | MD1_CFG (5Eh)                                  | . 99  |
|    | 10.82 | MD2_CFG (5Fh)                                  | 100   |
|    | 10.83 | MASTER_CMD_CODE (60h)                          | 101   |
|    | 10.84 | SENS_SYNC_SPI_ERROR_CODE (61h)                 | 101   |
|    | 10.85 | OUT_MAG_RAW_X_L (66h)                          | 101   |
|    | 10.86 | OUT_MAG_RAW_X_H (67h)                          | 101   |
|    | 10.87 | OUT_MAG_RAW_Y_L (68h)                          | 102   |
|    | 10.88 | OUT_MAG_RAW_Y_H (69h)                          | 102   |
|    | 10.89 | OUT_MAG_RAW_Z_L (6Ah)                          | 102   |
|    | 10.90 | OUT_MAG_RAW_Z_H (6Bh)                          | 102   |
|    | 10.91 | INT_OIS (6Fh)                                  | 103   |
|    | 10.92 | CTRL1_OIS (70h)                                | 103   |
|    | 10.93 | CTRL2_OIS (71h)                                | 104   |
|    | 10.94 | CTRL3_OIS (72h)                                | 105   |
|    | 10.95 | X_OFS_USR (73h)                                | 106   |
|    | 10.96 | Y_OFS_USR (74h)                                | 106   |
|    | 10.97 | Z_OFS_USR (75h)                                | 106   |
| 11 | Embe  | edded functions register mapping               | 107   |
| 12 | Embe  | edded functions registers description - Bank A | 109   |
|    | 12.1  | SLV0_ADD (02h)                                 | 109   |
|    | 12.2  | SLV0_SUBADD (03h)                              | 109   |
|    | 12.3  | SLAVE0_CONFIG (04h)                            | 109   |
|    | 12.4  | SLV1_ADD (05h)                                 | 110   |
|    | 12.5  | SLV1_SUBADD (06h)                              | 110   |
|    | 12.6  | SLAVE1_CONFIG (07h)                            | . 111 |
|    |       |                                                |       |

|    | 12.7  | SLV2_ADD (08h)                                 | . 111 |
|----|-------|------------------------------------------------|-------|
|    | 12.8  | SLV2_SUBADD (09h)                              | .111  |
|    | 12.9  | SLAVE2_CONFIG (0Ah)                            | 112   |
|    | 12.10 | SLV3_ADD (0Bh)                                 | 112   |
|    | 12.11 | SLV3_SUBADD (0Ch)                              | 112   |
|    | 12.12 | SLAVE3_CONFIG (0Dh)                            | 113   |
|    | 12.13 | DATAWRITE_SRC_MODE_SUB_SLV0 (0Eh)              | 113   |
|    | 12.14 | CONFIG_PEDO_THS_MIN (0Fh)                      | 113   |
|    | 12.15 | SM_THS (13h)                                   | 114   |
|    | 12.16 | PEDO_DEB_REG (14h)                             | 114   |
|    | 12.17 | STEP_COUNT_DELTA (15h)                         | 114   |
|    | 12.18 | MAG_SI_XX (24h)                                | 115   |
|    | 12.19 | MAG_SI_XY (25h)                                | 115   |
|    | 12.20 | MAG_SI_XZ (26h)                                | 115   |
|    | 12.21 | MAG_SI_YX (27h)                                | 115   |
|    | 12.22 | MAG_SI_YY (28h)                                | 116   |
|    | 12.23 | MAG_SI_YZ (29h)                                | 116   |
|    | 12.24 | MAG_SI_ZX (2Ah)                                | 116   |
|    | 12.25 | MAG_SI_ZY (2Bh)                                | 116   |
|    | 12.26 | MAG_SI_ZZ (2Ch)                                | 117   |
|    | 12.27 | MAG_OFFX_L (2Dh)                               | 117   |
|    | 12.28 | MAG_OFFX_H (2Eh)                               | 117   |
|    | 12.29 | MAG_OFFY_L (2Fh)                               | 117   |
|    | 12.30 | MAG_OFFY_H (30h)                               | 118   |
|    | 12.31 | MAG_OFFZ_L (31h)                               | 118   |
|    | 12.32 | MAG_OFFZ_H (32h)                               | 118   |
| 13 | Embe  | edded functions registers description - Bank B | 119   |
|    | 13.1  | A_WRIST_TILT_LAT (50h)                         | 119   |
|    | 13.2  | A_WRIST_TILT_THS (54h)                         | 119   |
|    | 13.3  | A_WRIST_TILT_Mask (59h)                        | 119   |
| 14 | Solde | ering information                              | 120   |

| Contents |      | LSI                         | M6DSM |
|----------|------|-----------------------------|-------|
| 15       | Pack | rage information            | 121   |
|          | 15.1 | LGA-14L package information | 121   |
|          | 15.2 | LGA-14 packing information  | 122   |
| 16       | Revi | sion history                | 124   |

LSM6DSM List of tables

## List of tables

| Table 3. Mechanical characteristics Table 4. Electrical characteristics Table 5. Temperature sensor characteristics Table 6. SPI slave timing values Table 7. I <sup>2</sup> C slave timing values Table 8. I <sup>2</sup> C master timing values Table 9. Absolute maximum ratings Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing one byte to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slable 18. Transfer when master is receiving (reading) multiple bytes of data from slable 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register Table 25. SENSOR_SYNC_TIME_FRAME register Table 26. SENSOR_SYNC_TIME_FRAME register description Table 27. SENSOR_SYNC_TIME_FRAME register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL2 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. FOUTH FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. FIFO_CTRL5 register description Table 40. FIFO_CTRL5 register description Table 41. FIFO_CTRL5 register description Table 42. FIFO_CTRL5 register description Table 43. FIFO_CTRL5 register description Table 44. DRDY_PULSE_CFG register description Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description                                               | able 1.  | Device summary                                                                | 1  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------|----|
| Table 4. Electrical characteristics Table 5. Temperature sensor characteristics Table 6. SPI slave timing values Table 7. I <sup>2</sup> C slave timing values Table 8. I <sup>2</sup> C master timing values. Table 9. Absolute maximum ratings Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Transfer when master is writing multiple bytes to slave Transfer when master is receiving (reading) one byte of data from slave 17. Transfer when master is receiving (reading) multiple bytes of data from slave 18. Transfer when master is receiving (reading) multiple bytes of data from slave 19. Internal pin status Table 19. Registers address map Table 20. Registers address map Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_TIME_FRAME register description Table 27. SENSOR_SYNC_TIME_FRAME register Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL2 register description Table 30. FIFO_CTRL1 register description Table 31. FIFO_CTRL2 register description Table 33. FIFO_CTRL2 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register description Table 37. FIFO_CTRL4 register description Table 38. FOUTR FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO_CTRL6 register description Table 43. FIFO_CTRL6 register description Table 44. PRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register description                                                                                                | able 2.  | Pin description                                                               | 22 |
| Table 5. Temperature sensor characteristics Table 6. SPI slave timing values Table 7. I <sup>2</sup> C slave timing values Table 8. I <sup>2</sup> C master timing values Table 9. Absolute maximum ratings Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave I rable 19. Internal pin status Table 19. Internal pin status Table 20. Registers address map Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_TIME_FRAME register description Table 27. SENSOR_SYNC_TIME_FRAME register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register Table 29. FIFO_CTRL2 register description Table 30. FIFO_CTRL1 register Table 31. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register description Table 37. FIFO_CTRL4 register description Table 38. FIFO_CTRL4 register description Table 39. FIFO_CTRL5 register description Table 30. FIFO_CTRL5 register description Table 31. FIFO_CTRL5 register description Table 32. FIFO_CTRL5 register description Table 33. FIFO_CTRL5 register description Table 44. FIFO_CTRL5 register description Table 45. ROPY_PULSE_CFG register description Table 46. FIFO_CTRL5 register description Table 47. FIFO_CTRL5 register description Table 48. FIFO_CTRL5 register description Table 49. FIFO_CTRL5 register description Table 40. FIFO_CTRL5 register description Table 41. FIFO_CTRL5 register description Table 42. FIFO | able 3.  | Mechanical characteristics                                                    | 23 |
| Table 6. SPI slave timing values. Table 7. I <sup>2</sup> C slave timing values. Table 8. I <sup>2</sup> C master timing values. Table 9. Absolute maximum ratings. Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave 17. Transfer when master is receiving (reading) one byte of data from slave 17. Transfer when master is receiving (reading) multiple bytes of data from slable 19. Internal pin status. Table 19. Internal pin status. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_TIME_FRAME register description Table 27. SENSOR_SYNC_RES_RATIO register Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL1 register description Table 31. FIFO_CTRL2 register Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register description Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. FIFO_CTRL5 register Table 30. FIFO_CTRL5 register Table 31. FIFO_CTRL5 register description Table 32. FIFO_CTRL5 register Table 33. FIFO_CTRL5 register description Table 44. FIFO_CTRL5 register Table 45. ROWY_PULSE_CFG register Table 46. FIFO_CTRL5 register Table 47. FIFO_CTRL5 register Table 48. FIFO_CTRL5 register Table 49. FIFO_CTRL5 register Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register Table 42. FIFO_CTRL5 register Table 43. FIFO_CTRL5 re | able 4.  | Electrical characteristics                                                    | 26 |
| Table 7. I <sup>2</sup> C master timing values. Table 8. I <sup>2</sup> C master timing values. Table 9. Absolute maximum ratings Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register. Table 26. SENSOR_SYNC_TIME_FRAME register. Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register Table 29. FIFO_CTRL2 register description Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL2 register description Table 33. FIFO_CTRL2 register description Table 34. Gyro FIFO decimation setting Table 35. FIFO_CTRL4 register Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. FOURTH FIFO data set decimation setting Table 39. FIFO_CTRL5 register Table 40. FIFO_CTRL5 register description Table 41. FIFO_CTRL5 register Table 42. FIFO_CTRL5 register Table 43. FIFO_CTRL5 register Table 44. PRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. DRDY_PULSE_CFG register Table 47. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                 | able 5.  | Temperature sensor characteristics                                            | 27 |
| Table 8. I <sup>2</sup> C master timing values. Table 9. Absolute maximum ratings. Table 10. Serial interface pin description. Table 11. Master I <sup>2</sup> C pin details. Table 12. Auxiliary SPI pin details. Table 13. I <sup>2</sup> C terminology. Table 14. SAD+Read/Write patterns. Table 15. Transfer when master is writing one byte to slave. Table 16. Transfer when master is writing multiple bytes to slave. Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Internal pin status. Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks. Table 24. SENSOR_SYNC_TIME_FRAME register description Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register description Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL1 register description Table 33. FIFO_CTRL2 register description Table 34. FIFO_CTRL2 register description Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register description Table 37. FIFO_CTRL4 register description Table 38. FIFO_CTRL4 register fescription Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 43. FIFO_CTRL5 register description Table 44. FIFO_CTRL5 register description Table 45. DRDY_PULSE_CFG register Table 46. DRDY_PULSE_CFG register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                         | able 6.  | SPI slave timing values                                                       | 28 |
| Table 9. Absolute maximum ratings Table 10. Serial interface pin description Table 11. Master I²C pin details Table 12. Auxiliary SPI pin details Table 13. I²C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register description Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register description Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL1 register description Table 33. FIFO_CTRL2 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. FOUTH FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register description Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. DRDY_PULSE_CFG register Table 47. INTI_CTRL register                                                                                                                                                                                                                                                                                                                                                                                             | able 7.  | I <sup>2</sup> C slave timing values                                          | 29 |
| Table 10. Serial interface pin description Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register description Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register description Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. FIFO_CTRL4 register description Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register description Table 41. FIFO_CTRL5 register Table 42. FIFO ODR selection Table 43. FIFO_CTRL5 register description Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register Table 47. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                             | able 8.  | I <sup>2</sup> C master timing values                                         | 30 |
| Table 11. Master I <sup>2</sup> C pin details Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is receiving (reading) one byte of data from slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Transfer when master is receiving (reading) multiple bytes of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                                                                                                         | able 9.  | Absolute maximum ratings                                                      | 31 |
| Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is receiving (reading) one byte of data from slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description. Table 31. FIFO_CTRL2 register description. Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register description. Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register description. Table 41. FIFO_CTRL5 register description. Table 42. FIFO ODR selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                                                                           | able 10. | Serial interface pin description                                              | 41 |
| Table 12. Auxiliary SPI pin details Table 13. I <sup>2</sup> C terminology Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is receiving (reading) one byte of data from slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description. Table 31. FIFO_CTRL2 register description. Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register description. Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register description. Table 41. FIFO_CTRL5 register description. Table 42. FIFO ODR selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                                                                           | able 11. | Master I <sup>2</sup> C pin details                                           | 41 |
| Table 14. SAD+Read/Write patterns Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Transfer when master is receiving (reading) one byte of data from slave Table 17. Transfer when master is receiving (reading) multiple bytes of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_TRES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. FOUTH FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register Table 42. FIFO ODR selection Table 43. FIFO ODR selection Table 44. FIFO ODR selection Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | Auxiliary SPI pin details                                                     |    |
| Table 15. Transfer when master is writing one byte to slave Table 16. Transfer when master is writing multiple bytes to slave Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_TIME_FRAME register description Table 27. SENSOR_SYNC_RES_RATIO register Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. FOurth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register Table 42. FIFO ODR selection Table 43. FIFO ODR selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register description Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | able 13. | I <sup>2</sup> C terminology                                                  | 42 |
| Table 16. Transfer when master is writing multiple bytes to slave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | able 14. | SAD+Read/Write patterns                                                       | 43 |
| Table 17. Transfer when master is receiving (reading) one byte of data from slave Table 18. Transfer when master is receiving (reading) multiple bytes of data from slable 19. Internal pin status.  Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register.  Table 22. FUNC_CFG_ACCESS register description  Table 23. Configuration of embedded functions register banks.  Table 24. SENSOR_SYNC_TIME_FRAME register.  Table 25. SENSOR_SYNC_TIME_FRAME register description  Table 26. SENSOR_SYNC_TIME_FRAME register description  Table 27. SENSOR_SYNC_RES_RATIO register  Table 28. FIFO_CTRL1 register  Table 29. FIFO_CTRL1 register description.  Table 30. FIFO_CTRL2 register description.  Table 31. FIFO_CTRL2 register description.  Table 32. FIFO_CTRL3 register description.  Table 33. FIFO_CTRL3 register description.  Table 34. Gyro FIFO decimation setting.  Table 35. Accelerometer FIFO decimation setting.  Table 36. FIFO_CTRL4 register  Table 37. FIFO_CTRL4 register description.  Table 38. Fourth FIFO data set decimation setting.  Table 39. Third FIFO data set decimation setting.  Table 39. Third FIFO data set decimation setting.  Table 40. FIFO_CTRL5 register  Table 41. FIFO_CTRL5 register  Table 42. FIFO ODR selection.  Table 43. FIFO DDR selection.  Table 44. DRDY_PULSE_CFG register  Table 45. DRDY_PULSE_CFG register  Table 46. INT1_CTRL register description.  Table 47. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | able 15. | Transfer when master is writing one byte to slave                             | 43 |
| Table 18. Transfer when master is receiving (reading) multiple bytes of data from Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register description Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register description. Table 31. FIFO_CTRL2 register description. Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register description. Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register description. Table 41. FIFO_CTRL5 register description. Table 42. FIFO_CTRL5 register description. Table 43. FIFO_CTRL5 register description. Table 44. FIFO_CTRL5 register description. Table 45. FIFO_CTRL5 register description. Table 46. INT1_CTRL register Table 47. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | able 16. | Transfer when master is writing multiple bytes to slave                       | 43 |
| Table 19. Internal pin status Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register Table 42. FIFO mode selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | able 17. | Transfer when master is receiving (reading) one byte of data from slave       | 43 |
| Table 20. Registers address map. Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register description. Table 31. FIFO_CTRL3 register description. Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description. Table 42. FIFO DDR selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | able 18. | Transfer when master is receiving (reading) multiple bytes of data from slave | 43 |
| Table 21. FUNC_CFG_ACCESS register. Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register description. Table 31. FIFO_CTRL2 register description. Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description. Table 42. FIFO ODR selection. Table 43. FIFO Mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | able 19. | Internal pin status                                                           | 52 |
| Table 22. FUNC_CFG_ACCESS register description Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register description Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register description Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | able 20. | Registers address map                                                         | 56 |
| Table 23. Configuration of embedded functions register banks Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register description. Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register description. Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description. Table 42. FIFO ODR selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register description. Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | able 21. | FUNC_CFG_ACCESS register                                                      | 60 |
| Table 24. SENSOR_SYNC_TIME_FRAME register. Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description. Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description. Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description. Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description. Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description. Table 42. FIFO Mode selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register description. Table 45. DRDY_PULSE_CFG register description. Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | able 22. | FUNC_CFG_ACCESS register description                                          | 60 |
| Table 25. SENSOR_SYNC_TIME_FRAME register description Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | able 23. | Configuration of embedded functions register banks                            | 60 |
| Table 26. SENSOR_SYNC_RES_RATIO register Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          | SENSOR_SYNC_TIME_FRAME register                                               |    |
| Table 27. SENSOR_SYNC_RES_RATIO register description Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO Mode selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | able 25. | SENSOR_SYNC_TIME_FRAME register description                                   | 60 |
| Table 28. FIFO_CTRL1 register Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | able 26. | SENSOR_SYNC_RES_RATIO register                                                | 61 |
| Table 29. FIFO_CTRL1 register description Table 30. FIFO_CTRL2 register Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          | SENSOR_SYNC_RES_RATIO register description                                    |    |
| Table 30. FIFO_CTRL2 register .  Table 31. FIFO_CTRL2 register description .  Table 32. FIFO_CTRL3 register .  Table 33. FIFO_CTRL3 register description .  Table 34. Gyro FIFO decimation setting .  Table 35. Accelerometer FIFO decimation setting .  Table 36. FIFO_CTRL4 register .  Table 37. FIFO_CTRL4 register description .  Table 38. Fourth FIFO data set decimation setting .  Table 39. Third FIFO data set decimation setting .  Table 40. FIFO_CTRL5 register .  Table 41. FIFO_CTRL5 register description .  Table 42. FIFO DDR selection .  Table 43. FIFO mode selection .  Table 44. DRDY_PULSE_CFG register .  Table 45. DRDY_PULSE_CFG register description .  Table 46. INT1_CTRL register .  Table 47. INT1_CTRL register description .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | able 28. | FIFO_CTRL1 register                                                           | 61 |
| Table 31. FIFO_CTRL2 register description Table 32. FIFO_CTRL3 register Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | able 29. | FIFO_CTRL1 register description                                               | 61 |
| Table 32. FIFO_CTRL3 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | able 30. | FIFO_CTRL2 register                                                           | 62 |
| Table 33. FIFO_CTRL3 register description Table 34. Gyro FIFO decimation setting Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          | FIFO_CTRL2 register description                                               |    |
| Table 34. Gyro FIFO decimation setting. Table 35. Accelerometer FIFO decimation setting. Table 36. FIFO_CTRL4 register. Table 37. FIFO_CTRL4 register description. Table 38. Fourth FIFO data set decimation setting. Table 39. Third FIFO data set decimation setting. Table 40. FIFO_CTRL5 register. Table 41. FIFO_CTRL5 register description. Table 42. FIFO ODR selection. Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | able 32. | FIFO_CTRL3 register                                                           | 63 |
| Table 35. Accelerometer FIFO decimation setting Table 36. FIFO_CTRL4 register Table 37. FIFO_CTRL4 register description Table 38. Fourth FIFO data set decimation setting Table 39. Third FIFO data set decimation setting Table 40. FIFO_CTRL5 register Table 41. FIFO_CTRL5 register description Table 42. FIFO ODR selection Table 43. FIFO mode selection Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |          | FIFO_CTRL3 register description                                               |    |
| Table 36. FIFO_CTRL4 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          | Gyro FIFO decimation setting                                                  |    |
| Table 37. FIFO_CTRL4 register description.  Table 38. Fourth FIFO data set decimation setting.  Table 39. Third FIFO data set decimation setting.  Table 40. FIFO_CTRL5 register.  Table 41. FIFO_CTRL5 register description.  Table 42. FIFO ODR selection.  Table 43. FIFO mode selection.  Table 44. DRDY_PULSE_CFG register.  Table 45. DRDY_PULSE_CFG register description.  Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | able 35. | Accelerometer FIFO decimation setting                                         | 63 |
| Table 38. Fourth FIFO data set decimation setting.  Table 39. Third FIFO data set decimation setting.  Table 40. FIFO_CTRL5 register.  Table 41. FIFO_CTRL5 register description.  Table 42. FIFO ODR selection.  Table 43. FIFO mode selection.  Table 44. DRDY_PULSE_CFG register.  Table 45. DRDY_PULSE_CFG register description.  Table 46. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          | FIFO_CTRL4 register                                                           |    |
| Table 39. Third FIFO data set decimation setting.  Table 40. FIFO_CTRL5 register  Table 41. FIFO_CTRL5 register description.  Table 42. FIFO ODR selection  Table 43. FIFO mode selection.  Table 44. DRDY_PULSE_CFG register  Table 45. DRDY_PULSE_CFG register description  Table 46. INT1_CTRL register description  Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |          | FIFO_CTRL4 register description                                               |    |
| Table 40. FIFO_CTRL5 register  Table 41. FIFO_CTRL5 register description  Table 42. FIFO ODR selection  Table 43. FIFO mode selection  Table 44. DRDY_PULSE_CFG register  Table 45. DRDY_PULSE_CFG register description  Table 46. INT1_CTRL register description  Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | Fourth FIFO data set decimation setting                                       |    |
| Table 41. FIFO_CTRL5 register description.  Table 42. FIFO ODR selection.  Table 43. FIFO mode selection.  Table 44. DRDY_PULSE_CFG register.  Table 45. DRDY_PULSE_CFG register description.  Table 46. INT1_CTRL register.  Table 47. INT1_CTRL register description.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |          | Third FIFO data set decimation setting                                        |    |
| Table 42. FIFO ODR selection Table 43. FIFO mode selection. Table 44. DRDY_PULSE_CFG register Table 45. DRDY_PULSE_CFG register description Table 46. INT1_CTRL register Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | FIFO_CTRL5 register                                                           |    |
| Table 43. FIFO mode selection.  Table 44. DRDY_PULSE_CFG register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | FIFO_CTRL5 register description                                               |    |
| Table 44. DRDY_PULSE_CFG register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | FIFO ODR selection                                                            |    |
| Table 45. DRDY_PULSE_CFG register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          | FIFO mode selection                                                           |    |
| Table 46. INT1_CTRL register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |          | DRDY_PULSE_CFG register                                                       |    |
| Table 47. INT1_CTRL register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          | DRDY_PULSE_CFG register description                                           |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | able 46. | INT1_CTRL register                                                            | 66 |
| Table 48 INT2 CTRL register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | INT1_CTRL register description                                                |    |
| Table 40. INTE_OTNE register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | able 48. | INT2_CTRL register                                                            | 67 |



| Table 49.  | INT2_CTRL register description                      | 67 |
|------------|-----------------------------------------------------|----|
| Table 50.  | WHO_AM_I register                                   |    |
| Table 51.  | CTRL1_XL register                                   | 68 |
| Table 52.  | CTRL1_XL register description                       | 68 |
| Table 53.  | Accelerometer ODR register setting                  |    |
| Table 54.  | CTRL2_G register                                    | 69 |
| Table 55.  | CTRL2_G register description                        | 69 |
| Table 56.  | Gyroscope ODR configuration setting                 | 69 |
| Table 57.  | CTRL3_C register                                    | 70 |
| Table 58.  | CTRL3_C register description                        | 70 |
| Table 59.  | CTRL4_C register                                    |    |
| Table 60.  | CTRL4_C register description                        |    |
| Table 61.  | CTRL5_C register                                    | 71 |
| Table 62.  | CTRL5_C register description                        |    |
| Table 63.  | Output registers rounding pattern                   | 72 |
| Table 64.  | Angular rate sensor self-test mode selection        | 72 |
| Table 65.  | Linear acceleration sensor self-test mode selection | 72 |
| Table 66.  | CTRL6_C register                                    | 73 |
| Table 67.  | CTRL6_C register description                        | 73 |
| Table 68.  | Trigger mode selection                              | 73 |
| Table 69.  | Gyroscope LPF1 bandwidth selection                  | 73 |
| Table 70.  | CTRL7_G register                                    | 74 |
| Table 71.  | CTRL7_G register description                        | 74 |
| Table 72.  | CTRL8_XL register                                   | 74 |
| Table 73.  | CTRL8_XL register description                       | 74 |
| Table 74.  | Accelerometer bandwidth selection                   | 75 |
| Table 75.  | CTRL9_XL register                                   | 75 |
| Table 76.  | CTRL9_XL register description                       | 75 |
| Table 77.  | CTRL10_C register                                   | 76 |
| Table 78.  | CTRL10_C register description                       | 76 |
| Table 79.  | MASTER_CONFIG register                              | 76 |
| Table 80.  | MASTER_CONFIG register description                  |    |
| Table 81.  | WAKE_UP_SRC register                                | 77 |
| Table 82.  | WAKE_UP_SRC register description                    |    |
| Table 83.  | TAP_SRC register                                    | 78 |
| Table 84.  | TAP_SRC register description                        |    |
| Table 85.  | D6D_SRC register                                    |    |
| Table 86.  | D6D_SRC register description                        |    |
| Table 87.  | STATUS_REG register                                 |    |
| Table 88.  | STATUS_REG register description                     |    |
| Table 89.  | STATUS_SPIAux register                              |    |
| Table 90.  | STATUS_SPIAux description                           |    |
| Table 91.  | OUT_TEMP_L register                                 |    |
| Table 92.  | OUT_TEMP_H register                                 |    |
| Table 93.  | OUT_TEMP register description                       |    |
| Table 94.  | OUTX_L_G register                                   | 80 |
| Table 95.  | OUTX_L_G register description                       |    |
| Table 96.  | OUTX_H_G register                                   | 80 |
| Table 97.  | OUTX_H_G register description                       |    |
| Table 98.  | OUTY_L_G register                                   |    |
| Table 99.  | OUTY_L_G register description                       |    |
| Table 100. | OUTY H G register                                   | 81 |

LSM6DSM List of tables

| Table 101.               | OUTY_H_G register description        |    |
|--------------------------|--------------------------------------|----|
| Table 102.               | OUTZ_L_G register                    |    |
| Table 103.               | OUTZ_L_G register description        |    |
| Table 104.               | OUTZ_H_G register                    |    |
| Table 105.               | OUTZ_H_G register description        |    |
| Table 106.               | OUTX_L_XL register                   |    |
| Table 107.               | OUTX_L_XL register description       |    |
| Table 108.               | OUTX_H_XL register                   |    |
| Table 109.               | OUTX_H_XL register description       |    |
| Table 110.               | OUTY_L_XL register                   |    |
| Table 111.               | OUTY_L_XL register description       |    |
| Table 112.               | OUTY_H_XL register                   |    |
| Table 113.               | OUTY_H_XL register description       |    |
| Table 114.               | OUTZ_L_XL register                   |    |
| Table 115.               | OUTZ_L_XL register description       |    |
| Table 116.               | OUTZ_H_XL register                   |    |
| Table 117.               | OUTZ_H_XL register description       |    |
| Table 118.               | SENSORHUB1_REG register              |    |
| Table 119.               | SENSORHUB1_REG register description  |    |
| Table 120.               | SENSORHUB2_REG register              |    |
| Table 121.               | SENSORHUB2_REG register description  |    |
| Table 122.               | SENSORHUB3_REG register              |    |
| Table 123.               | SENSORHUB3_REG register description  |    |
| Table 124.               | SENSORHUB4_REG register              |    |
| Table 125.<br>Table 126. | SENSORHUB5_REG register              |    |
| Table 120.               | SENSORHUB5_REG register description  |    |
| Table 127.               | SENSORHUB6_REG register              |    |
| Table 120.               | SENSORHUB6_REG register description  |    |
| Table 129.               | SENSORHUB7_REG register              |    |
| Table 130.               | SENSORHUB7_REG register description  |    |
| Table 131.               | SENSORHUB8_REG register              |    |
| Table 133.               | SENSORHUB8_REG register description  |    |
| Table 134.               | SENSORHUB9_REG register              |    |
| Table 135.               | SENSORHUB9_REG register description  |    |
| Table 136.               | SENSORHUB10_REG register             |    |
| Table 137.               | SENSORHUB10_REG register description |    |
| Table 138.               | SENSORHUB11 REG register             |    |
| Table 139.               | SENSORHUB11 REG register description |    |
| Table 140.               | SENSORHUB12_REG register             |    |
| Table 141.               | SENSORHUB12 REG register description |    |
| Table 142.               | FIFO STATUS1 register                |    |
| Table 143.               | FIFO STATUS1 register description    |    |
| Table 144.               | FIFO_STATUS2 register                | 87 |
| Table 145.               | FIFO_STATUS2 register description    |    |
| Table 146.               | FIFO_STATUS3 register                |    |
| Table 147.               | FIFO_STATUS3 register description    |    |
| Table 148.               | FIFO_STATUS4 register                | 88 |
| Table 149.               | FIFO_STATUS4 register description    |    |
| Table 150.               | FIFO_DATA_OUT_L register             |    |
| Table 151.               | FIFO_DATA_OUT_L register description |    |
| Table 152.               | FIFO_DATA_OUT_H register             | 89 |
|                          |                                      |    |



List of tables LSM6DSM

| Table 153. | FIFO_DATA_OUT_H register description  |    |
|------------|---------------------------------------|----|
| Table 154. | TIMESTAMP0_REG register               |    |
| Table 155. | TIMESTAMP0_REG register description   |    |
| Table 156. | TIMESTAMP1_REG register               |    |
| Table 157. | TIMESTAMP1_REG register description   |    |
| Table 158. | TIMESTAMP2_REG register               |    |
| Table 159. | TIMESTAMP2_REG register description   | 89 |
| Table 160. | STEP_TIMESTAMP_L register             | 90 |
| Table 161. | STEP_TIMESTAMP_L register description |    |
| Table 162. | STEP_TIMESTAMP_H register             | 90 |
| Table 163. | STEP_TIMESTAMP_H register description |    |
| Table 164. | STEP_COUNTER_L register               | 90 |
| Table 165. | STEP_COUNTER_L register description   | 90 |
| Table 166. | STEP_COUNTER_H register               | 91 |
| Table 167. | STEP_COUNTER_H register description   |    |
| Table 168. | SENSORHUB13_REG register              | 91 |
| Table 169. | SENSORHUB13_REG register description  | 91 |
| Table 170. | SENSORHUB14_REG register              |    |
| Table 171. | SENSORHUB14_REG register description  |    |
| Table 172. | SENSORHUB15_REG register              |    |
| Table 173. | SENSORHUB15_REG register description  |    |
| Table 174. | SENSORHUB16_REG register              |    |
| Table 175. | SENSORHUB16_REG register description  | 92 |
| Table 176. | SENSORHUB17_REG register              | 92 |
| Table 177. | SENSORHUB17_REG register description  | 92 |
| Table 178. | SENSORHUB18_REG register              | 92 |
| Table 179. | SENSORHUB18_REG register description  | 92 |
| Table 180. | FUNC_SRC1 register                    |    |
| Table 181. | FUNC_SRC1 register description        |    |
| Table 182. | FUNC_SRC2 register                    |    |
| Table 183. | FUNC_SRC2 register description        |    |
| Table 184. | WRIST_TILT_IA register                |    |
| Table 185. | WRIST_TILT_IA register description    |    |
| Table 186. | TAP_CFG register                      | 95 |
| Table 187. | TAP_CFG register description          |    |
| Table 188. | TAP_THS_6D register                   |    |
| Table 189. | TAP_THS_6D register description       | 96 |
| Table 190. | Threshold for D4D/D6D function        |    |
| Table 191. | INT_DUR2 register                     |    |
| Table 192. | INT_DUR2 register description         |    |
| Table 193. | WAKE_UP_THS register                  |    |
| Table 194. | WAKE_UP_THS register description      |    |
| Table 195. | WAKE_UP_DUR register                  |    |
| Table 196. | WAKE_UP_DUR register description      |    |
| Table 197. | FREE_FALL register                    |    |
| Table 198. | FREE_FALL register description        |    |
| Table 199. | Threshold for free-fall function      |    |
| Table 200. | MD1_CFG register                      |    |
| Table 201. | MD1_CFG register description          |    |
| Table 202. | MD2_CFG register                      |    |
| Table 203. | MD2_CFG register description          |    |
| Table 204. | MASTER CMD CODE register              | 01 |

DocID028165 Rev 6



LSM6DSM List of tables

| Table 205. | MASTER_CMD_CODE register description               | 101 |
|------------|----------------------------------------------------|-----|
| Table 206. | SENS_SYNC_SPI_ERROR_CODE register                  |     |
| Table 207. | SENS_SYNC_SPI_ERROR_CODE register description      |     |
| Table 208. | OUT_MAG_RAW_X_L register                           |     |
| Table 209. | OUT_MAG_RAW_X_L register description               |     |
| Table 210. | OUT_MAG_RAW_X_H register                           |     |
| Table 211. | OUT_MAG_RAW_X_H register description               | 101 |
| Table 212. | OUT_MAG_RAW_Y_L register                           |     |
| Table 213. | OUT_MAG_RAW_Y_L register description               |     |
| Table 214. | OUT_MAG_RAW_Y_H register                           |     |
| Table 215. | OUT_MAG_RAW_Y_H register description               |     |
| Table 216. | OUT_MAG_RAW_Z_L register                           |     |
| Table 217. | OUT_MAG_RAW_Z_L register description               |     |
| Table 218. | OUT_MAG_RAW_Z_H register                           |     |
| Table 219. | OUT_MAG_RAW_Z_H register description               | 102 |
| Table 220. | INT_OIS register                                   |     |
| Table 221. | INT_OIS register description                       | 103 |
| Table 222. | CTRL1_OIS register                                 |     |
| Table 223. | CTRL1_OIS register description                     | 103 |
| Table 224. | DEN mode selection                                 | 104 |
| Table 225. | CTRL2_OIS register                                 |     |
| Table 226. | CTRL2_OIS register description                     |     |
| Table 227. | Gyroscope OIS chain LPF1 bandwidth selection       | 104 |
| Table 228. | CTRL3_OIS register                                 |     |
| Table 229. | CTRL3_OIS register description                     |     |
| Table 230. | Accelerometer OIS channel bandwidth selection      | 105 |
| Table 231. | Self-test nominal output variation                 | 106 |
| Table 232. | X_OFS_USR register                                 | 106 |
| Table 233. | X_OFS_USR register description                     | 106 |
| Table 234. | Y_OFS_USR register                                 |     |
| Table 235. | Y_OFS_USR register description                     | 106 |
| Table 236. | Z_OFS_USR register                                 |     |
| Table 237. | Z_OFS_USR register description                     |     |
| Table 238. | Register address map - Bank A - embedded functions | 107 |
| Table 239. | Register address map - Bank B - embedded functions | 108 |
| Table 240. | SLV0_ADD register                                  | 109 |
| Table 241. | SLV0_ADD register description                      | 109 |
| Table 242. | SLV0_SUBADD register                               |     |
| Table 243. | SLV0_SUBADD register description                   |     |
| Table 244. | SLAVE0_CONFIG register                             |     |
| Table 245. | SLAVE0_CONFIG register description                 |     |
| Table 246. | SLV1_ADD register                                  |     |
| Table 247. | SLV1_ADD register description                      |     |
| Table 248. | SLV1_SUBADD register                               |     |
| Table 249. | SLV1_SUBADD register description                   |     |
| Table 250. | SLAVE1_CONFIG register                             |     |
| Table 251. | SLAVE1_CONFIG register description                 |     |
| Table 252. | SLV2_ADD register                                  |     |
| Table 253. | SLV2_ADD register description                      |     |
| Table 254. | SLV2_SUBADD register                               |     |
| Table 255. | SLV2_SUBADD register description                   |     |
| Table 256. | SLAVE2_CONFIG register                             | 112 |



List of tables LSM6DSM

| Table 257. | SLAVE2_CONFIG register description               | 112 |
|------------|--------------------------------------------------|-----|
| Table 258. | SLV3_ADD register                                | 112 |
| Table 259. | SLV3_ADD register description                    | 112 |
| Table 260. | SLV3_SUBADD register                             | 112 |
| Table 261. | SLV3_SUBADD register description                 | 112 |
| Table 262. | SLAVE3_CONFIG register                           | 113 |
| Table 263. | SLAVE3 CONFIG register description               |     |
| Table 264. | DATAWRITE_SRC_MODE_SUB_SLV0 register             | 113 |
| Table 265. | DATAWRITE_SRC_MODE_SUB_SLV0 register description |     |
| Table 266. | CONFIG_PEDO_THS_MIN register                     |     |
| Table 267. | CONFIG_PEDO_THS_MIN register description         |     |
| Table 268. | SM_THS register                                  |     |
| Table 269. | SM_THS register description                      |     |
| Table 270. | PEDO_DEB_REG register                            |     |
| Table 271. | PEDO_DEB_REG register description                |     |
| Table 272. | STEP_COUNT_DELTA register                        |     |
| Table 273. | STEP_COUNT_DELTA register description            |     |
| Table 274. | MAG_SI_XX register.                              |     |
| Table 275. | MAG SI XX register description                   |     |
| Table 276. | MAG_SI_XY register.                              |     |
| Table 277. | MAG SI XY register description                   |     |
| Table 278. | MAG_SI_XZ register                               |     |
| Table 279. | MAG_SI_XZ register description                   |     |
| Table 280. | MAG_SI_YX register                               |     |
| Table 281. | MAG_SI_YX register description                   |     |
| Table 282. | MAG_SI_YY register                               |     |
| Table 283. | MAG_SI_YY register description                   |     |
| Table 284. | MAG_SI_YZ register                               |     |
| Table 285. | MAG_SI_YZ register description                   |     |
| Table 286. | MAG_SI_ZX register                               |     |
| Table 287. | MAG_SI_ZX register description                   |     |
| Table 288. | MAG_SI_ZY register                               |     |
| Table 289. | MAG_SI_ZY register description                   |     |
| Table 290. | MAG_SI_ZZ register                               |     |
| Table 291. | MAG_SI_ZZ register description.                  |     |
| Table 292. | MAG_OFFX_L register                              |     |
| Table 293. | MAG_OFFX_L register description.                 |     |
| Table 294. | MAG OFFX H register                              |     |
| Table 295. | MAG OFFX H register description                  |     |
| Table 296. | MAG_OFFY_L register                              |     |
| Table 297. | MAG OFFY L register description                  |     |
| Table 298. | MAG_OFFY_H register                              |     |
| Table 299. | MAG OFFY H register description                  |     |
| Table 300. | MAG_OFFZ_L register                              |     |
| Table 301. | MAG OFFZ L register description                  |     |
| Table 302. | MAG OFFZ H register                              |     |
| Table 303. | MAG OFFZ H register description                  |     |
| Table 304. | A_WRIST_TILT_LAT register                        |     |
| Table 305. | A WRIST TILT LAT register description.           |     |
| Table 306. | A_WRIST_TILT_THS register                        |     |
| Table 307. | A_WRIST_TILT_THS register description            |     |
| Table 308. | A WRIST TILT Mask register                       |     |



| LSM6DSM | List of tables |
|---------|----------------|
|         |                |

| Table 309. | A_WRIST_TILT_Mask register description             | 119 |
|------------|----------------------------------------------------|-----|
| Table 310. | Reel dimensions for carrier tape of LGA-14 package | 123 |
| Table 311. | Document revision history                          | 124 |



List of figures LSM6DSM

## List of figures

| Figure 1.  | Pin connections                                                            | 20 |
|------------|----------------------------------------------------------------------------|----|
| Figure 2.  | LSM6DSM connection modes                                                   | 21 |
| Figure 3.  | SPI slave timing diagram                                                   | 28 |
| Figure 4.  | I <sup>2</sup> C timing diagram                                            | 29 |
| Figure 5.  | Block diagram of filters                                                   | 34 |
| Figure 6.  | Gyroscope digital chain - Mode 1 (UI/EIS) and Mode 2                       | 34 |
| Figure 7.  | Gyroscope digital chain - Mode 3 / Mode 4 (OIS/EIS)                        | 35 |
| Figure 8.  | Accelerometer chain                                                        | 36 |
| Figure 9.  | Accelerometer composite filter (for Modes 1/2 and Mode 3*)                 | 36 |
| Figure 10. | Accelerometer composite filter (Mode 4 only*)                              | 37 |
| Figure 11. | Read and write protocol                                                    | 44 |
| Figure 12. | SPI read protocol                                                          |    |
| Figure 13. | Multiple byte SPI read protocol (2-byte example)                           | 45 |
| Figure 14. | SPI write protocol                                                         |    |
| Figure 15. | Multiple byte SPI write protocol (2-byte example)                          | 46 |
| Figure 16. | SPI read protocol in 3-wire mode                                           | 47 |
| Figure 17. | LSM6DSM electrical connections in Mode 1                                   | 48 |
| Figure 18. | LSM6DSM electrical connections in Mode 2                                   | 49 |
| Figure 19. | LSM6DSM electrical connections in Mode 3 and Mode 4 (auxiliary 3-wire SPI) | 50 |
| Figure 20. | LSM6DSM electrical connections in Mode 3 and Mode 4 (auxiliary 4-wire SPI) | 51 |
| Figure 21. | Gyroscope chain                                                            | 54 |
| Figure 22. | Accelerometer chain (available only in Mode 4)                             | 55 |
| Figure 23. | LGA-14L 2.5x3x0.86 mm package outline and mechanical data                  | 21 |
| Figure 24. | Carrier tape information for LGA-14 package                                | 22 |
| Figure 25. | LGA-14 package orientation in carrier tape                                 |    |
| Figure 26. | Reel information for carrier tape of LGA-14 package                        | 23 |
|            |                                                                            |    |



LSM6DSM Overview

## 1 Overview

The LSM6DSM is a system-in-package featuring a high-performance 3-axis digital accelerometer and 3-axis digital gyroscope.

The integrated power-efficient modes are able to reduce the power consumption down to 0.65 mA in high-performance mode, combining always-on low-power features with superior sensing precision for an optimal motion experience for the consumer thanks to ultra-low noise performance for both the gyroscope and accelerometer.

The LSM6DSM delivers best-in-class motion sensing that can detect orientation and gestures in order to empower application developers and consumers with features and capabilities that are more sophisticated than simply orienting their devices to portrait and landscape mode.

The event-detection interrupts enable efficient and reliable motion tracking and contextual awareness, implementing hardware recognition of free-fall events, 6D orientation, click and double-click sensing, activity or inactivity, and wakeup events.

The LSM6DSM supports main OS requirements, offering real, virtual and batch mode sensors. In addition, the LSM6DSM can efficiently run the sensor-related features specified in Android, saving power and enabling faster reaction time. In particular, the LSM6DSM has been designed to implement hardware features such as significant motion, tilt, pedometer functions, timestamping and to support the data acquisition of an external magnetometer with ironing correction (hard, soft).

The LSM6DSM offers hardware flexibility to connect the pins with different mode connections to external sensors to expand functionalities such as adding a sensor hub, auxiliary SPI, etc.

Up to 4 kbyte of FIFO with dynamic allocation of significant data (i.e. external sensors, timestamp, etc.) allows overall power saving of the system.

The LSM6DSM fully supports OIS/EIS applications using both the gyroscope and accelerometer sensor. The device can output OIS data through a dedicated auxiliary SPI and includes a dedicated configurable signal processing path for OIS. OIS data can be sent directly to the application processor for data processing. The gyroscope UI signal processing path is completely independent from that of the OIS and is readable through FIFO.

Like the entire portfolio of MEMS sensor modules, the LSM6DSM leverages the robust and mature in-house manufacturing processes already used for the production of micromachined accelerometers and gyroscopes. The various sensing elements are manufactured using specialized micromachining processes, while the IC interfaces are developed using CMOS technology that allows the design of a dedicated circuit which is trimmed to better match the characteristics of the sensing element.

The LSM6DSM is available in a small plastic land grid array (LGA) package of  $2.5 \times 3.0 \times 0.83$  mm to address ultra-compact solutions.

## 2 Embedded low-power features

The LSM6DSM has been designed to be fully compliant with Android, featuring the following on-chip functions:

- · 4 kbyte data buffering
  - 100% efficiency with flexible configurations and partitioning
  - Possibility to store timestamp
- Event-detection interrupts (fully configurable):
  - Free-fall
  - Wakeup
  - 6D orientation
  - Click And double-click sensing
  - Activity / inactivity recognition
- Specific IP blocks with negligible power consumption and high-performance:
  - Pedometer functions: step detector and step counters
  - Tilt (refer to Section 2.1: Tilt detection for additional information
  - Absolute Wrist Tilt (refer to Section 2.2: Absolute wrist tilt for additional information)
  - Significant Motion Detection
- Sensor hub
  - Up to 6 total sensors: 2 internal (accelerometer and gyroscope) and 4 external sensors
- Data rate synchronization with external trigger for reduced sensor access and enhanced fusion

### 2.1 Tilt detection

The tilt function helps to detect activity change and has been implemented in hardware using only the accelerometer to achieve both the targets of ultra-low power consumption and robustness during the short duration of dynamic accelerations.

It is based on a trigger of an event each time the device's tilt changes. For a more customized user experience, in the LSM6DSM the tilt function is configurable through:

- a programmable average window
- a programmable average threshold

The tilt function can be used with different scenarios, for example:

- Triggers when phone is in a front pants pocket and the user goes from sitting to standing or standing to sitting;
- b) Doesn't trigger when phone is in a front pants pocket and the user is walking, running or going upstairs.

18/126 DocID028165 Rev 6



### 2.2 Absolute wrist tilt

The LSM6DSM implements in hardware the Absolute Wrist Tilt (AWT) function which allows detecting when the angle between a selectable accelerometer semi-axis and the horizontal plane becomes higher than a specific user-selectable value.

Configurable threshold and latency parameters are associated with the AWT function: the threshold parameter defines the amplitude of the tilt angle; the latency parameter defines the minimum duration of the AWT event to be recognized. The AWT interrupt signal is generated if the tilt angle is higher than the threshold angle for a period of time equal to or greater than the latency period.

The AWT function is based on the accelerometer sensor only and works at 26 Hz, so the accelerometer ODR must be set at a value of 26 Hz or higher.

By default, the AWT algorithm is applied to the positive X-axis.

In order to enable the AWT function it is necessary to set to 1 both the FUNC\_EN bit and the WRIST\_TILT\_EN bit of CTRL10\_C (19h).

The AWT interrupt signal can be driven to the INT2 interrupt pin by setting to 1 the INT2\_WRIST\_TILT bit of the *DRDY\_PULSE\_CFG (0Bh)* register; it can also be checked by reading the WRIST\_TILT\_IA bit of the *FUNC\_SRC2 (54h)* register (it will also clear the interrupt signal if latched).

WRIST\_TILT\_IA (55h) is the status register to be used to detect which axis has triggered the AWT event (not applicable when using one axis side only).

The full description and an example is given in the dedicated application note.



Pin description LSM6DSM

## 3 Pin description

LSM6DSM Pin description

### 3.1 Pin connections

The LSM6DSM offers flexibility to connect the pins in order to have four different mode connections and functionalities. In detail:

- **Mode 1**: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface is available;
- **Mode 2**: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface and I<sup>2</sup>C interface master for external sensor connections are available;
- Mode 3: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface is available for the
  application processor interface while an auxiliary SPI (3- and 4-wire) serial interface for
  external sensor connections (i.e. camera module) is available for the gyroscope ONLY;
- Mode 4: I<sup>2</sup>C slave interface or SPI (3- and 4-wire) serial interface is available for the
  application processor interface while an auxiliary SPI (3- and 4-wire) serial interface for
  external sensor connections (i.e. camera module with hybrid OIS) is available for the
  accelerometer and gyroscope.



Figure 2. LSM6DSM connection modes

In the following table each mode is described for the pin connections and function.

Pin description LSM6DSM

Table 2. Pin description

| Pin#  | Name                 | Mode 1 function                                                                                                                                        | Mode 2 function                                                                                                                                        | Mode 3 / Mode 4 function                                                                                                                               |  |  |  |
|-------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| F111# | INGILIE              |                                                                                                                                                        |                                                                                                                                                        |                                                                                                                                                        |  |  |  |
| 1     | SDO/SA0              | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                       | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                       | SPI 4-wire interface serial data output (SDO) I <sup>2</sup> C least significant bit of the device address (SA0)                                       |  |  |  |
| 2     | SDx                  | Connect to VDDIO or GND                                                                                                                                | I <sup>2</sup> C serial data master (MSDA)                                                                                                             | Auxiliary SPI 3/4-wire interface serial data input (SDI) and SPI 3-wire serial data output (SDO)                                                       |  |  |  |
| 3     | SCx                  | Connect to VDDIO or GND                                                                                                                                | I <sup>2</sup> C serial clock master (MSCL)                                                                                                            | Auxiliary SPI 3-wire interface serial port clock (SPC_Aux)                                                                                             |  |  |  |
| 4     | INT1                 |                                                                                                                                                        | Programmable interrupt 1                                                                                                                               |                                                                                                                                                        |  |  |  |
| 5     | VDDIO <sup>(1)</sup> |                                                                                                                                                        | Power supply for I/O pins                                                                                                                              |                                                                                                                                                        |  |  |  |
| 6     | GND                  |                                                                                                                                                        | 0 V supply                                                                                                                                             |                                                                                                                                                        |  |  |  |
| 7     | GND                  |                                                                                                                                                        | 0 V supply                                                                                                                                             |                                                                                                                                                        |  |  |  |
| 8     | VDD <sup>(1)</sup>   | Power supply                                                                                                                                           |                                                                                                                                                        |                                                                                                                                                        |  |  |  |
| 9     | INT2                 | Programmable interrupt 2<br>(INT2) / Data enable (DEN)                                                                                                 | Programmable interrupt 2<br>(INT2)/ Data enable (DEN)/<br>I <sup>2</sup> C master external<br>synchronization signal (MDRDY)                           | Programmable interrupt 2<br>(INT2)/ Data enable (DEN)                                                                                                  |  |  |  |
| 10    | OCS_Aux              | Leave unconnected <sup>(2)</sup>                                                                                                                       | Leave unconnected <sup>(2)</sup>                                                                                                                       | Auxiliary SPI 3/4-wire interface enable                                                                                                                |  |  |  |
| 11    | SDO_Aux              | Connect to VDD_IO or leave unconnected <sup>(2)</sup>                                                                                                  | Connect to VDD_IO or leave unconnected <sup>(2)</sup>                                                                                                  | Auxiliary SPI 3-wire interface: leave unconnected <sup>(2)</sup> Auxiliary SPI 4-wire interface: serial data output (SDO_Aux)                          |  |  |  |
| 12    | CS                   | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) |  |  |  |
| 13    | SCL                  | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                     | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                     | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC)                                                                                     |  |  |  |
| 14    | SDA                  | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO)                                               | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO)                                               | I <sup>2</sup> C serial data (SDA)<br>SPI serial data input (SDI)<br>3-wire interface serial data<br>output (SDO)                                      |  |  |  |

<sup>1.</sup> Recommended 100 nF filter capacitor.

<sup>2.</sup> Leave pin electrically unconnected and soldered to PCB.

## 4 Module specifications

## 4.1 Mechanical characteristics

0 Vdd = 1.8 V, T = 25 °C unless otherwise noted.

**Table 3. Mechanical characteristics** 

| Symbol   | Parameter                                                                  | Test conditions    | Min. | Typ. <sup>(1)</sup> | Max. | Unit           |
|----------|----------------------------------------------------------------------------|--------------------|------|---------------------|------|----------------|
|          |                                                                            |                    |      | ±2                  |      |                |
| LA FS    | Linear acceleration measurement                                            |                    |      | ±4                  |      | ]              |
| LA_F3    | range                                                                      |                    |      | ±8                  |      | g              |
|          |                                                                            |                    |      | ±16                 |      |                |
|          |                                                                            |                    |      | ±125                |      |                |
|          | Angular rata                                                               |                    |      | ±245                |      |                |
| G_FS     | Angular rate measurement range                                             |                    |      | ±500                |      | dps            |
|          | - Thousand Home Family                                                     |                    |      | ±1000               |      |                |
|          |                                                                            |                    |      | ±2000               |      |                |
|          |                                                                            | FS = ±2            |      | 0.061               |      |                |
| LA_So    | Linear acceleration sensitivity <sup>(2)</sup>                             | FS = ±4            |      | 0.122               |      | mg/LSB         |
| LA_50    | Linear acceleration sensitivity                                            | FS = ±8            |      | 0.244               |      | IIIg/LOD       |
|          |                                                                            | FS = ±16           |      | 0.488               |      |                |
|          |                                                                            | FS = ±125          |      | 4.375               |      |                |
|          |                                                                            | FS = ±245          |      | 8.75                |      |                |
| G_So     | Angular rate sensitivity <sup>(2)</sup>                                    | FS = ±500          |      | 17.50               |      | mdps/LSB       |
|          |                                                                            | FS = ±1000         |      | 35                  |      |                |
|          |                                                                            | FS = ±2000         |      | 70                  |      |                |
| G_So%    | Sensitivity tolerance <sup>(3)</sup>                                       | at component level |      | ±1                  |      | %              |
| LA_SoDr  | Linear acceleration sensitivity change vs. temperature <sup>(4)</sup>      | from -40° to +85°  |      | ±0.01               |      | %/°C           |
| G_SoDr   | Angular rate sensitivity change vs. temperature <sup>(4)</sup>             | from -40° to +85°  |      | ±0.007              |      | %/°C           |
| LA_TyOff | Linear acceleration zero-g level offset accuracy <sup>(5)</sup>            |                    |      | ±40                 |      | m <i>g</i>     |
| G_TyOff  | Angular rate zero-rate level <sup>(5)</sup>                                |                    |      | ±3                  |      | dps            |
| LA_OffDr | Linear acceleration zero-g level change vs. temperature <sup>(4)</sup>     |                    |      | ±0.1                |      | m <i>g</i> /°C |
| G_OffDr  | Angular rate typical zero-rate level change vs. temperature <sup>(4)</sup> |                    |      | ±0.015              |      | dps/°C         |

Table 3. Mechanical characteristics (continued)

| Symbol | Parameter                                                      | Test conditions   | Min. | Typ. <sup>(1)</sup> | Max. | Unit              |
|--------|----------------------------------------------------------------|-------------------|------|---------------------|------|-------------------|
| Rn     | Rate noise density in high-<br>performance mode <sup>(6)</sup> |                   |      | 3.8                 |      | mdps/√Hz          |
| RnRMS  | Gyroscope RMS noise in normal/low-power mode <sup>(7)</sup>    |                   |      | 75                  |      | mdps              |
|        |                                                                | FS = ±2 g         |      | 90                  |      |                   |
| ۸      | Acceleration noise density                                     | FS = ±4 <i>g</i>  |      | 90                  |      |                   |
| An     | in high-performance mode <sup>(8)</sup>                        | FS = ±8 g         |      | 90                  |      | – μ <i>g</i> /√Hz |
|        |                                                                | FS = ±16 <i>g</i> |      | 130                 |      |                   |
|        |                                                                | FS = ±2 <i>g</i>  |      | 1.8                 |      |                   |
| 5140   | Acceleration RMS noise                                         | FS = ±4 <i>g</i>  |      | 2.0                 |      | (51.40)           |
| RMS    | in normal/low-power mode <sup>(9)(10)</sup>                    | FS = ±8 <i>g</i>  |      | 2.4                 |      | mg(RMS)           |
|        |                                                                | FS = ±16 <i>g</i> |      | 3.0                 |      |                   |
|        |                                                                |                   |      | 1.6 <sup>(11)</sup> |      |                   |
|        |                                                                |                   |      | 12.5                |      |                   |
|        |                                                                |                   |      | 26                  |      |                   |
|        | Linear acceleration output data rate                           |                   |      | 52                  |      |                   |
|        |                                                                |                   |      | 104                 |      |                   |
| LA_ODR |                                                                |                   |      | 208                 |      |                   |
|        |                                                                |                   |      | 416                 |      |                   |
|        |                                                                |                   |      | 833                 |      |                   |
|        |                                                                |                   |      | 1666                |      |                   |
|        |                                                                |                   |      | 3332                |      |                   |
|        |                                                                |                   |      | 6664                |      | Hz                |
|        |                                                                |                   |      | 12.5                |      |                   |
|        |                                                                |                   |      | 26                  |      |                   |
|        |                                                                |                   |      | 52                  |      |                   |
|        |                                                                |                   |      | 104                 |      |                   |
| G_ODR  | Angular rate output data rate                                  |                   |      | 208                 |      |                   |
|        |                                                                |                   |      | 416                 |      |                   |
|        |                                                                |                   |      | 833<br>1666         |      |                   |
|        |                                                                |                   |      | 3332                |      |                   |
|        |                                                                |                   |      | 6664                |      |                   |
|        | Linear acceleration self-test output change (12)(13)(14)       |                   | 90   |                     | 1700 | m <i>g</i>        |
| Vst    | Angular rate                                                   | FS = 245 dps      | 20   |                     | 80   | dps               |
|        | self-test output change <sup>(15)(16)</sup>                    | FS = 2000 dps     | 150  |                     | 700  | dps               |
| Тор    | Operating temperature range                                    |                   | -40  |                     | +85  | °C                |

<sup>1.</sup> Typical specifications are not guaranteed.

<sup>2.</sup> Sensitivity values after factory calibration test and trimming.

<sup>3.</sup> Subject to change.

- Measurements are performed in a uniform temperature setup and they are based on characterization data in a limited number of samples. Not measured during final test for production.
- 5. Values after factory calibration test and trimming.
- 6. Gyroscope rate noise density in high-performance mode is independent of the ODR and FS setting.
- 7. Gyroscope RMS noise in normal/low-power mode is independent of the ODR and FS setting.
- 8. Accelerometer noise density in high-performance mode is independent of the ODR.
- 9. Accelerometer RMS noise in normal/low-power mode is independent of the ODR.
- 10. Noise RMS related to BW = ODR /2 (for ODR /9, typ value can be calculated by Typ \*0.6).
- 11. This ODR is available when accelerometer is in low-power mode.
- 12. The sign of the linear acceleration self-test output change is defined by the STx\_XL bits in CTRL5\_C (14h), Table 65 for all axes.
- 13. The linear acceleration self-test output change is defined with the device in stationary condition as the absolute value of: OUTPUT[LSb] (self-test enabled) OUTPUT[LSb] (self-test disabled). 1LSb = 0.061 mg at ±2 g full scale.
- 14. Accelerometer self-test limits are full-scale independent.
- 15. The sign of the angular rate self-test output change is defined by the STx\_G bits in CTRL5\_C (14h), Table 64 for all axes.
- 16. The angular rate self-test output change is defined with the device in stationary condition as the absolute value of: OUTPUT[LSb] (self-test enabled) OUTPUT[LSb] (self-test disabled). 1LSb = 70 mdps at ±2000 dps full scale.



## 4.2 Electrical characteristics

@ Vdd = 1.8 V, T = 25 °C unless otherwise noted.

**Table 4. Electrical characteristics** 

| Symbol          | Parameter                                                                | Test conditions                              | Min.         | Typ. <sup>(1)</sup> | Max.        | Unit |
|-----------------|--------------------------------------------------------------------------|----------------------------------------------|--------------|---------------------|-------------|------|
| Vdd             | Supply voltage                                                           |                                              | 1.71         | 1.8                 | 3.6         | V    |
| Vdd_IO          | Power supply for I/O                                                     |                                              | 1.62         |                     | 3.6         | V    |
| IddHP           | Gyroscope and accelerometer current consumption in high-performance mode | ODR = 1.6 kHz                                |              | 0.65                |             | mA   |
| IddNM           | Gyroscope and accelerometer current consumption in normal mode           | ODR = 208 Hz                                 |              | 0.45                |             | mA   |
| IddLP           | Gyroscope and accelerometer current consumption in low-power mode        | ODR = 52 Hz                                  |              | 0.29                |             | mA   |
| LA_lddHP        | Accelerometer current consumption in high-performance mode               | ODR < 1.6 kHz<br>ODR ≥ 1.6 kHz               |              | 150<br>160          |             | μΑ   |
| LA_lddNM        | Accelerometer current consumption in normal mode                         | ODR = 208 Hz                                 |              | 85                  |             | μΑ   |
| LA_lddLM        | Accelerometer current consumption in low-power mode                      | ODR = 52 Hz<br>ODR = 12.5 Hz<br>ODR = 1.6 Hz |              | 25<br>9<br>4.5      |             | μΑ   |
| IddPD           | Gyroscope and accelerometer current consumption during power-down        |                                              |              | 3                   |             | μΑ   |
| Ton             | Turn-on time                                                             |                                              |              | 35                  |             | ms   |
| V <sub>IH</sub> | Digital high-level input voltage                                         |                                              | 0.7 *VDD_IO  |                     |             | V    |
| V <sub>IL</sub> | Digital low-level input voltage                                          |                                              |              |                     | 0.3 *VDD_IO | V    |
| V <sub>OH</sub> | High-level output voltage                                                | I <sub>OH</sub> = 4 mA <sup>(2)</sup>        | VDD_IO - 0.2 |                     |             | V    |
| V <sub>OL</sub> | Low-level output voltage                                                 | I <sub>OL</sub> = 4 mA <sup>(2)</sup>        |              |                     | 0.2         | V    |
| Тор             | Operating temperature range                                              |                                              | -40          |                     | +85         | °C   |

<sup>1.</sup> Typical specifications are not guaranteed.

26/126 DocID028165 Rev 6

<sup>2. 4</sup> mA is the maximum driving capability, i.e. the maximum DC current that can be sourced/sunk by the digital pad in order to guarantee the correct digital output voltage levels  $V_{OH}$  and  $V_{OL}$ .

## 4.3 Temperature sensor characteristics

0 Vdd = 1.8 V, T = 25 °C unless otherwise noted.

Table 5. Temperature sensor characteristics

| Symbol              | Parameter                                     | Test condition | Min. | Typ. <sup>(1)</sup> | Max. | Unit   |
|---------------------|-----------------------------------------------|----------------|------|---------------------|------|--------|
| TODR <sup>(2)</sup> | Temperature refresh rate                      |                |      | 52                  |      | Hz     |
| Toff                | Temperature offset <sup>(3)</sup>             |                | -15  |                     | +15  | °C     |
| TSen                | Temperature sensitivity                       |                |      | 256                 |      | LSB/°C |
| TST                 | Temperature stabilization time <sup>(4)</sup> |                |      |                     | 500  | μs     |
| T_ADC_res           | Temperature ADC resolution                    |                |      | 16                  |      | bit    |
| Тор                 | Operating temperature range                   |                | -40  |                     | +85  | °C     |

<sup>1.</sup> Typical specifications are not guaranteed.



<sup>2.</sup> When the accelerometer is in Low-Power mode and the gyroscope part is turned off, the TODR value is equal to the accelerometer ODR.

<sup>3.</sup> The output of the temperature sensor is 0 LSB (typ.) at 25  $^{\circ}$ C.

<sup>4.</sup> Time from power ON bit to valid data based on characterization data.

#### **Communication interface characteristics** 4.4

#### SPI - serial peripheral interface 4.4.1

Subject to general operating conditions for Vdd and Top.

Table 6. SPI slave timing values

| Symbol               | Parameter               | Valu | ue <sup>(1)</sup> | Unit |
|----------------------|-------------------------|------|-------------------|------|
| Symbol               | Farameter               | Min  | Max               |      |
| t <sub>c(SPC)</sub>  | SPI clock cycle         | 100  |                   | ns   |
| f <sub>c(SPC)</sub>  | SPI clock frequency     |      | 10                | MHz  |
| t <sub>su(CS)</sub>  | CS setup time           | 5    |                   |      |
| t <sub>h(CS)</sub>   | CS hold time            | 20   |                   |      |
| t <sub>su(SI)</sub>  | SDI input setup time    | 5    |                   |      |
| t <sub>h(SI)</sub>   | SDI input hold time     | 15   |                   | ns   |
| t <sub>v(SO)</sub>   | SDO valid output time   |      | 50                |      |
| t <sub>h(SO)</sub>   | SDO output hold time    | 5    |                   |      |
| t <sub>dis(SO)</sub> | SDO output disable time |      | 50                |      |

<sup>1.</sup> Values are guaranteed at 10 MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production



Figure 3. SPI slave timing diagram

Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both input and output Note: ports.

DocID028165 Rev 6 28/126

## 4.4.2 I<sup>2</sup>C - inter-IC control interface

Subject to general operating conditions for Vdd and Top.

Figure 4. I<sup>2</sup>C timing diagram



4.4.2.1 I<sup>2</sup>C slave

Table 7. I<sup>2</sup>C slave timing values

| Cumbal                | Doromotor                                      | I <sup>2</sup> C standard mode <sup>(1)</sup> |      | I <sup>2</sup> C fast | mode <sup>(1)</sup> | Unit |
|-----------------------|------------------------------------------------|-----------------------------------------------|------|-----------------------|---------------------|------|
| Symbol                | Parameter                                      | Min                                           | Max  | Min                   | Max                 | Onit |
| f <sub>(SCL)</sub>    | SCL clock frequency                            | 0                                             | 100  | 0                     | 400                 | kHz  |
| t <sub>w(SCLL)</sub>  | SCL clock low time                             | 4.7                                           |      | 1.3                   |                     |      |
| t <sub>w(SCLH)</sub>  | SCL clock high time                            | 4.0                                           |      | 0.6                   |                     | — μs |
| t <sub>su(SDA)</sub>  | SDA setup time                                 | 250                                           |      | 100                   |                     | ns   |
| t <sub>h(SDA)</sub>   | SDA data hold time                             | 0                                             | 3.45 | 0                     | 0.9                 | μs   |
| t <sub>h(ST)</sub>    | START condition hold time                      | 4                                             |      | 0.6                   |                     |      |
| t <sub>su(SR)</sub>   | Repeated START condition setup time            | 4.7                                           |      | 0.6                   |                     |      |
| t <sub>su(SP)</sub>   | STOP condition setup time                      | 4                                             |      | 0.6                   |                     | – µs |
| t <sub>w(SP:SR)</sub> | Bus free time between STOP and START condition | 4.7                                           |      | 1.3                   |                     |      |

<sup>1.</sup> Data based on standard  $I^2C$  protocol requirement, not tested in production.

Note: Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both ports.

## 4.4.2.2 I<sup>2</sup>C master

When in  $I^2C$  Master Mode, an external sensor can be connected to LSM6DSM. LSM6DSM supports  $I^2C$  Master - Fast Mode only.

Table 8. I<sup>2</sup>C master timing values

| Symbol                | Parameter                                      | I <sup>2</sup> C<br>Master | I <sup>2</sup> C<br>Fast Mode<br>(min) | Unit |
|-----------------------|------------------------------------------------|----------------------------|----------------------------------------|------|
| f <sub>(SCL)</sub>    | SCL clock frequency                            | 116.3                      | 0<br>(400 kHz max)                     | kHz  |
| t <sub>w(SCLL)</sub>  | SCL clock low time                             | 5.86                       | 1.3                                    | μs   |
| t <sub>w(SCLH)</sub>  | SCL clock high time                            | 2.74                       | 0.6                                    | ns   |
|                       | Data valid time                                | 3.9                        | -                                      | μs   |
|                       | SDA hold time                                  | ≥0                         | 0                                      | ns   |
|                       | SDA setup time                                 | ≥100                       | 100                                    | ns   |
| t <sub>su(SR)</sub>   | Repeated START condition setup time            | 1.56                       | 0.6                                    | μs   |
| t <sub>su(HD)</sub>   | Repeated START condition hold time             | 1.56                       | 0.6                                    | μs   |
| t <sub>su(SP)</sub>   | STOP condition setup time                      | 2.73                       | 0.6                                    | μs   |
| t <sub>w(SP:SR)</sub> | Bus free time between STOP and START condition | 21                         | 1.3                                    | μs   |

#### **Absolute maximum ratings** 4.5

Stresses above those listed as "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 9. Absolute maximum ratings

| Symbol           | Ratings                                                                        | Maximum value      | Unit |
|------------------|--------------------------------------------------------------------------------|--------------------|------|
| Vdd              | Supply voltage                                                                 | -0.3 to 4.8        | V    |
| T <sub>STG</sub> | Storage temperature range                                                      | -40 to +125        | °C   |
| Sg               | Acceleration g for 0.2 ms                                                      | 10,000             | g    |
| ESD              | Electrostatic discharge protection (HBM)                                       | 2                  | kV   |
| Vin              | Input voltage on any control pin (including CS, SCL/SPC, SDA/SDI/SDO, SDO/SA0) | 0.3 to Vdd_IO +0.3 | V    |

Note: Supply voltage on any pin should never exceed 4.8 V.



This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part.



This device is sensitive to electrostatic discharge (ESD), improper handling can cause permanent damage to the part.



## 4.6 Terminology

## 4.6.1 Sensitivity

Linear acceleration sensitivity can be determined, for example, by applying 1 g acceleration to the device. Because the sensor can measure DC accelerations, this can be done easily by pointing the selected axis towards the ground, noting the output value, rotating the sensor 180 degrees (pointing towards the sky) and noting the output value again. By doing so,  $\pm 1$  g acceleration is applied to the sensor. Subtracting the larger output value from the smaller one, and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and over time. The sensitivity tolerance describes the range of sensitivities of a large number of sensors (see *Table 3*).

An angular rate gyroscope is a device that produces a positive-going digital output for counterclockwise rotation around the axis considered. Sensitivity describes the gain of the sensor and can be determined by applying a defined angular velocity to it. This value changes very little over temperature and time (see *Table 3*).

### 4.6.2 Zero-g and zero-rate level

Linear acceleration zero-*g* level offset (TyOff) describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface will measure 0 *g* on both the X-axis and Y-axis, whereas the Z-axis will measure 1 *g*. Ideally, the output is in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as 2's complement number). A deviation from the ideal value in this case is called zero-*g* offset.

Offset is to some extent a result of stress to MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, see "Linear acceleration zero-g level change vs. temperature" in *Table 3*. The zero-g level tolerance (TyOff) describes the standard deviation of the range of zero-g levels of a group of sensors.

Zero-rate level describes the actual output signal if there is no angular rate present. The zero-rate level of precise MEMS sensors is, to some extent, a result of stress to the sensor and therefore the zero-rate level can slightly change after mounting the sensor onto a printed circuit board or after exposing it to extensive mechanical stress. This value changes very little over temperature and time (see *Table 3*).



32/126 DocID028165 Rev 6

LSM6DSM Functionality

## 5 Functionality

## 5.1 Operating modes

In the LSM6DSM, the accelerometer and the gyroscope can be turned on/off independently of each other and are allowed to have different ODRs and power modes.

The LSM6DSM has three operating modes available:

- only accelerometer active and gyroscope in power-down
- only gyroscope active and accelerometer in power-down
- both accelerometer and gyroscope sensors active with independent ODR

The accelerometer is activated from power-down by writing ODR\_XL[3:0] in CTRL1\_XL (10h) while the gyroscope is activated from power-down by writing ODR\_G[3:0] in CTRL2 G (11h). For combo-mode the ODRs are totally independent.

## 5.2 Gyroscope power modes

In the LSM6DSM, the gyroscope can be configured in four different operating modes: power-down, low-power, normal mode and high-performance mode. The operating mode selected depends on the value of the G\_HM\_MODE bit in CTRL7\_G (16h). If G\_HM\_MODE is set to '0', high-performance mode is valid for all ODRs (from 12.5 Hz up to 6.66 kHz).

To enable the low-power and normal mode, the G\_HM\_MODE bit has to be set to '1'. Low-power mode is available for lower ODRs (12.5, 26, 52 Hz) while normal mode is available for ODRs equal to 104 and 208 Hz.

## 5.3 Accelerometer power modes

In the LSM6DSM, the accelerometer can be configured in four different operating modes: power-down, low-power, normal mode and high-performance mode. The operating mode selected depends on the value of the XL\_HM\_MODE bit in *CTRL6\_C (15h)*. If XL\_HM\_MODE is set to '0', high-performance mode is valid for all ODRs (from 12.5 Hz up to 6.66 kHz).

To enable the low-power and normal mode, the XL\_HM\_MODE bit has to be set to '1'. Low-power mode is available for lower ODRs (1.6, 12.5, 26, 52 Hz) while normal mode is available for ODRs equal to 104 and 208 Hz.

Functionality LSM6DSM

## 5.4 Block diagram of filters

Low Pass Gyro UI/OIS I2C/SPI SCL/SPC SDA/SDI/SDO SDO/SA0 ADC1 Regs UI Gyro front-end interface S array, Low Pass ΜЕ **FIFO** Interrupt UI XL ■ INT2 ΕN XL UI/OIS mng front-end M S Low Pass Interrupt S O ADC2 mng OIS Gyro Regs R Temperature array Auxiliary SPC\_Aux SDI\_Aux SDO\_Aux Low Pass sensor SPI OIS XL Voltage and current Trimming circuit and Test interface Clock and phase Power FTP management

Figure 5. Block diagram of filters

## 5.4.1 Block diagrams of the gyroscope filters

In the LSM6DSM, the gyroscope filtering chain depends on the mode configuration:

 Mode 1 (for User Interface (UI) and Electronic Image Stabilization (EIS) functionality through primary interface) and Mode 2

ADC

HPF

HPF

HPEN\_G

FTYPE[1:0]

LPF1\_SEL\_G

SPI/I2C

SPI/I2C

FIFO

FIFO

Figure 6. Gyroscope digital chain - Mode 1 (UI/EIS) and Mode 2

In this configuration, the gyroscope ODR is selectable from 12.5 Hz up to 6.66 kHz. A low-pass filter (LPF1) is available if the auxiliary SPI is disabled, for more details about the filter characteristics see *Table 69: Gyroscope LPF1 bandwidth selection*.

34/126 DocID028165 Rev 6

LSM6DSM Functionality

Data can be acquired from the output registers and FIFO over the primary I<sup>2</sup>C/SPI interface.

2. Mode 3 / Mode 4 (for OIS and EIS functionality)

Figure 7. Gyroscope digital chain - Mode 3 / Mode 4 (OIS/EIS)



Note: HP\_EN\_OIS is active to select HPF on the auxiliary SPI chain only if HPF is not already used in the primary interface.

In this configuration, there are two paths:

- the chain for User Interface (UI) where the ODR is selectable from 12.5 Hz up to 6.66 kHz
- the chain for OIS/EIS where the ODR is at 6.66 kHz and the LPF1 is available. For more details about the filter characteristics see *Table 227: Gyroscope OIS chain LPF1 bandwidth selection*.

Functionality LSM6DSM

### 5.4.2 Block diagrams of the accelerometer filters

In the LSM6DSM, the filtering chain for the accelerometer part is composed of the following:

- Analog filter (anti-aliasing)
- Digital filter (LPF1)
- Composite filter

Details of the block diagram appear in the following figure.

Figure 8. Accelerometer chain



The configuration of the digital filter can be set using the LPF1\_BW\_SEL bit in CTRL1\_XL (10h) and the INPUT\_COMPOSITE bit in CTRL8\_XL (17h).



Figure 9. Accelerometer composite filter (for Modes 1/2 and Mode 3\*)

\* Mode 3 is available only if Mode4\_EN = 0 and OIS\_EN\_SPI2 = 1 in CTRL1\_OIS (70h).

36/126 DocID028165 Rev 6

Note:



<sup>1.</sup> Pedometer, step detector and step counter, significant motion and tilt functions.

LSM6DSM Functionality



Figure 10. Accelerometer composite filter (Mode 4 only\*)

1. Pedometer, step detector and step counter, significant motion and tilt functions.

Note: \*Mode 4 is enabled when Mode4\_EN = 1 and OIS\_EN\_SPI2 = 1 in CTRL1\_OIS (70h).

Functionality LSM6DSM

#### 5.5 FIFO

The presence of a FIFO allows consistent power saving for the system since the host processor does not need continuously poll data from the sensor, but it can wake up only when needed and burst the significant data out from the FIFO.

The LSM6DSM embeds 4 kbytes data FIFO to store the following data:

- gyroscope
- accelerometer
- external sensors
- step counter and timestamp
- temperature

Writing data in the FIFO can be configured to be triggered by the:

- accelerometer/gyroscope data-ready signal; in which case the ODR must be lower than or equal to both the accelerometer and gyroscope ODRs;
- sensor hub data-ready signal;
- step detection signal.

In addition, each data can be stored at a decimated data rate compared to FIFO ODR and it is configurable by the user, setting the *FIFO\_CTRL3 (08h)* and *FIFO\_CTRL4 (09h)* registers. The available decimation factors are 2, 3, 4, 8, 16, 32.

The programmable FIFO threshold can be set in *FIFO\_CTRL1* (06h) and *FIFO\_CTRL2* (07h) using the FTH [10:0] bits.

To monitor the FIFO status, dedicated registers (*FIFO\_STATUS1 (3Ah)*, *FIFO\_STATUS2 (3Bh)*, *FIFO\_STATUS3 (3Ch)*, *FIFO\_STATUS4 (3Dh)*) can be read to detect FIFO overrun events, FIFO full status, FIFO empty status, FIFO threshold status and the number of unread samples stored in the FIFO. To generate dedicated interrupts on the INT1 and INT2 pads of these status events, the configuration can be set in *INT1\_CTRL (0Dh)* and *INT2\_CTRL (0Eh)*.

The FIFO buffer can be configured according to five different modes:

- Bypass mode
- FIFO mode
- Continuous mode
- Continuous-to-FIFO mode
- Bypass-to-continuous mode

Each mode is selected by the FIFO\_MODE\_[2:0] bits in the *FIFO\_CTRL5 (0Ah)* register. To guarantee the correct acquisition of data during the switching into and out of FIFO mode, the first sample acquired must be discarded.

#### 5.5.1 Bypass mode

In Bypass mode ( $FIFO\_CTRL5$  (OAh) ( $FIFO\_MODE\_[2:0] = 000$ ), the FIFO is not operational and it remains empty.

Bypass mode is also used to reset the FIFO when in FIFO mode.

57

LSM6DSM Functionality

#### 5.5.2 FIFO mode

In FIFO mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 001) data from the output channels are stored in the FIFO until it is full.

To reset FIFO content, Bypass mode should be selected by writing *FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0]) to '000' After this reset command, it is possible to restart FIFO mode by writing *FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0]) to '001'.

FIFO buffer memorizes up to 4096 samples of 16 bits each but the depth of the FIFO can be resized by setting the FTH [10:0] bits in *FIFO\_CTRL1 (06h)* and *FIFO\_CTRL2 (07h)*. If the STOP\_ON\_FTH bit in *FIFO\_CTRL4 (09h)* is set to '1', FIFO depth is limited up to FTH [10:0] bits in *FIFO\_CTRL1 (06h)* and *FIFO\_CTRL2 (07h)*.

#### 5.5.3 Continuous mode

Continuous mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 110) provides a continuous FIFO update: as new data arrives, the older data is discarded.

A FIFO threshold flag *FIFO\_STATUS2* (3Bh)(FTH) is asserted when the number of unread samples in FIFO is greater than or equal to *FIFO\_CTRL1* (06h) and *FIFO\_CTRL2* (07h)(FTH [10:0]).

It is possible to route *FIFO\_STATUS2 (3Bh)* (FTH) to the INT1 pin by writing in register *INT1\_CTRL (0Dh)* (INT1\_FTH) = '1' or to the INT2 pin by writing in register *INT2\_CTRL (0Eh)* (INT2\_FTH) = '1'.

A full-flag interrupt can be enabled, *INT1\_CTRL* (*0Dh*) (INT\_FULL\_FLAG) = '1', in order to indicate FIFO saturation and eventually read its content all at once.

If an overrun occurs, at least one of the oldest samples in FIFO has been overwritten and the OVER\_RUN flag in *FIFO\_STATUS2 (3Bh)* is asserted.

In order to empty the FIFO before it is full, it is also possible to pull from FIFO the number of unread samples available in *FIFO\_STATUS1* (3Ah) and *FIFO\_STATUS2* (3Bh) (DIFF\_FIFO\_[10:0]).

#### 5.5.4 Continuous-to-FIFO mode

In Continuous-to-FIFO mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = 011), FIFO behavior changes according to the trigger event detected in one of the following interrupt registers *FUNC\_SRC1 (53h)*, *TAP\_SRC (1Ch)*, *WAKE\_UP\_SRC (1Bh)* and *D6D\_SRC (1Dh)*.

When the selected trigger bit is equal to '1', FIFO operates in FIFO mode.

When the selected trigger bit is equal to '0', FIFO operates in Continuous mode.

#### 5.5.5 Bypass-to-Continuous mode

In Bypass-to-Continuous mode (*FIFO\_CTRL5 (0Ah)* (FIFO\_MODE\_[2:0] = '100'), data measurement storage inside FIFO operates in Continuous mode when selected triggers in one of the following interrupt registers *FUNC\_SRC1 (53h)*, *TAP\_SRC (1Ch)*, *WAKE\_UP\_SRC (1Bh)* and *D6D\_SRC (1Dh)* are equal to '1', otherwise FIFO content is reset (Bypass mode).

Functionality LSM6DSM

#### 5.5.6 FIFO reading procedure

The data stored in FIFO are accessible from dedicated registers (FIFO\_DATA\_OUT\_L (3Eh)) and FIFO\_DATA\_OUT\_H (3Fh)) and each FIFO sample is composed of 16 bits.

All FIFO status registers (*FIFO\_STATUS1* (*3Ah*), *FIFO\_STATUS2* (*3Bh*), *FIFO\_STATUS3* (*3Ch*), *FIFO\_STATUS4* (*3Dh*)) can be read at the start of a reading operation, minimizing the intervention of the application processor.

Saving data in the FIFO buffer is organized in four FIFO data sets consisting of 6 bytes each:

The 1<sup>st</sup> FIFO data set is reserved for gyroscope data;

The 2<sup>nd</sup> FIFO data set is reserved for accelerometer data:

The 3<sup>rd</sup> FIFO data set is reserved for the external sensor data stored in the registers from *SENSORHUB1 REG (2Eh)* to *SENSORHUB6 REG (33h)*;

The 4<sup>th</sup> FIFO data set can be alternately associated to the external sensor data stored in the registers from *SENSORHUB7\_REG (34h)* to *SENSORHUB12\_REG (39h)*, to the step counter and timestamp info, or to the temperature sensor data.

40/126 DocID028165 Rev 6

LSM6DSM Digital interfaces

# 6 Digital interfaces

## 6.1 I<sup>2</sup>C/SPI interface

The registers embedded inside the LSM6DSM may be accessed through both the I<sup>2</sup>C and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode.

The serial interfaces are mapped onto the same pins. To select/exploit the I<sup>2</sup>C interface, the CS line must be tied high (i.e connected to Vdd\_IO).

| Pin name    | Pin description                                                                                                                                                   |  |  |  |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| CS          | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) |  |  |  |  |  |  |  |
| SCL/SPC     | I <sup>2</sup> C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                                                                                |  |  |  |  |  |  |  |
| SDA/SDI/SDO | I <sup>2</sup> C Serial Data (SDA) SPI Serial Data Input (SDI) 3-wire Interface Serial Data Output (SDO)                                                          |  |  |  |  |  |  |  |
| SDO/SA0     | SPI Serial Data Output (SDO) I <sup>2</sup> C less significant bit of the device address                                                                          |  |  |  |  |  |  |  |

Table 10. Serial interface pin description

# 6.2 Master I<sup>2</sup>C

If the LSM6DSM is configured in Mode 2, a master I<sup>2</sup>C line is available. The master serial interface is mapped in the following dedicated pins.

| Pin name | Pin description                                         |
|----------|---------------------------------------------------------|
| MSCL     | I <sup>2</sup> C serial clock master                    |
| MSDA     | I <sup>2</sup> C serial data master                     |
| MDRDY    | I <sup>2</sup> C master external synchronization signal |

Table 11. Master I<sup>2</sup>C pin details

Digital interfaces LSM6DSM

## 6.3 Auxiliary SPI

If LSM6DSM is configured in Mode 3, the auxiliary SPI is available. The auxiliary SPI interface is mapped in the following dedicated pins.

Pin name
Pin description

OCS\_Aux
Auxiliary SPI 3/4-wire enable

SDx
Auxiliary SPI 3/4-wire data input (SDI\_Aux) and SPI 3-wire data output (SDO\_Aux)

SCx
Auxiliary SPI 3/4-wire interface serial port clock

SDO\_Aux
SPI serial data

Table 12. Auxiliary SPI pin details

## 6.4 I<sup>2</sup>C serial interface

The LSM6DSM  $I^2C$  is a bus slave. The  $I^2C$  is employed to write the data to the registers, whose content can also be read back.

The relevant I<sup>2</sup>C terminology is provided in the table below.

| Term Description |                                                                                          |  |  |  |  |  |  |  |  |  |
|------------------|------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Transmitter      | The device which sends data to the bus                                                   |  |  |  |  |  |  |  |  |  |
| Receiver         | The device which receives data from the bus                                              |  |  |  |  |  |  |  |  |  |
| Master           | The device which initiates a transfer, generates clock signals and terminates a transfer |  |  |  |  |  |  |  |  |  |
| Slave            | The device addressed by the master                                                       |  |  |  |  |  |  |  |  |  |

Table 13. I<sup>2</sup>C terminology

There are two signals associated with the  $I^2C$  bus: the serial clock line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines must be connected to Vdd\_IO through external pull-up resistors. When the bus is free, both the lines are high.

The I<sup>2</sup>C interface is implemeted with fast mode (400 kHz) I<sup>2</sup>C standards as well as with the standard mode.

In order to disable the  $I^2C$  block, ( $I2C_disable$ ) = 1 must be written in  $CTRL4_C$  (13h).

## 6.4.1 I<sup>2</sup>C operation

The transaction on the bus is started through a START (ST) signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the master.

42/126 DocID028165 Rev 6



LSM6DSM Digital interfaces

The Slave ADdress (SAD) associated to the LSM6DSM is 110101xb. The SDO/SA0 pin can be used to modify the less significant bit of the device address. If the SDO/SA0 pin is connected to the supply voltage, LSb is '1' (address 1101011b); else if the SDO/SA0 pin is connected to ground, the LSb value is '0' (address 1101010b). This solution permits to connect and address two different inertial modules to the same I<sup>2</sup>C bus.

Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received.

The I<sup>2</sup>C embedded inside the LSM6DSM behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a slave address is sent, once a slave acknowledge (SAK) has been returned, an 8-bit sub-address (SUB) is transmitted. The increment of the address is configured by the *CTRL3\_C* (12h) (IF\_INC).

The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition must be issued after the two sub-address bytes; if the bit is '0' (Write) the master will transmit to the slave with direction unchanged. *Table 14* explains how the SAD+Read/Write bit pattern is composed, listing all the possible configurations.

#### Table 14. SAD+Read/Write patterns

| Command | SAD[6:1] | SAD[0] = SA0 | R/W | SAD+R/W        |
|---------|----------|--------------|-----|----------------|
| Read    | 110101   | 0            | 1   | 11010101 (D5h) |
| Write   | 110101   | 0            | 0   | 11010100 (D4h) |
| Read    | 110101   | 1            | 1   | 11010111 (D7h) |
| Write   | 110101   | 1            | 0   | 11010110 (D6h) |

#### Table 15. Transfer when master is writing one byte to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |    |

#### Table 16. Transfer when master is writing multiple bytes to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |      | SAK |    |

#### Table 17. Transfer when master is receiving (reading) one byte of data from slave

| Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | NMAK | SP |
|--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----|
| Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |      |    |

#### Table 18. Transfer when master is receiving (reading) multiple bytes of data from slave

| Master | ST | SAD+W |     | SUB |     | SR | SAD+R |     |      | MAK |          | MAK |      | NMAK | SP |
|--------|----|-------|-----|-----|-----|----|-------|-----|------|-----|----------|-----|------|------|----|
| Slave  |    |       | SAK |     | SAK |    |       | SAK | DATA |     | DAT<br>A |     | DATA |      |    |

Digital interfaces LSM6DSM

Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real-time function) the data line must be left HIGH by the slave. The master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition.

In the presented communication format MAK is Master acknowledge and NMAK is No Master Acknowledge.

#### 6.5 SPI bus interface

The LSM6DSM SPI is a bus slave. The SPI allows writing and reading the registers of the device.

The serial interface communicates to the application using 4 wires: CS, SPC, SDI and SDO.



Figure 11. Read and write protocol

**CS** is the serial port enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. **SPC** is the serial port clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are, respectively, the serial port data input and output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**.

Both the read register and write register commands are completed in 16 clock pulses or in multiples of 8 in case of multiple read/write bytes. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of **CS**.

**bit 0**:  $R\overline{W}$  bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drive **SDO** at the start of bit 8.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

bit 8-15: data DI(7:0) (write mode). This is the data that is written into the device (MSb first).

bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first).

577

44/126 DocID028165 Rev 6

LSM6DSM Digital interfaces

In multiple read/write commands further blocks of 8 clock periods will be added. When the CTRL3\_C (12h) (IF\_INC) bit is '0', the address used to read/write data remains the same for every block. When the CTRL3\_C (12h) (IF\_INC) bit is '1', the address used to read/write data is increased at every block.

The function and the behavior of **SDI** and **SDO** remain unchanged.

#### 6.5.1 SPI read

Figure 12. SPI read protocol



The SPI Read command is performed with 16 clock pulses. A multiple byte read command is performed by adding blocks of 8 clock pulses to the previous one.

bit 0: READ bit. The value is 1.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

**bit 8-15**: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

bit 16-...: data DO(...-8). Further data in multiple byte reads.

Figure 13. Multiple byte SPI read protocol (2-byte example)



Digital interfaces LSM6DSM

#### 6.5.2 SPI write

Figure 14. SPI write protocol



The SPI Write command is performed with 16 clock pulses. A multiple byte write command is performed by adding blocks of 8 clock pulses to the previous one.

bit 0: WRITE bit. The value is 0.

bit 1 -7: address AD(6:0). This is the address field of the indexed register.

*bit 8-15*: data DI(7:0) (write mode). This is the data that is written inside the device (MSb first).

bit 16-...: data DI(...-8). Further data in multiple byte writes.

Figure 15. Multiple byte SPI write protocol (2-byte example)



LSM6DSM Digital interfaces

#### 6.5.3 SPI read in 3-wire mode

A 3-wire mode is entered by setting the *CTRL3\_C* (12h) (SIM) bit equal to '1' (SPI serial interface mode selection).

Figure 16. SPI read protocol in 3-wire mode



The SPI read command is performed with 16 clock pulses:

bit 0: READ bit. The value is 1.

bit 1-7: address AD(6:0). This is the address field of the indexed register.

*bit* 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first).

A multiple read command is also available in 3-wire mode.

Application hints LSM6DSM

# 7 Application hints

#### 7.1 LSM6DSM electrical connections in Mode 1

Mode 1 **HOST** I2C/SPI (3/4-w) NC (1) SDO/SA0 1 11 NC (1) TOP SDx LSM6DSM **VIEW** SCx Vdd INT2 GND or VDDIO 4 8 INT1 VDD GND VDDIO 100 nF I<sup>2</sup>C configuration GND Vdd\_IO  $R_{pu}$ Vdd\_IO 100 nF SCL GND SDA Pull-up to be added R<sub>pu</sub>=10kOhm

Figure 17. LSM6DSM electrical connections in Mode 1

1. Leave pin electrically unconnected and soldered to PCB.

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1,  $C2 = 100 \, nF$  ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.

48/126 DocID028165 Rev 6

LSM6DSM Application hints

#### 7.2 LSM6DSM electrical connections in Mode 2

Mode 2 **HOST** I2C/SPI (3/4-w) NC (1) DO/SAO LSM6DSM NC (1) TOP MSDA **VIEW** MSCL MDRDY/INT2 4 8 VDD 7 External sensors GND GND 100 nF GND I<sup>2</sup>C configuration Vdd IO C2 Vdd\_IO 100 nF **GND** SCL SDA Pull-up to be added R<sub>pu</sub>=10kOhm

Figure 18. LSM6DSM electrical connections in Mode 2

1. Leave pin electrically unconnected and soldered to PCB.

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1, C2 = 100 nF ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.

Application hints LSM6DSM

## 7.3 LSM6DSM electrical connections in Mode 3 and Mode 4

Figure 19. LSM6DSM electrical connections in Mode 3 and Mode 4 (auxiliary 3-wire SPI)



1. Leave pin electrically unconnected and soldered to PCB.

LSM6DSM Application hints



Figure 20. LSM6DSM electrical connections in Mode 3 and Mode 4 (auxiliary 4-wire SPI)

The device core is supplied through the Vdd line. Power supply decoupling capacitors (C1, C2 = 100 nF ceramic) should be placed as near as possible to the supply pin of the device (common design practice).

The functionality of the device and the measured acceleration/angular rate data is selectable and accessible through the SPI/I<sup>2</sup>C interface.

The functions, the threshold and the timing of the two interrupt pins for each sensor can be completely programmed by the user through the SPI/I<sup>2</sup>C interface.



# DocID028165 Rev 6

|      |        |                                                                                                                                                                                                  | 1                                                                  | Table 19. Internal pin                                                                           | status                                                                               |                                                                                      |                                                                                      |  |
|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|
| pin# | Name   | Mode 1 function                                                                                                                                                                                  | Mode 2 function                                                    | Mode 3 / Mode 4<br>function                                                                      | Pin status Mode 1                                                                    | Pin status Mode 2                                                                    | Pin status Mode 3/4                                                                  |  |
| 1    | SDO    |                                                                                                                                                                                                  |                                                                    | SPI 4-wire interface<br>serial data output<br>(SDO)                                              | Default: Input without pull-up. Pull-up is enabled if                                | Default: Input without pull-up. Pull-up is enabled if                                | Default: Input without pull-up.                                                      |  |
| '    | SA0    | I <sup>2</sup> C least significant bit of the device address (SA0)                                                                                                                               | I <sup>2</sup> C least significant bit of the device address (SA0) | I <sup>2</sup> C least significant bit of the device address (SA0)                               | bit SIM = 1 (SPI 3-<br>wire) in reg 12h.                                             | bit SIM = 1 (SPI 3-<br>wire) in reg 12h.                                             | Pull-up is enabled if<br>bit SIM = 1 (SPI 3-<br>wire) in reg 12h.                    |  |
| 2    | SDx    | Connect to VDDIO or<br>GND                                                                                                                                                                       | I <sup>2</sup> C serial data master<br>(MSDA)                      | Auxiliary SPI 3/4-wire interface serial data input (SDI) and SPI 3-wire serial data output (SDO) | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN =1 in reg 1Ah.  | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN = 1 in reg 1Ah. | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN = 1 in reg 1Ah. |  |
| 3    | SCx    | Connect to VDDIO or<br>GND                                                                                                                                                                       | I <sup>2</sup> C serial clock master<br>(MSCL)                     | Auxiliary SPI 3/4-wire interface serial port clock (SPC_Aux)                                     | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN = 1 in reg 1Ah. | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN = 1 in reg 1Ah. | Default: input without pull-up. Pull-up is enabled if bit PULL_UP_EN = 1 in reg 1Ah. |  |
| 4    | INT1   | Programmable interrupt 1                                                                                                                                                                         | Programmable interrupt 1                                           | Programmable interrupt 1                                                                         | Default: Output forced to ground                                                     | Default: Output forced to ground                                                     | Default: Output forced to ground                                                     |  |
| 5    | Vdd_IO | Power supply for I/O pins                                                                                                                                                                        | Power supply for I/O pins                                          | Power supply for I/O pins                                                                        |                                                                                      |                                                                                      |                                                                                      |  |
| 6    | GND    | 0 V supply                                                                                                                                                                                       | 0 V supply                                                         | 0 V supply                                                                                       |                                                                                      |                                                                                      |                                                                                      |  |
| 7    | GND    | 0 V supply                                                                                                                                                                                       | 0 V supply                                                         | 0 V supply                                                                                       |                                                                                      |                                                                                      |                                                                                      |  |
| 8    | Vdd    | Power supply                                                                                                                                                                                     | Power supply                                                       | Power supply                                                                                     |                                                                                      |                                                                                      |                                                                                      |  |
| 9    | INT2   | Programmable interrupt 2 (INT2) / Data enabled (DEN)  Data enabled (DEN)  Programmable interrupt 2 (INT2) / Data enabled (DEN) / I <sup>2</sup> C master external synchronization signal (MDRDY) |                                                                    | Programmable<br>interrupt 2 (INT2) /<br>Data enabled (DEN)                                       | Default: Output forced to ground                                                     | Default: Output forced to ground                                                     | Default: Output forced to ground                                                     |  |

Pin status Mode 3/4

Input without pull-up

Default: Input without

pull-up.

Pull-up is enabled if

bit SIM OIS =1

(Aux SPI 3-wire) in

reg 70h.

Default: Input with

pull-up.

Pull-up is disabled if

bit I2C disable = 1 in

reg 13h.

Input without pull-up

Input without pull-up



pin#

10

11

12

13

14

Name

ocs

SDO

\_Aux

CS

SCL

**SDA** 

Mode 1 function

Leave unconnected

Connect to VDDIO or

leave unconnected

I<sup>2</sup>C/SPI mode

selection

(1:SPI idle mode /

I<sup>2</sup>C communication

enabled:

0: SPI communication

mode / I<sup>2</sup>C disabled)

I<sup>2</sup>C serial clock (SCL)

/ SPI serial port clock

(SPC)

I<sup>2</sup>C serial data (SDA) /

SPI serial data input

(SDI) / 3-wire interface

serial data output

(SDO)

## Internal pull-up value is from 30 k $\Omega$ to 50 k $\Omega$ , depending on VDDIO. Note:

The procedure to disable the pull-up on pins 10-11 is as follows:

Mode 2 function

Leave unconnected

Connect to VDDIO or

leave unconnected

I<sup>2</sup>C/SPI mode

selection (1:SPI idle

mode / I<sup>2</sup>C

communication

enabled; 0: SPI

communication mode

/ I<sup>2</sup>C disabled)

I<sup>2</sup>C serial clock (SCL)

/ SPI serial port clock

(SPC)

I<sup>2</sup>C serial data (SDA) /

SPI serial data input

(SDI) / 3-wire interface

serial data output

(SDO)

- AP side: write 80h in register at address 00h
- AP side: write 01h in register at address 05h (disable the pull-up on pins 10 and 11 of LSM6DSM)

Table 19. Internal pin status (continued)

Pin status Mode 1

Default: Input with

pull-up.

(See note below to

disable pull-up)

Default: Input with

pull-up.

(See note below to

disable pull-up)

Default: Input with

pull-up.

Pull-up is disabled if

bit I2C disable = 1 in

reg 13h.

Input without pull-up

Input without pull-up

Pin status Mode 2

Default: Input with

gull-up.

(See note below to

disable pull-up)

Default: Input with

pull-up.

(See note below to

disable pull-up)

Default: Input with

pull-up.

Pull-up is disabled if

bit I2C disable = 1 in

reg 13h.

Input without pull-up

Input without pull-up

Mode 3 / Mode 4

function

Auxiliary SPI 3/4-wire

interface enabled

Auxiliary SPI 3-wire

interface: leave

unconnected /

Auxiliary SPI 4-wire

interface: serial data

output (SDO Aux)

I<sup>2</sup>C/SPI mode

selection (

1:SPI idle mode /

I<sup>2</sup>C communication

enabled:

0: SPI communication

mode / I<sup>2</sup>C disabled)

I<sup>2</sup>C serial clock (SCL)

/ SPI serial port clock

(SPC) I<sup>2</sup>C serial data (SDA) /

SPI serial data input

(SDI) / 3-wire interface

serial data output

(SDO)

3. AP side: write 00h in register at address 00h

DocID028165 Rev 6

## 8 Auxiliary SPI configurations

When the LSM6DSM is configured in Mode 3 and Mode 4, the auxiliary SPI can be connected to a camera module for OIS/EIS support. In this interface, the SPI can write only to the dedicated registers *INT\_OIS* (6Fh), CTRL1\_OIS (70h), CTRL2\_OIS (71h), CTRL3\_OIS (72h).

## 8.1 Gyroscope filtering

The gyroscope filtering chain is illustrated in the following figure.



Figure 21. Gyroscope chain

Note:

HP\_EN\_OIS is active to select HPF on the auxiliary SPI chain only if HPF is not already used in the primary interface.

The auxiliary interface needs to be enabled in CTRL1\_OIS (70h).

Gyroscope output values are in registers 22h to 27h with selected full scale (FS[1:0]\_G\_OIS bit in CTRL1\_OIS (70h)) and ODR at 6.66 kHz.

LPF1 configuration depends on the setting of the FTYPE\_[1;0] \_OIS bit in register CTRL2\_OIS (71h).

5//

## 8.2 Accelerometer filtering

Accelerometer filtering is available only when Mode 4 is enabled.



Figure 22. Accelerometer chain (available only in Mode 4)

Accelerometer output values are in registers *OUTX\_L\_XL* (28h) through *OUTZ\_H\_XL* (2Dh) and ODR at 6.66 kHz.

#### 8.2.1 Accelerometer full scale set from primary interface

If the SPI/I<sup>2</sup>C primary interface is used, the full-scale setting has been configured by the primary interface and *CTRL3\_OIS* (72h) must be set to the same full-scale setting of the primary interface.

#### 8.2.2 Accelerometer full scale set from auxiliary SPI

If the configuration uses only the auxiliary SPI, the full scale can be set using the FS[1:0]\_XL\_OIS bits in *CTRL3\_OIS* (72h). The configuration of the low-pass filter depends on the setting of the FILTER\_XL\_CONF\_OIS[1:0] bits in register *CTRL3\_OIS* (72h).

Register mapping LSM6DSM

# 9 Register mapping

The table given below provides a list of the 8/16-bit registers embedded in the device and the corresponding addresses.

Table 20. Registers address map

| N                          | _    | Regis | ter address | D. C. 11  | 0                                         |
|----------------------------|------|-------|-------------|-----------|-------------------------------------------|
| Name                       | Type | Hex   | Binary      | - Default | Comment                                   |
| RESERVED                   | -    | 00    | 00000000    | -         | Reserved                                  |
| FUNC_CFG_ACCESS            | r/w  | 01    | 00000001    | 00000000  | Embedded functions configuration register |
| RESERVED                   | -    | 02    | 00000010    | -         | Reserved                                  |
| RESERVED                   | -    | 03    | 00000011    | -         | Reserved                                  |
| SENSOR_SYNC_TIME_<br>FRAME | r/w  | 04    | 00000100    | 00000000  | Sensor sync                               |
| SENSOR_SYNC_RES_<br>RATIO  | r/w  | 05    | 00000101    | 00000000  | configuration register                    |
| FIFO_CTRL1                 | r/w  | 06    | 00000110    | 00000000  |                                           |
| FIFO_CTRL2                 | r/w  | 07    | 00000111    | 00000000  |                                           |
| FIFO_CTRL3                 | r/w  | 08    | 00001000    | 00000000  | FIFO configuration registers              |
| FIFO_CTRL4                 | r/w  | 09    | 00001001    | 00000000  | . Toglotoro                               |
| FIFO_CTRL5                 | r/w  | 0A    | 00001010    | 00000000  |                                           |
| DRDY_PULSE_CFG             | r/w  | 0B    | 00001011    | 00000000  |                                           |
| RESERVED                   | -    | 0C    | 00001100    | -         | Reserved                                  |
| INT1_CTRL                  | r/w  | 0D    | 00001101    | 00000000  | INT1 pin control                          |
| INT2_CTRL                  | r/w  | 0E    | 00001110    | 00000000  | INT2 pin control                          |
| WHO_AM_I                   | r    | 0F    | 00001111    | 01101010  | Who I am ID                               |
| CTRL1_XL                   | r/w  | 10    | 00010000    | 00000000  |                                           |
| CTRL2_G                    | r/w  | 11    | 00010001    | 00000000  |                                           |
| CTRL3_C                    | r/w  | 12    | 00010010    | 00000100  |                                           |
| CTRL4_C                    | r/w  | 13    | 00010011    | 00000000  |                                           |
| CTRL5_C                    | r/w  | 14    | 00010100    | 00000000  | Accelerometer and                         |
| CTRL6_C                    | r/w  | 15    | 00010101    | 00000000  | gyroscope control registers               |
| CTRL7_G                    | r/w  | 16    | 00010110    | 00000000  |                                           |
| CTRL8_XL                   | r/w  | 17    | 0001 0111   | 00000000  |                                           |
| CTRL9_XL                   | r/w  | 18    | 00011000    | 11100000  |                                           |
| CTRL10_C                   | r/w  | 19    | 00011001    | 00000000  |                                           |

LSM6DSM Register mapping

Table 20. Registers address map (continued)

|                                                             | ~ <u>~</u> |     | er address | (55),,,,,,,,,,,, | ,                                                    |
|-------------------------------------------------------------|------------|-----|------------|------------------|------------------------------------------------------|
| Name                                                        | Туре       |     | <u> </u>   | Default          | Comment                                              |
|                                                             |            | Hex | Binary     |                  |                                                      |
| MASTER_CONFIG                                               | r/w        | 1A  | 00011010   | 00000000         | I <sup>2</sup> C master configuration register       |
| WAKE_UP_SRC                                                 | r          | 1B  | 00011011   | output           |                                                      |
| TAP_SRC                                                     | r          | 1C  | 00011100   | output           | Interrupt registers                                  |
| D6D_SRC                                                     | r          | 1D  | 00011101   | output           |                                                      |
| STATUS_REG <sup>(1)</sup> /<br>STATUS_SPIAux <sup>(2)</sup> | r          | 1E  | 00011110   | output           | Status data register for user interface and OIS data |
| RESERVED                                                    | -          | 1F  | 00011111   | -                | Reserved                                             |
| OUT_TEMP_L                                                  | r          | 20  | 00100000   | output           | Temperature output                                   |
| OUT_TEMP_H                                                  | r          | 21  | 00100001   | output           | data registers                                       |
| OUTX_L_G                                                    | r          | 22  | 00100010   | output           |                                                      |
| OUTX_H_G                                                    | r          | 23  | 00100011   | output           |                                                      |
| OUTY_L_G                                                    | r          | 24  | 00100100   | output           | Gyroscope output registers for user                  |
| OUTY_H_G                                                    | r          | 25  | 00100101   | output           | interface and OIS data                               |
| OUTZ_L_G                                                    | r          | 26  | 00100110   | output           |                                                      |
| OUTZ_H_G                                                    | r          | 27  | 00100111   | output           |                                                      |
| OUTX_L_XL                                                   | r          | 28  | 00101000   | output           |                                                      |
| OUTX_H_XL                                                   | r          | 29  | 00101001   | output           |                                                      |
| OUTY_L_XL                                                   | r          | 2A  | 00101010   | output           | Accelerometer output                                 |
| OUTY_H_XL                                                   | r          | 2B  | 00101011   | output           | registers                                            |
| OUTZ_L_XL                                                   | r          | 2C  | 00101100   | output           |                                                      |
| OUTZ_H_XL                                                   | r          | 2D  | 00101101   | output           |                                                      |
| SENSORHUB1_REG                                              | r          | 2E  | 00101110   | output           |                                                      |
| SENSORHUB2_REG                                              | r          | 2F  | 00101111   | output           |                                                      |
| SENSORHUB3_REG                                              | r          | 30  | 00110000   | output           |                                                      |
| SENSORHUB4_REG                                              | r          | 31  | 00110001   | output           |                                                      |
| SENSORHUB5_REG                                              | r          | 32  | 00110010   | output           |                                                      |
| SENSORHUB6_REG                                              | r          | 33  | 00110011   | output           | Sensor hub output                                    |
| SENSORHUB7_REG                                              | r          | 34  | 00110100   | output           | registers                                            |
| SENSORHUB8_REG                                              | r          | 35  | 00110101   | output           |                                                      |
| SENSORHUB9_REG                                              | r          | 36  | 00110110   | output           |                                                      |
| SENSORHUB10_REG                                             | r          | 37  | 00110111   | output           |                                                      |
| SENSORHUB11_REG                                             | r          | 38  | 00111000   | output           |                                                      |
| SENSORHUB12_REG                                             | r          | 39  | 00111001   | output           |                                                      |

Register mapping LSM6DSM

Table 20. Registers address map (continued)

|                  |      |       | er address map |          |                            |
|------------------|------|-------|----------------|----------|----------------------------|
| Name             | Type | Hex   | Binary         | Default  | Comment                    |
| FIFO_STATUS1     | r    | 3A    | 00111010       | output   |                            |
| FIFO_STATUS2     | r    | 3B    | 00111011       | output   | FIFO status registers      |
| FIFO_STATUS3     | r    | 3C    | 00111100       | output   | FIFO status registers      |
| FIFO_STATUS4     | r    | 3D    | 00111101       | output   |                            |
| FIFO_DATA_OUT_L  | r    | 3E    | 00111110       | output   | FIFO data output           |
| FIFO_DATA_OUT_H  | r    | 3F    | 00111111       | output   | registers                  |
| TIMESTAMP0_REG   | r    | 40    | 01000000       | output   |                            |
| TIMESTAMP1_REG   | r    | 41    | 01000001       | output   | Timestamp output registers |
| TIMESTAMP2_REG   | r/w  | 42    | 01000010       | output   |                            |
| RESERVED         | -    | 43-48 |                | -        | Reserved                   |
| STEP_TIMESTAMP_L | r    | 49    | 0100 1001      | output   | Step counter               |
| STEP_TIMESTAMP_H | r    | 4A    | 0100 1010      | output   | timestamp registers        |
| STEP_COUNTER_L   | r    | 4B    | 01001011       | output   | Step counter output        |
| STEP_COUNTER_H   | r    | 4C    | 01001100       | output   | registers                  |
| SENSORHUB13_REG  | r    | 4D    | 01001101       | output   |                            |
| SENSORHUB14_REG  | r    | 4E    | 01001110       | output   |                            |
| SENSORHUB15_REG  | r    | 4F    | 01001111       | output   | Sensor hub output          |
| SENSORHUB16_REG  | r    | 50    | 01010000       | output   | registers                  |
| SENSORHUB17_REG  | r    | 51    | 01010001       | output   |                            |
| SENSORHUB18_REG  | r    | 52    | 01010010       | output   |                            |
| FUNC_SRC1        | r    | 53    | 01010011       | output   | Interrupt registers        |
| FUNC_SRC2        | r    | 54    | 01010100       | output   | interrupt registers        |
| WRIST_TILT_IA    | r    | 55    | 01010101       | output   | Interrupt register         |
| RESERVED         | ı    | 56-57 |                | -        | Reserved                   |
| TAP_CFG          | r/w  | 58    | 01011000       | 00000000 |                            |
| TAP_THS_6D       | r/w  | 59    | 01011001       | 00000000 |                            |
| INT_DUR2         | r/w  | 5A    | 01011010       | 00000000 |                            |
| WAKE_UP_THS      | r/w  | 5B    | 01011011       | 00000000 | Interrupt registers        |
| WAKE_UP_DUR      | r/w  | 5C    | 01011100       | 00000000 | Interrupt registers        |
| FREE_FALL        | r/w  | 5D    | 01011101       | 00000000 |                            |
| MD1_CFG          | r/w  | 5E    | 01011110       | 00000000 |                            |
| MD2_CFG          | r/w  | 5F    | 01011111       | 00000000 |                            |
| MASTER_CMD_CODE  | r/w  | 60    | 01100000       | 00000000 |                            |



LSM6DSM Register mapping

Table 20. Registers address map (continued)

| rabio 201 Hogistore addition map (continuou) |                       |            |           |          |                                        |  |
|----------------------------------------------|-----------------------|------------|-----------|----------|----------------------------------------|--|
| Name                                         | Type Register address |            |           | Default  | Comment                                |  |
| Name                                         | туре                  | Hex Binary |           | Delauit  | Comment                                |  |
| SENS_SYNC_SPI_<br>ERROR_CODE                 | r/w                   | 61         | 0110 0001 | 00000000 |                                        |  |
| RESERVED                                     | -                     | 62-65      |           | -        | Reserved                               |  |
| OUT_MAG_RAW_X_L                              | r                     | 66         | 01100110  | output   |                                        |  |
| OUT_MAG_RAW_X_H                              | r                     | 67         | 01100111  | output   |                                        |  |
| OUT_MAG_RAW_Y_L                              | r                     | 68         | 01101000  | output   | External                               |  |
| OUT_MAG_RAW_Y_H                              | r                     | 69         | 01101001  | output   | magnetometer raw data output registers |  |
| OUT_MAG_RAW_Z_L                              | r                     | 6A         | 01101010  | output   |                                        |  |
| OUT_MAG_RAW_Z_H                              | r                     | 6B         | 01101011  | output   |                                        |  |
| RESERVED                                     | -                     | 6C-6E      |           | -        | Reserved                               |  |
| INT_OIS                                      | r/w                   | 6F         | 01101111  | 00000000 |                                        |  |
| CTRL1_OIS                                    | r/w                   | 70         | 01110000  | 00000000 | _                                      |  |
| CTRL2_OIS                                    | r/w                   | 71         | 01110001  | 00000000 | Control registers for OIS connection   |  |
| CTRL3_OIS                                    | r/w                   | 72         | 01110010  | 00000000 |                                        |  |
| X_OFS_USR                                    | r/w                   | 73         | 01110011  | 00000000 |                                        |  |
| Y_OFS_USR                                    | r/w                   | 74         | 01110100  | 00000000 | Accelerometer user offset correction   |  |
| Z_OFS_USR                                    | r/w                   | 75         | 01110101  | 00000000 |                                        |  |
| RESERVED                                     | -                     | 76-7F      |           | -        | Reserved                               |  |

<sup>1.</sup> This register status is read using the primary interface for user interface data.

<sup>2.</sup> This register status is read using the auxiliary SPI for OIS data.

Register description LSM6DSM

## 10 Register description

The device contains a set of registers which are used to control its behavior and to retrieve linear acceleration, angular rate and temperature data. The register addresses, made up of 7 bits, are used to identify them and to write the data through the serial interface.

## 10.1 FUNC\_CFG\_ACCESS (01h)

Enable embedded functions register (r/w).

Table 21. FUNC\_CFG\_ACCESS register

| FUNC_<br>CFG_EN | 0 <sup>(1)</sup> | FUNC_<br>CFG_EN_B | 0 <sup>(1)</sup> |
|-----------------|------------------|-------------------|------------------|------------------|------------------|------------------|------------------|
|-----------------|------------------|-------------------|------------------|------------------|------------------|------------------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 22. FUNC\_CFG\_ACCESS register description

| FUNC_CFG_<br>EN   | Enable access to the embedded functions configuration registers bank A and B <sup>(1)</sup> . Default value: 0. Refer to <i>Table 23</i> . |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| FUNC_CFG_<br>EN_B | Enable access to the embedded functions configuration register bank B <sup>(1)</sup> . Default value: 0. Refer to <i>Table 23</i> .        |

The embedded functions configuration registers details are available in Section 11: Embedded functions register mapping, Section 12: Embedded functions registers description - Bank A, and Section 13: Embedded functions registers description - Bank B.

Table 23. Configuration of embedded functions register banks

| FUNC_CFG_EN | FUNC_CFG_EN_B | Status of embedded register banks |
|-------------|---------------|-----------------------------------|
| 0           | 0             | Bank A and B disabled (default)   |
| 0           | 1             | Forbidden                         |
| 1 0         |               | Bank A enabled                    |
| 1 1         |               | Bank B enabled                    |

## 10.2 SENSOR\_SYNC\_TIME\_FRAME (04h)

Sensor synchronization time frame register (r/w).

#### Table 24. SENSOR\_SYNC\_TIME\_FRAME register

| $0^{(1)}$ $0^{(1)}$ $0^{(1)}$ $0^{(1)}$ TPH_3 TPH_2 TPH_1 TPH_ |
|----------------------------------------------------------------|
|----------------------------------------------------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 25. SENSOR\_SYNC\_TIME\_FRAME register description

|            | Sensor synchronization time frame with the step of 500 ms and full range of 5 s. |
|------------|----------------------------------------------------------------------------------|
| TPH_ [3:0] | Unsigned 8-bit.                                                                  |
|            | Default value: 0000 0000 (sensor sync disabled)                                  |



## 10.3 SENSOR\_SYNC\_RES\_RATIO (05h)

Sensor synchronization resolution ratio (r/w)

#### Table 26. SENSOR SYNC RES RATIO register

| 0 <sup>(1)</sup> | RR_1 | RR_0 |
|------------------|------------------|------------------|------------------|------------------|------------------|------|------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 27. SENSOR SYNC RES RATIO register description

|          | Resolution ratio of error code for sensor synchronization: |
|----------|------------------------------------------------------------|
|          | 00: SensorSync, Res_Ratio = 2-11                           |
| RR_[1:0] | 01: SensorSync, Res_Ratio = 2-12                           |
|          | 10: SensorSync, Res_Ratio = 2-13                           |
|          | 11: SensorSync, Res_Ratio = 2-14                           |

## 10.4 FIFO\_CTRL1 (06h)

FIFO control register (r/w).

#### Table 28. FIFO\_CTRL1 register

|  |  | FTH_7 | FTH_6 | FTH_5 | FTH_4 | FTH_3 | FTH_2 | FTH_1 | FTH_0 |
|--|--|-------|-------|-------|-------|-------|-------|-------|-------|
|--|--|-------|-------|-------|-------|-------|-------|-------|-------|

#### Table 29. FIFO\_CTRL1 register description

|           | FIFO threshold level setting <sup>(1)</sup> . Default value: 0000 0000.               |
|-----------|---------------------------------------------------------------------------------------|
| FTH [7:0] | Watermark flag rises when the number of bytes written to FIFO after the next write is |
| []        | greater than or equal to the threshold level.                                         |
|           | Minimum resolution for the FIFO is 1 LSB = 2 bytes (1 word) in FIFO                   |

<sup>1.</sup> For a complete watermark threshold configuration, consider FTH\_[10:8] in FIFO\_CTRL2 (07h).

Register description LSM6DSM

# 10.5 FIFO\_CTRL2 (07h)

FIFO control register (r/w).

#### Table 30. FIFO\_CTRL2 register

| TIMER_PED | O TIMER_PEDO | n(1) | n(1) | FIFO_   | FTH10 | FTH 9 | ETH 0 | l |
|-----------|--------------|------|------|---------|-------|-------|-------|---|
| _FIFO_EN  | _FIFO_DRDY   |      | 000  | TEMP_EN | FINIO |       | FIH_0 |   |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 31. FIFO\_CTRL2 register description

|                          | <u> </u>                                                                                                                                                                                                                                                                 |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMER_PEDO<br>_FIFO_EN   | Enable pedometer step counter and timestamp as 4 <sup>th</sup> FIFO data set. Default: 0 (0: disable step counter and timestamp data as 4 <sup>th</sup> FIFO data set; 1: enable step counter and timestamp data as 4 <sup>th</sup> FIFO data set)                       |
| TIMER_PEDO<br>_FIFO_DRDY | FIFO write mode <sup>(1)</sup> . Default: 0 (0: enable write in FIFO based on XL/Gyro data-ready; 1: enable write in FIFO at every step detected by step counter.)                                                                                                       |
| FIFO_TEMP_EN             | Enable the temperature data storage in FIFO. Default: 0. (0: temperature not included in FIFO; 1: temperature included in FIFO)                                                                                                                                          |
| FTH_[10:8]               | FIFO threshold level setting <sup>(2)</sup> . Default value: 0000 Watermark flag rises when the number of bytes written to FIFO after the next write is greater than or equal to the threshold level. Minimum resolution for the FIFO is 1LSB = 2 bytes (1 word) in FIFO |

<sup>1.</sup> This bit is effective if the DATA\_VALID\_SEL\_FIFO bit of the MASTER\_CONFIG (1Ah) register is set to 0.

<sup>2.</sup> For a complete watermark threshold configuration, consider FTH\_[7:0] in FIFO\_CTRL1 (06h)

# 10.6 FIFO\_CTRL3 (08h)

FIFO control register (r/w).

#### Table 32. FIFO\_CTRL3 register

| O(1) | O(1) | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO | DEC_FIFO |
|------|------|----------|----------|----------|----------|----------|----------|
| 0. / | 0. / | _GYRO2   | _GYRO1   | _GYRO0   | _XL2     | _XL1     | _XL0     |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 33. FIFO\_CTRL3 register description

| DEC_FIFO_GYRO [2:0] | Gyro FIFO (first data set) decimation setting. Default: 000 For the configuration setting, refer to <i>Table 34</i> .           |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| DEC_FIFO_XL [2:0]   | Accelerometer FIFO (second data set) decimation setting. Default: 000 For the configuration setting, refer to <i>Table 35</i> . |

#### Table 34. Gyro FIFO decimation setting

| DEC_FIFO_GYRO [2:0] | Configuration             |
|---------------------|---------------------------|
| 000                 | Gyro sensor not in FIFO   |
| 001                 | No decimation             |
| 010                 | Decimation with factor 2  |
| 011                 | Decimation with factor 3  |
| 100                 | Decimation with factor 4  |
| 101                 | Decimation with factor 8  |
| 110                 | Decimation with factor 16 |
| 111                 | Decimation with factor 32 |

#### Table 35. Accelerometer FIFO decimation setting

| DEC_FIFO_XL [2:0] | Configuration                    |
|-------------------|----------------------------------|
| 000               | Accelerometer sensor not in FIFO |
| 001               | No decimation                    |
| 010               | Decimation with factor 2         |
| 011               | Decimation with factor 3         |
| 100               | Decimation with factor 4         |
| 101               | Decimation with factor 8         |
| 110               | Decimation with factor 16        |
| 111               | Decimation with factor 32        |

Register description LSM6DSM

## 10.7 FIFO\_CTRL4 (09h)

FIFO control register (r/w).

#### Table 36. FIFO\_CTRL4 register

| ON_ DATA FIFO2 FIFO1 FIFO0 FIFO2 | C_DS3   DEC_DS3  <br>FIFO1   FIFO0 | DEC_DS3<br>FIFO1 |
|----------------------------------|------------------------------------|------------------|
|----------------------------------|------------------------------------|------------------|

#### Table 37. FIFO\_CTRL4 register description

| STOP_ON_FTH       | Enable FIFO threshold level use. Default value: 0. (0: FIFO depth is not limited; 1: FIFO depth is limited to threshold level)                                           |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ONLY_HIGH_DATA    | 8-bit data storage in FIFO. Default: 0 (0: disable MSByte only memorization in FIFO for XL and Gyro; 1: enable MSByte only memorization in FIFO for XL and Gyro in FIFO) |
| DEC_DS4_FIFO[2:0] | Fourth FIFO data set decimation setting. Default: 000 For the configuration setting, refer to <i>Table 38</i> .                                                          |
| DEC_DS3_FIFO[2:0] | Third FIFO data set decimation setting. Default: 000 For the configuration setting, refer to <i>Table 39</i> .                                                           |

#### Table 38. Fourth FIFO data set decimation setting

| DEC_DS4_FIFO[2:0] | Configuration                    |
|-------------------|----------------------------------|
| 000               | Fourth FIFO data set not in FIFO |
| 001               | No decimation                    |
| 010               | Decimation with factor 2         |
| 011               | Decimation with factor 3         |
| 100               | Decimation with factor 4         |
| 101               | Decimation with factor 8         |
| 110               | Decimation with factor 16        |
| 111               | Decimation with factor 32        |

#### Table 39. Third FIFO data set decimation setting

| DEC_DS3_FIFO[2:0] | Configuration                   |
|-------------------|---------------------------------|
| 000               | Third FIFO data set not in FIFO |
| 001               | No decimation                   |
| 010               | Decimation with factor 2        |
| 011               | Decimation with factor 3        |
| 100               | Decimation with factor 4        |
| 101               | Decimation with factor 8        |
| 110               | Decimation with factor 16       |
| 111               | Decimation with factor 32       |

## 10.8 FIFO\_CTRL5 (0Ah)

FIFO control register (r/w).

#### Table 40. FIFO\_CTRL5 register

| O(1) | ODR_   | ODR_   | ODR_   | ODR_   | FIFO_  | FIFO_  | FIFO_  |
|------|--------|--------|--------|--------|--------|--------|--------|
| 0(., | FIFO_3 | FIFO_2 | FIFO_1 | FIFO_0 | MODE_2 | MODE_1 | MODE_0 |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 41. FIFO\_CTRL5 register description

| ODR FIFO [3:0]  | FIFO ODR selection, setting FIFO_MODE also. Default: 0000           |
|-----------------|---------------------------------------------------------------------|
|                 | For the configuration setting, refer to Table 42.                   |
| FIFO MODE [2:0] | FIFO mode selection bits, setting ODR_FIFO also. Default value: 000 |
| FIFO_MODE_[2.0] | For the configuration setting, refer to <i>Table 43</i> .           |

#### **Table 42. FIFO ODR selection**

| ODR_FIFO_[3:0] | Configuration <sup>(1)</sup> |
|----------------|------------------------------|
| 0000           | FIFO disabled                |
| 0001           | FIFO ODR is set to 12.5 Hz   |
| 0010           | FIFO ODR is set to 26 Hz     |
| 0011           | FIFO ODR is set to 52 Hz     |
| 0100           | FIFO ODR is set to 104 Hz    |
| 0101           | FIFO ODR is set to 208 Hz    |
| 0110           | FIFO ODR is set to 416 Hz    |
| 0111           | FIFO ODR is set to 833 Hz    |
| 1000           | FIFO ODR is set to 1.66 kHz  |
| 1001           | FIFO ODR is set to 3.33 kHz  |
| 1010           | FIFO ODR is set to 6.66 kHz  |

If the device is working at an ODR slower than the one selected, FIFO ODR is limited to that ODR value. Moreover, these bits are effective if both the DATA\_VALID\_SEL FIFO bit of MASTER\_CONFIG (1Ah) and the TIMER\_PEDO\_FIFO\_DRDY bit of FIFO\_CTRL2 (07h) are set to 0.

#### Table 43. FIFO mode selection

| FIFO_MODE_[2:0] | Configuration mode                                                             |  |
|-----------------|--------------------------------------------------------------------------------|--|
| 000             | Bypass mode. FIFO disabled.                                                    |  |
| 001             | FIFO mode. Stops collecting data when FIFO is full.                            |  |
| 010             | Reserved                                                                       |  |
| 011             | Continuous mode until trigger is deasserted, then FIFO mode.                   |  |
| 100             | Bypass mode until trigger is deasserted, then Continuous mode.                 |  |
| 101             | Reserved                                                                       |  |
| 110             | Continuous mode. If the FIFO is full, the new sample overwrites the older one. |  |
| 111             | Reserved                                                                       |  |



Register description LSM6DSM

## 10.9 DRDY\_PULSE\_CFG (0Bh)

DataReady configuration register (r/w).

#### Table 44. DRDY\_PULSE\_CFG register

| DRDY_<br>PULSED | 0 <sup>(1)</sup> | INT2_<br>WRIST_TILT |
|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|---------------------|
|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|---------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 45. DRDY\_PULSE\_CFG register description

| DRDY_<br>PULSED | Enable pulsed DataReady mode. Default value: 0                                 |
|-----------------|--------------------------------------------------------------------------------|
| FULSED          | (0: DataReady latched mode. Returns to 0 only after output data has been read; |
|                 | 1: DataReady pulsed mode. The DataReady pulses are 75 µs long.)                |
| INT2_           | Wrist tilt interrupt on INT2 pad. Default value: 0                             |
| WRIST_TILT      | (0: disabled; 1: enabled)                                                      |

## 10.10 INT1\_CTRL (0Dh)

INT1 pad control register (r/w).

Each bit in this register enables a signal to be carried through INT1. The pad's output will supply the OR combination of the selected signals.

#### Table 46. INT1\_CTRL register

| INT1_STEP_ | INT1_SIGN | INT1_FULL | INT1_    | INT1_ | INT1_ | INT1_  | INT1_   | l |
|------------|-----------|-----------|----------|-------|-------|--------|---------|---|
| DETECTOR   | _MOT      | _FLAG     | FIFO_OVR | FTH   | BOOT  | DRDY_G | DRDY_XL |   |

#### Table 47. INT1\_CTRL register description

| INT1_STEP_       | Pedometer step recognition interrupt enable on INT1 pad. Default value: 0 |
|------------------|---------------------------------------------------------------------------|
| DETECTOR         | (0: disabled; 1: enabled)                                                 |
| INT1 SIGN MOT    | Significant motion interrupt enable on INT1 pad. Default value: 0         |
|                  | (0: disabled; 1: enabled)                                                 |
| INT1 FULL FLAG   | FIFO full flag interrupt enable on INT1 pad. Default value: 0             |
| INTI_I OLL_I LAG | (0: disabled; 1: enabled)                                                 |
| INT1_FIFO_OVR    | FIFO overrun interrupt on INT1 pad. Default value: 0                      |
|                  | (0: disabled; 1: enabled)                                                 |
| INT1 FTH         | FIFO threshold interrupt on INT1 pad. Default value: 0                    |
|                  | (0: disabled; 1: enabled)                                                 |
| INT1 BOOT        | Boot status available on INT1 pad. Default value: 0                       |
|                  | (0: disabled; 1: enabled)                                                 |
| INT1 DRDY G      | Gyroscope Data Ready on INT1 pad. Default value: 0                        |
| INTI_DRDT_G      | (0: disabled; 1: enabled)                                                 |
| INT1 DRDY XL     | Accelerometer Data Ready on INT1 pad. Default value: 0                    |
| INTI_DIOT_XL     | (0: disabled; 1: enabled)                                                 |

## 10.11 INT2\_CTRL (0Eh)

INT2 pad control register (r/w).

Each bit in this register enables a signal to be carried through INT2. The pad's output will supply the OR combination of the selected signals.

Table 48. INT2\_CTRL register

| IN | NT2_STEP INT2_S<br>_DELTA COUNT | -   - |  | INT2_<br>FIFO_OVR | "" L | INT2_<br>DRDY<br>_TEMP | INT2_<br>DRDY_G | INT2_<br>DRDY_XL |  |
|----|---------------------------------|-------|--|-------------------|------|------------------------|-----------------|------------------|--|
|----|---------------------------------|-------|--|-------------------|------|------------------------|-----------------|------------------|--|

Table 49. INT2\_CTRL register description

| INT2_STEP_DELTA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pedometer step recognition interrupt on delta time <sup>(1)</sup> enable on INT2 pad. Default value: 0 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (0: disabled; 1: enabled)                                                                              |
| INT2 STEP COUNT OV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Step counter overflow interrupt enable on INT2 pad. Default value: 0                                   |
| \text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tint{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tin}\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\ti}\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tin}\tint{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tin}\tint{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\ti}\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tex{\tex | (0: disabled; 1: enabled)                                                                              |
| INT2 FULL FLAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FIFO full flag interrupt enable on INT2 pad. Default value: 0                                          |
| INTZ_FOLL_FLAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (0: disabled; 1: enabled)                                                                              |
| INT2 FIFO OVR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | FIFO overrun interrupt on INT2 pad. Default value: 0                                                   |
| INTZ_FIFO_OVK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (0: disabled; 1: enabled)                                                                              |
| INITO ETH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FIFO threshold interrupt on INT2 pad. Default value: 0                                                 |
| INT2_FTH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (0: disabled; 1: enabled)                                                                              |
| INT2 DRDY TEMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Temperature Data Ready on INT2 pad. Default value: 0                                                   |
| IN12_DRD1_1EMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (0: disabled; 1: enabled)                                                                              |
| INT2 DRDY G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Gyroscope Data Ready on INT2 pad. Default value: 0                                                     |
| INTZ_DRDT_G                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (0: disabled; 1: enabled)                                                                              |
| INTO DDDV VI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Accelerometer Data Ready on INT2 pad. Default value: 0                                                 |
| INT2_DRDY_XL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (0: disabled; 1: enabled)                                                                              |

<sup>1.</sup> Delta time value is defined in register STEP\_COUNT\_DELTA (15h).

## 10.12 WHO\_AM\_I (0Fh)

Who\_AM\_I register (r). This register is a read-only register. Its value is fixed at 6Ah.

Table 50. WHO\_AM\_I register

| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |

Register description LSM6DSM

# 10.13 CTRL1\_XL (10h)

Linear acceleration sensor control register 1 (r/w).

## Table 51. CTRL1\_XL register

| ODR_XL3 | ODR_XL2 | ODR_XL1 | ODR_XL0 | FS_XL1 | FS_XL0 | LPF1_BW_<br>SEL | BW0_XL |  |
|---------|---------|---------|---------|--------|--------|-----------------|--------|--|

#### Table 52. CTRL1\_XL register description

| ODR_XL [3:0] | Output data rate and power mode selection. Default value: 0000 (see <i>Table 53</i> ).                                      |
|--------------|-----------------------------------------------------------------------------------------------------------------------------|
| FS_XL [1:0]  | Accelerometer full-scale selection. Default value: 00. (00: ±2 $g$ ; 01: ±16 $g$ ; 10: ±4 $g$ ; 11: ±8 $g$ )                |
| LPF1_BW_SEL  | Accelerometer digital LPF (LPF1) bandwidth selection. For bandwidth selection refer to CTRL8_XL (17h).                      |
| BW0_XL       | Accelerometer analog chain bandwidth selection (only for accelerometer ODR ≥ 1.67 kHz).  (0: BW @ 1.5 kHz;  1: BW @ 400 Hz) |

## Table 53. Accelerometer ODR register setting

| ODR_<br>XL3 | ODR_<br>XL2 | ODR_<br>XL1 | ODR_<br>XL0 | ODR selection [Hz] when XL_HM_MODE = 1 | ODR selection [Hz] when XL_HM_MODE = 0 |
|-------------|-------------|-------------|-------------|----------------------------------------|----------------------------------------|
| 0           | 0           | 0           | 0           | Power-down                             | Power-down                             |
| 1           | 0           | 1           | 1           | 1.6 Hz (low power only)                | 12.5 Hz (high performance)             |
| 0           | 0           | 0           | 1           | 12.5 Hz (low power)                    | 12.5 Hz (high performance)             |
| 0           | 0           | 1           | 0           | 26 Hz (low power)                      | 26 Hz (high performance)               |
| 0           | 0           | 1           | 1           | 52 Hz (low power)                      | 52 Hz (high performance)               |
| 0           | 1           | 0           | 0           | 104 Hz (normal mode)                   | 104 Hz (high performance)              |
| 0           | 1           | 0           | 1           | 208 Hz (normal mode)                   | 208 Hz (high performance)              |
| 0           | 1           | 1           | 0           | 416 Hz (high performance)              | 416 Hz (high performance)              |
| 0           | 1           | 1           | 1           | 833 Hz (high performance)              | 833 Hz (high performance)              |
| 1           | 0           | 0           | 0           | 1.66 kHz (high performance)            | 1.66 kHz (high performance)            |
| 1           | 0           | 0           | 1           | 3.33 kHz (high performance)            | 3.33 kHz (high performance)            |
| 1           | 0           | 1           | 0           | 6.66 kHz (high performance)            | 6.66 kHz (high performance)            |
| 1           | 1           | х           | х           | Not allowed                            | Not allowed                            |

# 10.14 CTRL2\_G (11h)

Angular rate sensor control register 2 (r/w).

#### Table 54. CTRL2\_G register

| ODR_G3 | ODR_G2 | ODR_G1 | ODR_G0 | FS_G1 | FS_G0 | FS_125 | 0 <sup>(1)</sup> |
|--------|--------|--------|--------|-------|-------|--------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 55. CTRL2\_G register description

| ODR_G [3:0] | Gyroscope output data rate selection. Default value: 0000 (Refer to <i>Table 56</i> )                    |
|-------------|----------------------------------------------------------------------------------------------------------|
| FS_G [1:0]  | Gyroscope full-scale selection. Default value: 00 (00: 245 dps; 01: 500 dps; 10: 1000 dps; 11: 2000 dps) |
| FS_125      | Gyroscope full-scale at 125 dps. Default value: 0 (0: disabled; 1: enabled)                              |

#### Table 56. Gyroscope ODR configuration setting

| ODR_G3 | ODR_G2 | ODR_G1 | ODR_G0 | ODR [Hz] when G_HM_MODE = 1 | ODR [Hz] when G_HM_MODE = 0 |
|--------|--------|--------|--------|-----------------------------|-----------------------------|
| 0      | 0      | 0      | 0      | Power down                  | Power down                  |
| 0      | 0      | 0      | 1      | 12.5 Hz (low power)         | 12.5 Hz (high performance)  |
| 0      | 0      | 1      | 0      | 26 Hz (low power)           | 26 Hz (high performance)    |
| 0      | 0      | 1      | 1      | 52 Hz (low power)           | 52 Hz (high performance)    |
| 0      | 1      | 0      | 0      | 104 Hz (normal mode)        | 104 Hz (high performance)   |
| 0      | 1      | 0      | 1      | 208 Hz (normal mode)        | 208 Hz (high performance)   |
| 0      | 1      | 1      | 0      | 416 Hz (high performance)   | 416 Hz (high performance)   |
| 0      | 1      | 1      | 1      | 833 Hz (high performance)   | 833 Hz (high performance)   |
| 1      | 0      | 0      | 0      | 1.66 kHz (high performance) | 1.66 kHz (high performance) |
| 1      | 0      | 0      | 1      | 3.33 kHz (high performance  | 3.33 kHz (high performance) |
| 1      | 0      | 1      | 0      | 6.66 kHz (high performance  | 6.66 kHz (high performance) |
| 1      | 0      | 1      | 1      | Not available               | Not available               |

Register description LSM6DSM

# 10.15 CTRL3\_C (12h)

Control register 3 (r/w).

## Table 57. CTRL3\_C register

| BOOT | BDU | H_LACTIVE | PP_OD | SIM | IF_INC | BLE | SW_RESET |
|------|-----|-----------|-------|-----|--------|-----|----------|
|      |     |           | l     |     |        |     |          |

## Table 58. CTRL3\_C register description

| воот      | Reboots memory content. Default value: 0 (0: normal mode; 1: reboot memory content)                                                                                    |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BDU       | Block Data Update. Default value: 0 (0: continuous update; 1: output registers not updated until MSB and LSB have been read)                                           |
| H_LACTIVE | Interrupt activation level. Default value: 0 (0: interrupt output pads active high; 1: interrupt output pads active low)                                               |
| PP_OD     | Push-pull/open-drain selection on INT1 and INT2 pads. Default value: 0 (0: push-pull mode; 1: open-drain mode)                                                         |
| SIM       | SPI Serial Interface Mode selection. Default value: 0 (0: 4-wire interface; 1: 3-wire interface)                                                                       |
| IF_INC    | Register address automatically incremented during a multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) |
| BLE       | Big/Little Endian Data selection. Default value 0 (0: data LSB @ lower address; 1: data MSB @ lower address)                                                           |
| SW_RESET  | Software reset. Default value: 0 (0: normal mode; 1: reset device) This bit is automatically cleared.                                                                  |

70/126 DocID028165 Rev 6

## 10.16 CTRL4\_C (13h)

Control register 4 (r/w).

## Table 59. CTRL4\_C register

| DEN_<br>XL_EN | SLEEP | INT2_on_<br>INT1 | DEN_DRDY<br>_INT1 | DRDY_<br>MASK | I2C_disable | LPF1_SEL_G | 0 <sup>(1)</sup> |  |
|---------------|-------|------------------|-------------------|---------------|-------------|------------|------------------|--|
|---------------|-------|------------------|-------------------|---------------|-------------|------------|------------------|--|

#### Table 60. CTRL4\_C register description

| DEN_XL_EN     | Extend DEN functionality to accelerometer sensor. Default value: 0 (0: disabled; 1: enabled)                                                                                     |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP         | Gyroscope sleep mode enable. Default value: 0 (0: disabled; 1: enabled)                                                                                                          |
| INT2_on_INT1  | All interrupt signals available on INT1 pad enable. Default value: 0 (0: interrupt signals divided between INT1 and INT2 pads; 1: all interrupt signals in logic or on INT1 pad) |
| DEN_DRDY_INT1 | DEN DRDY signal on INT1 pad. Default value: 0 (0: disabled; 1: enabled)                                                                                                          |
| DRDY_MASK     | Configuration 1 data available enable bit. Default value: 0 (0: DA timer disabled; 1: DA timer enabled)                                                                          |
| I2C_disable   | Disable I <sup>2</sup> C interface. Default value: 0<br>(0: both I <sup>2</sup> C and SPI enabled; 1: I <sup>2</sup> C disabled, SPI only)                                       |
| LPF1_SEL_G    | Enable gyroscope digital LPF1 if auxiliary SPI is disabled; the bandwidth can be selected through FTYPE [1:0] in CTRL6_C (15h) (0: disabled; 1: enabled)                         |

# 10.17 CTRL5\_C (14h)

Control register 5 (r/w).

#### Table 61. CTRL5 C register

| ROUNDING2 | ROUNDING1 | ROUNDING0 | DEN<br>_LH | ST1_G | ST0_G | ST1_XL | ST0_XL |  |
|-----------|-----------|-----------|------------|-------|-------|--------|--------|--|

## Table 62. CTRL5\_C register description

| ROUNDING[2:0] | Circular burst-mode (rounding) read from output registers through the primary interface. Default value: 000 (000: no rounding; Others: refer to <i>Table 63</i> ) |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEN_LH        | DEN active level configuration. Default value: 0 (0: active low; 1: active high)                                                                                  |
| ST_G [1:0]    | Angular rate sensor self-test enable. Default value: 00 (00: Self-test disabled; Other: refer to <i>Table 64</i> )                                                |
| ST_XL [1:0]   | Linear acceleration sensor self-test enable. Default value: 00 (00: Self-test disabled; Other: refer to <i>Table 65</i> )                                         |



Register description LSM6DSM

Table 63. Output registers rounding pattern

| ROUNDING[2:0] | Rounding pattern                                                                                                                                         |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 000           | No rounding                                                                                                                                              |  |  |  |
| 001           | Accelerometer only                                                                                                                                       |  |  |  |
| 010           | Gyroscope only                                                                                                                                           |  |  |  |
| 011           | Gyroscope + accelerometer                                                                                                                                |  |  |  |
| 100           | Registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h) only                                                                                         |  |  |  |
| 101           | Accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h)                                                                              |  |  |  |
| 110           | Gyroscope + accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h) and registers from SENSORHUB7_REG (34h) to SENSORHUB12_REG (39h) |  |  |  |
| 111           | Gyroscope + accelerometer + registers from SENSORHUB1_REG (2Eh) to SENSORHUB6_REG (33h)                                                                  |  |  |  |

Table 64. Angular rate sensor self-test mode selection

| ST1_G | ST0_G | Self-test mode          |
|-------|-------|-------------------------|
| 0     | 0     | Normal mode             |
| 0     | 1     | Positive sign self-test |
| 1     | 0     | Not allowed             |
| 1     | 1     | Negative sign self-test |

Table 65. Linear acceleration sensor self-test mode selection

| ST1_XL | ST0_XL | Self-test mode          |
|--------|--------|-------------------------|
| 0      | 0      | Normal mode             |
| 0      | 1      | Positive sign self-test |
| 1      | 0      | Negative sign self-test |
| 1      | 1      | Not allowed             |

72/126 DocID028165 Rev 6



# 10.18 CTRL6\_C (15h)

Angular rate sensor control register 6 (r/w).

## Table 66. CTRL6\_C register

| TRIG_EN | LVL1_EN | LVL2_EN | XL_HM_MODE | USR_<br>OFF_W | 0 <sup>(1)</sup> | FTYPE_1 | FTYPE_0 |
|---------|---------|---------|------------|---------------|------------------|---------|---------|
|---------|---------|---------|------------|---------------|------------------|---------|---------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 67. CTRL6\_C register description

| TRIG_EN    | DEN data edge-sensitive trigger enable. Refer to <i>Table 68</i> .                                                                                                    |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVL1_EN    | DEN data level-sensitive trigger enable. Refer to <i>Table 68</i> .                                                                                                   |
| LVL2_EN    | DEN level-sensitive latched enable. Refer to <i>Table 68</i> .                                                                                                        |
| XL_HM_MODE | High-performance operating mode disable for accelerometer. Default value: 0 (0: high-performance operating mode enabled; 1: high-performance operating mode disabled) |
| USR_OFF_W  | Weight of XL user offset bits of registers $X_OFS_USR$ (73h), $Y_OFS_USR$ (74h), $Z_OFS_USR$ (75h) $0 = 2^{-10}$ g/LSB $1 = 2^{-6}$ g/LSB                             |
| FTYPE[1:0] | Gyroscope's low-pass filter (LPF1) bandwidth selection <i>Table 69</i> shows the selectable bandwidth values (available if auxiliary SPI is disabled).                |

## Table 68. Trigger mode selection

| TRIG_EN, LVL1_EN, LVL2_EN | Trigger mode                                 |  |  |  |
|---------------------------|----------------------------------------------|--|--|--|
| 100                       | Edge-sensitive trigger mode is selected      |  |  |  |
| 010                       | Level-sensitive trigger mode is selected     |  |  |  |
| 011                       | Level-sensitive latched mode is selected     |  |  |  |
| 110                       | Level-sensitive FIFO enable mode is selected |  |  |  |

## Table 69. Gyroscope LPF1 bandwidth selection

|            | ODR = 800 Hz |                               | ODR = 1.6 kHz |                               | ODR = 3.3 kHz |                               | ODR = 6.6 kHz |                               |  |
|------------|--------------|-------------------------------|---------------|-------------------------------|---------------|-------------------------------|---------------|-------------------------------|--|
| FTYPE[1:0] | BW           | Phase<br>delay <sup>(1)</sup> | BW            | Phase<br>delay <sup>(1)</sup> | BW            | Phase<br>delay <sup>(1)</sup> | BW            | Phase<br>delay <sup>(1)</sup> |  |
| 00         | 245 Hz       | 14°                           | 315 Hz        | 10°                           | 343 Hz        | 8°                            | 351 Hz        | 7°                            |  |
| 01         | 195 Hz       | 17°                           | 224 Hz        | 12°                           | 234 Hz        | 10°                           | 237 Hz        | 9°                            |  |
| 10         | 155 Hz       | 19°                           | 168 Hz        | 15°                           | 172 Hz        | 12°                           | 173 Hz        | 11°                           |  |
| 11         | 293 Hz       | 13°                           | 505 Hz        | 8°                            | 925 Hz        | 6°                            | 937 Hz        | 5°                            |  |

<sup>1.</sup> Phase delay @ 20 Hz



# 10.19 CTRL7\_G (16h)

Angular rate sensor control register 7 (r/w).

## Table 70. CTRL7\_G register

| G_HM_MODE | HP_EN_G | HPM1_G | HPM0_G | 0 <sup>(1)</sup> | ROUNDING_<br>STATUS | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |
|-----------|---------|--------|--------|------------------|---------------------|------------------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 71. CTRL7\_G register description

|            | High-performance operating mode disable for gyroscope(1). Default: 0                       |
|------------|--------------------------------------------------------------------------------------------|
| G_HM_MODE  | (0: high-performance operating mode enabled;                                               |
|            | 1: high-performance operating mode disabled)                                               |
|            | Gyroscope digital high-pass filter enable. The filter is enabled only if the gyro is in HP |
| HP_EN_G    | mode. Default value: 0                                                                     |
|            | (0: HPF disabled; 1: HPF enabled)                                                          |
|            | Gyroscope digital HP filter cutoff selection. Default: 00                                  |
|            | (00 = 16 mHz                                                                               |
| HPM_G[1:0] | 01 = 65 mHz                                                                                |
|            | 10 = 260 mHz                                                                               |
|            | 11 = 1.04 Hz)                                                                              |
|            | Source register rounding function on WAKE_UP_SRC (1Bh), TAP_SRC (1Ch),                     |
| ROUNDING   | D6D_SRC (1Dh), STATUS_REG (1Eh), and FUNC_SRC1 (53h) registers in the                      |
| STATUS     | primary interface.                                                                         |
|            | Default value: 0                                                                           |
|            | (0: Rounding disabled; 1: Rounding enabled)                                                |

# 10.20 CTRL8\_XL (17h)

Linear acceleration sensor control register 8 (r/w).

## Table 72. CTRL8\_XL register

| LPF2_XL_ | HPCF_ | HPCF_ | HP_REF | INPUT_    | HP_SLOPE_ | o(1) | LOW_PASS | l |
|----------|-------|-------|--------|-----------|-----------|------|----------|---|
| EN       | XL1   | XL0   | _MODE  | COMPOSITE | XL_EN     | 0(1) | _ON_6D   |   |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 73. CTRL8\_XL register description

| LPF2_XL_EN      | Accelerometer low-pass filter LPF2 selection. Refer to Figure 9.                                                                                                 |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HPCF_XL[1:0]    | Accelerometer LPF2 and high-pass filter configuration and cutoff setting. Refer to <i>Table 74</i> .                                                             |
| HP_REF_MODE     | Enable HP filter reference mode. Default value: 0 (0: disabled; 1: enabled <sup>(1)</sup> )                                                                      |
| INPUT_COMPOSITE | Composite filter input selection. Default: 0 (0: ODR/2 low pass filtered sent to composite filter (default) 1: ODR/4 low pass filtered sent to composite filter) |
| HP_SLOPE_XL_EN  | Accelerometer slope filter / high-pass filter selection. Refer to Figure 9.                                                                                      |
| LOW_PASS_ON_6D  | LPF2 on 6D function selection. Refer to Figure 9.                                                                                                                |

<sup>1.</sup> When enabled, the first output data has to be discarded.



| HP_SLOPE_<br>XL_EN               | LPF2_XL_EN | LPF1_BW_SEL | HPCF_XL[1:0] | INPUT_<br>COMPOSITE              | Bandwidth |
|----------------------------------|------------|-------------|--------------|----------------------------------|-----------|
|                                  | 0          | 0           | -            | -                                | ODR/2     |
|                                  |            | 1           | -            | -                                | ODR/4     |
| 0 (low-pass path) <sup>(1)</sup> |            |             | 00           |                                  | ODR/50    |
|                                  | 1          | -           | 01           | 1 (low noise)<br>0 (low latency) | ODR/100   |
|                                  |            |             | 10           |                                  | ODR/9     |
|                                  |            |             | 11           |                                  | ODR/400   |
|                                  |            |             | 00           |                                  | ODR/4     |
| 1                                |            |             | 01           | 0                                | ODR/100   |
| (high-pass path) <sup>(2)</sup>  | -          | -           | 10           |                                  | ODR/9     |
|                                  |            |             | 11           |                                  | ODR/400   |

Table 74. Accelerometer bandwidth selection

# 10.21 CTRL9\_XL (18h)

Linear acceleration sensor control register 9 (r/w).

## Table 75. CTRL9\_XL register

|  | DEN_X [ | DEN_Y | DEN_Z | DEN_XL_G | 0 <sup>(1)</sup> | SOFT_EN | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> |
|--|---------|-------|-------|----------|------------------|---------|------------------|------------------|
|--|---------|-------|-------|----------|------------------|---------|------------------|------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 76. CTRL9\_XL register description

| DEN_X    | DEN value stored in LSB of X-axis. Default value: 1 (0: DEN not stored in X-axis LSB; 1: DEN stored in X-axis LSB)                                                                               |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEN_Y    | DEN value stored in LSB of Y-axis. Default value: 1 (0: DEN not stored in Y-axis LSB; 1: DEN stored in Y-axis LSB)                                                                               |
| DEN_Z    | DEN value stored in LSB of Z-axis. Default value: 1 (0: DEN not stored in Z-axis LSB; 1: DEN stored in Z-axis LSB)                                                                               |
| DEN_XL_G | DEN stamping sensor selection. Default value: 0 (0: DEN pin info stamped in the gyroscope axis selected by bits [7:5]; 1: DEN pin info stamped in the accelerometer axis selected by bits [7:5]) |
| SOFT_EN  | Enable soft-iron correction algorithm for magnetometer <sup>(1)</sup> . Default value: 0 (0: soft-iron correction algorithm disabled; 1: soft-iron correction algorithm enabled)                 |

<sup>1.</sup> This bit is effective if the IRON\_EN bit of MASTER\_CONFIG (1Ah) and FUNC\_EN bit of CTRL10\_C (19h) are set to 1.

<sup>1.</sup> The bandwidth column is related to LPF1 if LPF2\_XL\_EN = 0 or to LPF2 if LPF2\_XL\_EN = 1.

<sup>2.</sup> The bandwidth column is related to the slope filter if HPCF\_XL[1:0] = 00 or to the HP filter if HPCF\_XL[1:0] = 01/10/11.

# 10.22 CTRL10\_C (19h)

Control register 10 (r/w).

## Table 77. CTRL10\_C register

| WRIST_ D(1) TIMER_ PED EN EN | - TILT_ FUNC_EN | PEDO_RST SIGN_<br>_STEP MOTION_EN |
|------------------------------|-----------------|-----------------------------------|
|------------------------------|-----------------|-----------------------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 78. CTRL10\_C register description

| WRIST_TILT_EN     | Enable wrist tilt algorithm. (1)(2) Default value: 0 (0: wrist tilt algorithm disabled; 1: wrist tilt algorithm enabled)                                                                                                                                                                      |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TIMER_EN          | Enable timestamp count. The count is saved in <i>TIMESTAMP0_REG</i> (40h), <i>TIMESTAMP1_REG</i> (41h) and <i>TIMESTAMP2_REG</i> (42h). Default: 0 (0: timestamp count disabled; 1: timestamp count enabled)                                                                                  |
| PEDO_EN           | Enable pedometer algorithm. (2) Default value: 0 (0: pedometer algorithm disabled; 1: pedometer algorithm enabled)                                                                                                                                                                            |
| TILT_EN           | Enable tilt calculation. (2)                                                                                                                                                                                                                                                                  |
| FUNC_EN           | Enable embedded functionalities (pedometer, tilt, wrist tilt, significant motion detection, sensor hub and ironing). Default value: 0 (0: disable functionalities of embedded functions and accelerometer filters; 1: enable functionalities of embedded functions and accelerometer filters) |
| PEDO_RST_<br>STEP | Reset pedometer step counter. Default value: 0 (0: disabled; 1: enabled)                                                                                                                                                                                                                      |
| SIGN_MOTION_EN    | Enable significant motion detection function. (2) Default value: 0 (0: disabled; 1: enabled)                                                                                                                                                                                                  |

<sup>1.</sup> By default, the wrist tilt algorithm is applied to the positive X-axis.

# 10.23 MASTER\_CONFIG (1Ah)

Master configuration register (r/w).

## Table 79. MASTER\_CONFIG register

| DRDY_ON<br>_INT1 | DATA_VALID<br>_SEL_FIFO | 0 <sup>(1)</sup> | START_<br>CONFIG | PULL_UP<br>_EN | PASS_<br>THROUGH<br>_MODE | IRON_EN | MASTER_<br>ON |  |
|------------------|-------------------------|------------------|------------------|----------------|---------------------------|---------|---------------|--|
|------------------|-------------------------|------------------|------------------|----------------|---------------------------|---------|---------------|--|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

577

<sup>2.</sup> This is effective if the FUNC\_EN bit is set to '1'.

| Table 80. MASTER_ | CONFIG register | description |
|-------------------|-----------------|-------------|
|                   |                 |             |

| DRDY_ON_<br>INT1        | Manage the Master DRDY signal on INT1 pad. Default: 0 (0: disable Master DRDY on INT1; 1: enable Master DRDY on INT1)                                                                                                                             |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DATA_VALID_<br>SEL_FIFO | Selection of FIFO data-valid signal. Default value: 0 (0: data-valid signal used to write data in FIFO is the XL/Gyro data-ready or step detection <sup>(1)</sup> ; 1: data-valid signal used to write data in FIFO is the sensor hub data-ready) |
| START_<br>CONFIG        | Sensor Hub trigger signal selection. Default value: 0 (0: Sensor hub signal is the XL/Gyro data-ready; 1: Sensor hub signal external from INT2 pad.)                                                                                              |
| PULL_UP_EN              | Auxiliary I <sup>2</sup> C pull-up. Default value: 0<br>(0: internal pull-up on auxiliary I <sup>2</sup> C line disabled;<br>1: internal pull-up on auxiliary I <sup>2</sup> C line enabled)                                                      |
| PASS_THROUGH<br>_MODE   | I <sup>2</sup> C interface pass-through. Default value: 0 (0: pass-through disabled; 1: pass-through enabled)                                                                                                                                     |
| IRON_EN                 | Enable hard-iron correction algorithm for magnetometer <sup>(2)</sup> . Default value: 0 (0:hard-iron correction algorithm disabled; 1: hard-iron correction algorithm enabled)                                                                   |
| MASTER_ON               | Sensor hub I <sup>2</sup> C master enable <sup>(2)</sup> . Default: 0 (0: master I <sup>2</sup> C of sensor hub disabled; 1: master I <sup>2</sup> C of sensor hub enabled)                                                                       |

If the TIMER\_PEDO\_FIFO\_DRDY bit in FIFO\_CTRL2 (07h) is set to 0, the trigger for writing data in FIFO is XL/Gyro data-ready, otherwise it's the step detection.

# 10.24 WAKE\_UP\_SRC (1Bh)

Wake-up interrupt source register (r).

## Table 81. WAKE\_UP\_SRC register

|  | 0 | 0 | FF_IA | SLEEP_<br>STATE_IA | WU_IA | X_WU | Y_WU | Z_WU |
|--|---|---|-------|--------------------|-------|------|------|------|
|--|---|---|-------|--------------------|-------|------|------|------|

## Table 82. WAKE\_UP\_SRC register description

| FF_IA              | Free-fall event detection status. Default: 0 (0: free-fall event not detected; 1: free-fall event detected)                            |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| SLEEP_<br>STATE_IA | Sleep event status. Default value: 0 (0: sleep event not detected; 1: sleep event detected)                                            |
| WU_IA              | Wakeup event detection status. Default value: 0 (0: wakeup event not detected; 1: wakeup event detected.)                              |
| x_wu               | Wakeup event detection status on X-axis. Default value: 0 (0: wakeup event on X-axis not detected; 1: wakeup event on X-axis detected) |
| Y_WU               | Wakeup event detection status on Y-axis. Default value: 0 (0: wakeup event on Y-axis not detected; 1: wakeup event on Y-axis detected) |
| Z_WU               | Wakeup event detection status on Z-axis. Default value: 0 (0: wakeup event on Z-axis not detected; 1: wakeup event on Z-axis detected) |



<sup>2.</sup> This is effective if the FUNC\_EN bit is set to '1'.

# 10.25 TAP\_SRC (1Ch)

Tap source register (r).

## Table 83. TAP\_SRC register

| 0 TAP_IA | SINGLE_<br>TAP | DOUBLE_<br>TAP | TAP_SIGN | X_TAP | Y_TAP | Z_TAP |
|----------|----------------|----------------|----------|-------|-------|-------|
|----------|----------------|----------------|----------|-------|-------|-------|

## Table 84. TAP\_SRC register description

| TAP IA     | Tap event detection status. Default: 0                                 |
|------------|------------------------------------------------------------------------|
| 101 _10    | (0: tap event not detected; 1: tap event detected)                     |
| SINGLE TAP | Single-tap event status. Default value: 0                              |
| SINGLE_IAI | (0: single tap event not detected; 1: single tap event detected)       |
| DOUBLE TAP | Double-tap event detection status. Default value: 0                    |
| DOUBLE_TAP | (0: double-tap event not detected; 1: double-tap event detected.)      |
|            | Sign of acceleration detected by tap event. Default: 0                 |
| TAP_SIGN   | (0: positive sign of acceleration detected by tap event;               |
|            | 1: negative sign of acceleration detected by tap event)                |
| X TAP      | Tap event detection status on X-axis. Default value: 0                 |
| /          | (0: tap event on X-axis not detected; 1: tap event on X-axis detected) |
| Y TAP      | Tap event detection status on Y-axis. Default value: 0                 |
| I_IAF      | (0: tap event on Y-axis not detected; 1: tap event on Y-axis detected) |
| Z TAP      | Tap event detection status on Z-axis. Default value: 0                 |
| 2_101      | (0: tap event on Z-axis not detected; 1: tap event on Z-axis detected) |
|            |                                                                        |

# 10.26 D6D\_SRC (1Dh)

Portrait, landscape, face-up and face-down source register (r)

## Table 85. D6D\_SRC register

| DEN_DRDY D6D_IA | ZH | ZL | YH | YL | XH | XL |
|-----------------|----|----|----|----|----|----|
|-----------------|----|----|----|----|----|----|

## Table 86. D6D\_SRC register description

| DEN_                                   | DEN data-ready signal. It is set high when data output is related to the data coming from a      |  |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DRDY                                   | DEN active condition. <sup>(1)</sup>                                                             |  |  |  |  |  |  |
| D6D_                                   | 6D_ Interrupt active for change position portrait, landscape, face-up, face-down. Default value: |  |  |  |  |  |  |
| IA                                     | (0: change position not detected; 1: change position detected)                                   |  |  |  |  |  |  |
| ZH                                     | Z-axis high event (over threshold). Default value: 0                                             |  |  |  |  |  |  |
| 211                                    | (0: event not detected; 1: event (over threshold) detected)                                      |  |  |  |  |  |  |
| ZL                                     | Z-axis low event (under threshold). Default value: 0                                             |  |  |  |  |  |  |
|                                        | (0: event not detected; 1: event (under threshold) detected)                                     |  |  |  |  |  |  |
| YH                                     | Y-axis high event (over threshold). Default value: 0                                             |  |  |  |  |  |  |
| ' ' '                                  | (0: event not detected; 1: event (over-threshold) detected)                                      |  |  |  |  |  |  |
| YL                                     | Y-axis low event (under threshold). Default value: 0                                             |  |  |  |  |  |  |
| 1 -                                    | (0: event not detected; 1: event (under threshold) detected)                                     |  |  |  |  |  |  |
| XH                                     | X-axis high event (over threshold). Default value: 0                                             |  |  |  |  |  |  |
| \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | (0: event not detected; 1: event (over threshold) detected)                                      |  |  |  |  |  |  |
| XL                                     | X-axis low event (under threshold). Default value: 0                                             |  |  |  |  |  |  |
| \L                                     | (0: event not detected; 1: event (under threshold) detected)                                     |  |  |  |  |  |  |

The DEN data-ready signal can be latched or pulsed depending on the value of the dataready\_pulsed bit of the DRDY\_PULSE\_CFG (0Bh) register.

## 10.27 STATUS\_REG/STATUS\_SPIAux (1Eh)

The STATUS\_REG register is read by the primary interface SPI/I<sup>2</sup>C (r).

## Table 87. STATUS\_REG register

|   |   |   |   |   | _   |     |      |
|---|---|---|---|---|-----|-----|------|
| 0 | 0 | 0 | 0 | 0 | TDA | GDA | XLDA |

## Table 88. STATUS\_REG register description

| TDA  | Temperature new data available. Default: 0 (0: no set of data is available at temperature sensor output; 1: a new set of data is available at temperature sensor output) |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GDA  | Gyroscope new data available. Default value: 0 (0: no set of data available at gyroscope output; 1: a new set of data is available at gyroscope output)                  |
| XLDA | Accelerometer new data available. Default value: 0 (0: no set of data available at accelerometer output; 1: a new set of data is available at accelerometer output)      |

The STATUS\_SPIAux register is read by the auxiliary SPI.

## Table 89. STATUS\_SPIAux register

| 0 | 0 | 0 | 0 | 0 | GYRO_<br>SETTLING | GDA | XLDA |
|---|---|---|---|---|-------------------|-----|------|
|---|---|---|---|---|-------------------|-----|------|

## Table 90. STATUS\_SPIAux description

| GYRO_<br>SETTLING | High when the gyroscope output is in the settling phase                                    |
|-------------------|--------------------------------------------------------------------------------------------|
| SETTEING          |                                                                                            |
| GDA               | Gyroscope data available (reset when one of the high parts of the output data is read)     |
| XLDA              | Accelerometer data available (reset when one of the high parts of the output data is read) |

# 10.28 OUT\_TEMP\_L (20h), OUT\_TEMP\_H (21h)

Temperature data output register (r). L and H registers together express a 16-bit word in two's complement.

## Table 91. OUT\_TEMP\_L register

| Temp7  | Temp6  | Temp5  | Temp4     | Temp3    | Temp2  | Temp1 | Temp0 |
|--------|--------|--------|-----------|----------|--------|-------|-------|
|        |        | Table  | 92. OUT_1 | EMP_H re | gister |       |       |
| Temp15 | Temp14 | Temp13 | Temp12    | Temp11   | Temp10 | Temp9 | Temp8 |

## Table 93. OUT\_TEMP register description

| Temp[15:0]   | Temperature sensor output data                                       |
|--------------|----------------------------------------------------------------------|
| 101110[10.0] | The value is expressed as two's complement sign extended on the MSB. |



## 10.29 OUTX L G (22h)

Angular rate sensor pitch axis (X) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2 G (11h)) of gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR (6.66 kHz) settings of the OIS gyro.

## Table 94. OUTX\_L\_G register

| D7         D6         D5         D4         D3         D2         D1         D |
|--------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------|

### Table 95. OUTX\_L\_G register description

|                | Pitch axis (X) angular rate value (LSbyte)                                         |
|----------------|------------------------------------------------------------------------------------|
| 1 )1 / '()1    | D[15:0] expressed in two's complement and its value depends on the interface used: |
| <i>D</i> [7.0] | SPI1/I <sup>2</sup> C: Gyro UI chain pitch axis output                             |
|                | SPI2: Gyro OIS chain pitch axis output                                             |

## 10.30 OUTX\_H\_G (23h)

Angular rate sensor pitch axis (X) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2\_G (11h)) of the gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR  $(6.66\ kHz)$  settings of the OIS gyro.

#### Table 96. OUTX\_H\_G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    |    |

## Table 97. OUTX\_H\_G register description

|         | Pitch axis (X) angular rate value (MSbyte)                                         |
|---------|------------------------------------------------------------------------------------|
| D[15:8] | D[15:0] expressed in two's complement and its value depends on the interface used: |
| D[13.6] | SPI1/I <sup>2</sup> C: Gyro UI chain pitch axis output                             |
|         | SPI2: Gyro OIS chain pitch axis output                                             |

# 10.31 OUTY\_L\_G (24h)

Angular rate sensor roll axis (Y) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2\_G (11h)) of the gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR  $(6.66\ kHz)$  settings of the OIS gyro.

#### Table 98. OUTY\_L\_G register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |  |
|----|----|----|----|----|----|----|----|--|

## Table 99. OUTY\_L\_G register description

|        | Roll axis (Y) angular rate value (LSbyte)                                          |
|--------|------------------------------------------------------------------------------------|
| D[7:0] | D[15:0] expressed in two's complement and its value depends on the interface used: |
| [0.7]  | SPI1/I <sup>2</sup> C: Gyro UI chain roll axis output                              |
|        | SPI2: Gyro OIS chain roll axis output                                              |

## 10.32 OUTY\_H\_G (25h)

Angular rate sensor roll axis (Y) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (*CTRL2\_G* (11h)) of the gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR (6.66 kHz) settings of the OIS gyro.

#### Table 100. OUTY\_H\_G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |
|-----|-----|-----|-----|-----|-----|----|----|--|

## Table 101. OUTY\_H\_G register description

|         | Roll axis (Y) angular rate value (MSbyte)                                          |
|---------|------------------------------------------------------------------------------------|
| D[15:8] | D[15:0] expressed in two's complement and its value depends on the interface used: |
| [ان] ان | SPI1/I <sup>2</sup> C: Gyro UI chain roll axis output                              |
|         | SPI2: Gyro OIS chain roll axis output                                              |

# 10.33 OUTZ\_L\_G (26h)

Angular rate sensor yaw axis (Z) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2 G (11h)) of the gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR (6.66 kHz) settings of the OIS gyro.

### Table 102. OUTZ\_L\_G register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|

### Table 103. OUTZ\_L\_G register description

|         | Yaw axis (Z) angular rate value (LSbyte)                                           |
|---------|------------------------------------------------------------------------------------|
| D[7:0]  | D[15:0] expressed in two's complement and its value depends on the interface used: |
| [0,7,0] | SPI1/I <sup>2</sup> C: Gyro UI chain yaw axis output                               |
|         | SPI2: Gyro OIS chain yaw axis output                                               |



## 10.34 OUTZ\_H\_G (27h)

Angular rate sensor Yaw axis (Z) angular rate output register (r). The value is expressed as a 16-bit word in two's complement.

If this register is read by the primary interface, data are according to the full scale and ODR settings (CTRL2\_G (11h)) of the gyro user interface.

If this register is read by the auxiliary interface, data are according to the full scale and ODR (6.66 kHz) settings of the OIS gyro.

## Table 104. OUTZ\_H\_G register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    |    |

## Table 105. OUTZ\_H\_G register description

|         | Yaw axis (Z) angular rate value (MSbyte)                                           | 1 |
|---------|------------------------------------------------------------------------------------|---|
| D[15:8] | D[15:0] expressed in two's complement and its value depends on the interface used: |   |
| D[13.6] | SPI1/I <sup>2</sup> C: Gyro UI chain yaw axis output                               |   |
|         | SPI2: Gyro OIS chain yaw axis output                                               |   |

# 10.35 OUTX\_L\_XL (28h)

Linear acceleration sensor X-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

#### Table 106. OUTX\_L\_XL register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
|----|----|----|----|----|----|----|----|

## Table 107. OUTX\_L\_XL register description

| D[7:0] X-axis linear acceleration value (LSbyte) |  |
|--------------------------------------------------|--|
|--------------------------------------------------|--|

# 10.36 OUTX\_H\_XL (29h)

Linear acceleration sensor X-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

## Table 108. OUTX\_H\_XL register

|  |  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|--|--|-----|-----|-----|-----|-----|-----|----|----|
|--|--|-----|-----|-----|-----|-----|-----|----|----|

#### Table 109. OUTX\_H\_XL register description

| D[15:8] | X-axis linear acceleration value (MSbyte) |  |
|---------|-------------------------------------------|--|
|---------|-------------------------------------------|--|

## 10.37 OUTY\_L\_XL (2Ah)

Linear acceleration sensor Y-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

#### Table 110. OUTY L XL register

|    |    |    |    | `  | •  |    |    |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### Table 111. OUTY\_L\_XL register description

| D[7:0] | Y-axis linear acceleration value (LSbyte) |
|--------|-------------------------------------------|
|--------|-------------------------------------------|

# 10.38 OUTY\_H\_XL (2Bh)

Linear acceleration sensor Y-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

## Table 112. OUTY\_H\_XL register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|

## Table 113. OUTY\_H\_XL register description

| D[15:8] | Y-axis linear acceleration value (MSbyte) |
|---------|-------------------------------------------|
|---------|-------------------------------------------|

# 10.39 OUTZ\_L\_XL (2Ch)

Linear acceleration sensor Z-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

#### Table 114. OUTZ\_L\_XL register

|    |    |    |    | `  |    |    |    |
|----|----|----|----|----|----|----|----|
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |

#### Table 115. OUTZ\_L\_XL register description

| D[7:0] Z-axis lir | ear acceleration value (LSbyte) |
|-------------------|---------------------------------|
|-------------------|---------------------------------|

# 10.40 OUTZ\_H\_XL (2Dh)

Linear acceleration sensor Z-axis output register (r). The value is expressed as a 16-bit word in two's complement.

Accelerometer data can be read also from AUX SPI @6.6 kHz.

## Table 116. OUTZ\_H\_XL register

| D15         D14         D13         D12         D11         D10         D9 | D8 |
|----------------------------------------------------------------------------|----|

## Table 117. OUTZ\_H\_XL register description

| D[15:8] | Z-axis linear acceleration value (MSbyte) |
|---------|-------------------------------------------|
|---------|-------------------------------------------|

## 10.41 SENSORHUB1\_REG (2Eh)

First byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 118. SENSORHUB1\_REG register

## Table 119. SENSORHUB1\_REG register description

SHub1\_[7:0] First byte associated to external sensors

## 10.42 SENSORHUB2\_REG (2Fh)

Second byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operations configurations (for external sensors from x = 0 to x = 3).

### Table 120. SENSORHUB2\_REG register

| ib2_5 SHub2_4 SHub2_3 SHub2_2 | SHub2_5 SHub2_4 | SHub2_7 SHub2_6 |
|-------------------------------|-----------------|-----------------|
|-------------------------------|-----------------|-----------------|

#### Table 121. SENSORHUB2\_REG register description

SHub2\_[7:0] Second byte associated to external sensors

# 10.43 SENSORHUB3\_REG (30h)

Third byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operations configurations (for external sensors from x = 0 to x = 3).

#### Table 122. SENSORHUB3\_REG register

| ub3_6   SHub3_5   SHub3_4   SHub3_3   SHub3_2   SHub3_1   SHub3_0 | SHub3_7 SHub3_6 SHub3_5 |
|-------------------------------------------------------------------|-------------------------|
|-------------------------------------------------------------------|-------------------------|

#### Table 123. SENSORHUB3\_REG register description

SHub3\_[7:0] Third byte associated to external sensors

## 10.44 **SENSORHUB4\_REG** (31h)

Fourth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 124. SENSORHUB4\_REG register

|  |  | SHub4 7 | SHub4 6 | SHub4 5 | SHub4 4 | SHub4 3 | SHub4 2 | SHub4 1 | SHub4_0 |
|--|--|---------|---------|---------|---------|---------|---------|---------|---------|
|--|--|---------|---------|---------|---------|---------|---------|---------|---------|

#### Table 125. SENSORHUB4\_REG register description

SHub4\_[7:0] Fourth byte associated to external sensors

## 10.45 SENSORHUB5\_REG (32h)

Fifth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 126. SENSORHUB5\_REG register

| ĺ   | SHub5 7 | SHub5 6 | SHub5 5 | SHub5 4 | SHub5_3 | SHub5 2 | SHub5 1 | SHub5 0 |
|-----|---------|---------|---------|---------|---------|---------|---------|---------|
| - 1 |         |         |         |         |         |         |         |         |

#### Table 127. SENSORHUB5 REG register description

SHub5\_[7:0] Fifth byte associated to external sensors

# 10.46 **SENSORHUB6\_REG** (33h)

Sixth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 128. SENSORHUB6\_REG register

| SH | ub6_7 | SHub6_6 | SHub6_5 | SHub6_4 | SHub6_3 | SHub6_2 | SHub6_1 | SHub6_0 |
|----|-------|---------|---------|---------|---------|---------|---------|---------|
|----|-------|---------|---------|---------|---------|---------|---------|---------|

#### Table 129. SENSORHUB6\_REG register description

SHub6\_[7:0] Sixth byte associated to external sensors

# 10.47 SENSORHUB7\_REG (34h)

Seventh byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 130. SENSORHUB7\_REG register

|  | ĺ | SHub7_7 | SHub7_6 | SHub7_5 | SHub7_4 | SHub7_3 | SHub7_2 | SHub7_1 | SHub7_0 |
|--|---|---------|---------|---------|---------|---------|---------|---------|---------|
|--|---|---------|---------|---------|---------|---------|---------|---------|---------|

## Table 131. SENSORHUB7\_REG register description

SHub7\_[7:0] Seventh byte associated to external sensors



## 10.48 **SENSORHUB8\_REG** (35h)

Eighth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 132. SENSORHUB8\_REG register

| SHub8_7 SHub8_6 SHub8_5 SHub8_ | SHub8_3 S | SHub8_2 SHub8_ | 1 SHub8_0 |
|--------------------------------|-----------|----------------|-----------|
|--------------------------------|-----------|----------------|-----------|

#### Table 133. SENSORHUB8\_REG register description

SHub8\_[7:0] | Eighth byte associated to external sensors

## 10.49 SENSORHUB9\_REG (36h)

Ninth byte associated to external sensors. The content of the register is consistent with the  $SLAVEx\_CONFIG$  number of read operation configurations (for external sensors from x = 0 to x = 3).

### Table 134. SENSORHUB9\_REG register

| SHub9_7 SH | ub9_6 SHub9_5 | SHub9_4 SH | lub9_3 SHub9_2 | SHub9_1 | SHub9_0 |
|------------|---------------|------------|----------------|---------|---------|
|------------|---------------|------------|----------------|---------|---------|

#### Table 135. SENSORHUB9 REG register description

SHub9\_[7:0] Ninth byte associated to external sensors

# 10.50 SENSORHUB10\_REG (37h)

Tenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 136. SENSORHUB10\_REG register

| SHub10 7   SHub10 6   SHub10 5   SHub10 4   SHub10 3   SHub10 2   SHub10 1   SHub10 0 |
|---------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------|

#### Table 137. SENSORHUB10\_REG register description

SHub10\_[7:0] Tenth byte associated to external sensors

# 10.51 SENSORHUB11\_REG (38h)

Eleventh byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 138. SENSORHUB11\_REG register

| SHub11 7 | SHub11 6 | SHub11_5 | SHub11 4 | SHub11 3 | SHub11 2 | SHub11 1 | SHub11 0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
| _        |          |          |          |          |          |          |          |

#### Table 139. SENSORHUB11 REG register description

SHub11\_[7:0] Eleventh byte associated to external sensors

47/

## 10.52 SENSORHUB12\_REG (39h)

Twelfth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 140. SENSORHUB12\_REG register

SHub12\_7 | SHub12\_6 | SHub12\_5 | SHub12\_4 | SHub12\_3 | SHub12\_2 | SHub12\_1 | SHub12\_0

### Table 141. SENSORHUB12\_REG register description

SHub12[7:0] Twelfth byte associated to external sensors

## 10.53 FIFO\_STATUS1 (3Ah)

FIFO status control register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

#### Table 142. FIFO\_STATUS1 register

| DIFF_  |
|--------|--------|--------|--------|--------|--------|--------|--------|
| FIFO_7 | FIFO_6 | FIFO_5 | FIFO_4 | FIFO_3 | FIFO_2 | FIFO_1 | FIFO_0 |

#### Table 143. FIFO STATUS1 register description

| DIFF_FIFO_[7:0] | Number of unread words (16-bit axes) stored in FIFO <sup>(1)</sup> . |
|-----------------|----------------------------------------------------------------------|

<sup>1.</sup> For a complete number of unread samples, consider DIFF\_FIFO [10:8] in FIFO\_STATUS2 (3Bh)

## 10.54 FIFO\_STATUS2 (3Bh)

FIFO status control register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

## Table 144. FIFO\_STATUS2 register

| WaterM   | OVER BUIN | FIFO_FULL_ | FIFO_ | 0 | DIFF_   | DIFF_  | DIFF_  |
|----------|-----------|------------|-------|---|---------|--------|--------|
| vvalenvi | OVER_RUN  | SMART      | EMPTY | 0 | FIFO_10 | FIFO_9 | FIFO_8 |

## Table 145. FIFO\_STATUS2 register description

| WaterM              | FIFO watermark status. The watermark is set through bits FTH_[7:0] in FIFO_CTRL1 (06h). Default value: 0 (0: FIFO filling is lower than watermark level <sup>(1)</sup> ; 1: FIFO filling is equal to or higher than the watermark level) |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OVER_RUN            | FIFO overrun status. Default value: 0 (0: FIFO is not completely filled; 1: FIFO is completely filled)                                                                                                                                   |
| FIFO_FULL_<br>SMART | Smart FIFO full status. Default value: 0 (0: FIFO is not full; 1: FIFO will be full at the next ODR)                                                                                                                                     |
| FIFO_EMPTY          | FIFO empty bit. Default value: 0 (0: FIFO contains data; 1: FIFO is empty)                                                                                                                                                               |
| DIFF_FIFO_[10:8]    | Number of unread words (16-bit axes) stored in FIFO <sup>(2)</sup> .                                                                                                                                                                     |

<sup>1.</sup> FIFO watermark level is set in FTH\_[10:0] in FIFO\_CTRL1 (06h) and FIFO\_CTRL2 (07h)

<sup>2.</sup> For a complete number of unread samples, consider DIFF\_FIFO [7:0] in FIFO\_STATUS1 (3Ah)

## 10.55 FIFO\_STATUS3 (3Ch)

FIFO status control register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

#### Table 146. FIFO\_STATUS3 register

| FIFO_ FIFO_ FIFO_      | FIFO_     | FIFO_   | FIFO_   | FIFO_   | FIFO_   |
|------------------------|-----------|---------|---------|---------|---------|
| PATTERN PATTERN PATTER | N PATTERN | PATTERN | PATTERN | PATTERN | PATTERN |
| 7 6 5                  | _4        | _3      | _2      | _1      | _0      |

### Table 147. FIFO\_STATUS3 register description

| PATTERN_[7:0] Word of recursive pattern read at the next reading. |
|-------------------------------------------------------------------|
|-------------------------------------------------------------------|

# 10.56 FIFO\_STATUS4 (3Dh)

FIFO status control register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

## Table 148. FIFO\_STATUS4 register

|     | 0 | 0 | 0 | 0 | 0 | 0 | FIFO_<br>PATTERN 9    | FIFO_<br>PATTERN 8      |
|-----|---|---|---|---|---|---|-----------------------|-------------------------|
| - 1 |   |   |   |   |   |   | 1 / 11   12   11   12 | 1 / 11   1   11   1   2 |

#### Table 149. FIFO\_STATUS4 register description

| FIFO_<br>PATTERN_[9:8] | Word of recursive pattern read at the next reading. |
|------------------------|-----------------------------------------------------|
|------------------------|-----------------------------------------------------|

# 10.57 FIFO\_DATA\_OUT\_L (3Eh)

FIFO data output register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

## Table 150. FIFO\_DATA\_OUT\_L register

|          |          |          |          |          | _     |          |          |
|----------|----------|----------|----------|----------|-------|----------|----------|
| DATA_    | DATA_    | DATA_    | DATA_    | DATA_    | DATA_ | DATA_    | DATA_    |
| OUT_     | OUT_     | OUT_     | OUT_     | OUT_     | OUT_  | OUT_     | OUT_     |
| FIFO_L_7 | FIFO_L_6 | FIFO_L_5 | FIFO_L_4 | FIFO_L_3 |       | FIFO_L_1 | FIFO_L_0 |

## Table 151. FIFO\_DATA\_OUT\_L register description

| DATA_OUT_FIFO_L_[7:0] | FIFO data output (first byte) |
|-----------------------|-------------------------------|
|-----------------------|-------------------------------|

## 10.58 FIFO DATA OUT H (3Fh)

FIFO data output register (r). For a proper reading of the register, it is recommended to set the BDU bit in *CTRL3\_C* (12h) to 1.

### Table 152. FIFO\_DATA\_OUT\_H register

| DATA_    |
|----------|----------|----------|----------|----------|----------|----------|----------|
| OUT_     |
| FIFO_H_7 | FIFO_H_6 | FIFO_H_5 | FIFO_H_4 | FIFO_H_3 | FIFO_H_2 | FIFO_H_1 | FIFO_H_0 |

#### Table 153. FIFO\_DATA\_OUT\_H register description

| DATA_OUT_FIFO_H_[7:0] FIFO data output (second byte) |
|------------------------------------------------------|
|------------------------------------------------------|

## 10.59 TIMESTAMP0\_REG (40h)

Timestamp first (least significant) byte data output register (r). The value is expressed as a 24-bit word and the bit resolution is defined by setting the value in *WAKE\_UP\_DUR* (5Ch).

### Table 154. TIMESTAMP0\_REG register

| TIMESTA |
|---------|---------|---------|---------|---------|---------|---------|---------|
| MP0_7   | MP0_6   | MP0_5   | MP0_4   | MP0_3   | MP0_2   | MP0_1   | MP0_0   |

#### Table 155. TIMESTAMP0\_REG register description

| TIMESTAMP0_[7:0] | TIMESTAMP first byte data output |
|------------------|----------------------------------|
|------------------|----------------------------------|

## 10.60 TIMESTAMP1\_REG (41h)

Timestamp second byte data output register (r). The value is expressed as a 24-bit word and the bit resolution is defined by setting value in *WAKE\_UP\_DUR* (5Ch).

## Table 156. TIMESTAMP1\_REG register

| TIMESTA |
|---------|---------|---------|---------|---------|---------|---------|---------|
| MP1_7   | MP1_6   | MP1_5   | MP1_4   | MP1_3   | MP1_2   | MP1_1   | MP1_0   |

#### Table 157. TIMESTAMP1 REG register description

| TIMESTAMP1_[7:0] | TIMESTAMP second byte data output |
|------------------|-----------------------------------|

# 10.61 TIMESTAMP2\_REG (42h)

Timestamp third (most significant) byte data output register (r/w). The value is expressed as a 24-bit word and the bit resolution is defined by setting the value in *WAKE\_UP\_DUR* (5Ch). To reset the timer, the AAh value has to be stored in this register.

## Table 158. TIMESTAMP2\_REG register

| TIMESTA |
|---------|---------|---------|---------|---------|---------|---------|---------|
| MP2_7   | MP2_6   | MP2_5   | MP2_4   | MP2_3   | MP2_2   | MP2_1   | MP2_0   |

#### Table 159. TIMESTAMP2\_REG register description

| TIMESTAMP2 [7:0]          | TIMESTAMP third byte data output |
|---------------------------|----------------------------------|
| 1 11VILO 17 (1VII 2_[7.0] | Time on am a byte data output    |



# 10.62 STEP\_TIMESTAMP\_L (49h)

Step counter timestamp information register (r). When a step is detected, the value of TIMESTAMP\_REG1 register is copied in STEP\_TIMESTAMP\_L.

## Table 160. STEP\_TIMESTAMP\_L register

| STEP_   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| TIMESTA |
| MP_L_7  | MP_L_6  | MP_L_5  | MP_L_4  | MP_L_3  | MP_L_2  | MP_L_1  | MP_L_0  |

## Table 161. STEP\_TIMESTAMP\_L register description

| STEP_TIMESTAMP_L[7:0] | Timestamp of last step detected. |
|-----------------------|----------------------------------|
|-----------------------|----------------------------------|

## 10.63 STEP\_TIMESTAMP\_H (4Ah)

Step counter timestamp information register (r). When a step is detected, the value of TIMESTAMP\_REG2 register is copied in STEP\_TIMESTAMP\_H.

## Table 162. STEP\_TIMESTAMP\_H register

| 1 | STEP_   |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | TIMESTA |
|   | MP_H_7  | MP_H_6  | MP_H_5  | MP_H_4  | MP_H_3  | MP_H_2  | MP_H_1  | MP_H_0  |

## Table 163. STEP\_TIMESTAMP\_H register description

| STEP_TIMESTAMP_H[7:0] | Timestamp of last step detected. |
|-----------------------|----------------------------------|
|-----------------------|----------------------------------|

# 10.64 STEP\_COUNTER\_L (4Bh)

Step counter output register (r).

## Table 164. STEP\_COUNTER\_L register

| STEP_CO |
|---------|---------|---------|---------|---------|---------|---------|---------|
| UNTER_L |
| _7      | _6      | _5      | _4      | _3      | _2      | _1      | _0      |

## Table 165. STEP\_COUNTER\_L register description

| STEP_COUNTER_L_[7:0] | Step counter output (LSbyte) |
|----------------------|------------------------------|
|----------------------|------------------------------|

## 10.65 STEP\_COUNTER\_H (4Ch)

Step counter output register (r).

### Table 166. STEP\_COUNTER\_H register

| STEP_CO |
|---------|---------|---------|---------|---------|---------|---------|---------|
| UNTER_H |
| _7      | _6      | _5      | _4      | _3 _    | _2 _    | _1 _    | _0 _    |

## Table 167. STEP\_COUNTER\_H register description

| STEP_COUNTER_H_[7:0] | Step counter output (MSbyte) |
|----------------------|------------------------------|
|----------------------|------------------------------|

## 10.66 SENSORHUB13\_REG (4Dh)

Thirteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 168. SENSORHUB13\_REG register

### Table 169. SENSORHUB13\_REG register description

| SHub13_[7:0] | Thirteenth byte associated to external sensors |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

## 10.67 SENSORHUB14\_REG (4Eh)

Fourteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 170. SENSORHUB14\_REG register

| SHub14 7 | SHub14 6 | SHub14_5 | SHub14 4 | SHub14 3 | SHub14 2 | SHub14 1 | SHub14 0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
| _        |          |          | _        |          | _        | _        |          |

#### Table 171. SENSORHUB14\_REG register description

| SHub14_[7:0] | Fourteenth byte associated to external sensors |
|--------------|------------------------------------------------|
|--------------|------------------------------------------------|

# 10.68 SENSORHUB15\_REG (4Fh)

Fifteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 172. SENSORHUB15\_REG register

|  | SHub15_7 | SHub15_6 | SHub15_5 | SHub15_4 | SHub15_3 | SHub15_2 | SHub15_1 | SHub15_0 |  |
|--|----------|----------|----------|----------|----------|----------|----------|----------|--|
|--|----------|----------|----------|----------|----------|----------|----------|----------|--|

## Table 173. SENSORHUB15\_REG register description

| SHub15_[7:0] | Fifteenth byte associated to external sensors |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

## 10.69 SENSORHUB16\_REG (50h)

Sixteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 174. SENSORHUB16\_REG register

| b16_4 SHub16_3 SHub16_2 S | SHub16_5 SHub16_4 | SHub16_7 |
|---------------------------|-------------------|----------|
|---------------------------|-------------------|----------|

### Table 175. SENSORHUB16\_REG register description

| SHub16_[7:0] | Sixteenth byte associated to external sensors |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

## 10.70 **SENSORHUB17\_REG** (51h)

Seventeenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

## Table 176. SENSORHUB17\_REG register

| Ę | SHub17 7 | SHub17 6 | SHub17 5 | SHub17 4 | SHub17 3 | SHub17 2 | SHub17 1 | SHub17 0 |
|---|----------|----------|----------|----------|----------|----------|----------|----------|
|   |          |          |          |          |          |          |          |          |

### Table 177. SENSORHUB17\_REG register description

| SHub17_[7:0] | Seventeenth byte associated to external sensors |
|--------------|-------------------------------------------------|
|--------------|-------------------------------------------------|

# 10.71 SENSORHUB18\_REG (52h)

Eighteenth byte associated to external sensors. The content of the register is consistent with the SLAVEx\_CONFIG number of read operation configurations (for external sensors from x = 0 to x = 3).

#### Table 178. SENSORHUB18\_REG register

| SHub18_7 | SHub18_6 | SHub18_5 | SHub18_4 | SHub18_3 | SHub18_2 | SHub18_1 | SHub18_0 |
|----------|----------|----------|----------|----------|----------|----------|----------|
|----------|----------|----------|----------|----------|----------|----------|----------|

#### Table 179. SENSORHUB18\_REG register description

| SHub18_[7:0] Eighteenth byte associated to external sensors |
|-------------------------------------------------------------|
|-------------------------------------------------------------|

# 10.72 FUNC\_SRC1 (53h)

Significant motion, tilt, step detector, hard/soft-iron and sensor hub interrupt source register (r).

## Table 180. FUNC\_SRC1 register

## Table 181. FUNC\_SRC1 register description

| STEP_COUNT<br>_DELTA_IA | Pedometer step recognition on delta time status. Default value: 0 (0: no step recognized during delta time; 1: at least one step recognized during delta time) |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIGN_<br>MOTION_IA      | Significant motion event detection status. Default value: 0 (0: significant motion event not detected; 1: significant motion event detected)                   |
| TILT_IA                 | Tilt event detection status. Default value: 0 (0: tilt event not detected; 1: tilt event detected)                                                             |
| STEP_<br>DETECTED       | Step detector event detection status. Default value: 0 (0: step detector event not detected; 1: step detector event detected)                                  |
| STEP_<br>OVERFLOW       | Step counter overflow status. Default value: 0 (0: step counter value < 2 <sup>16</sup> ; 1: step counter value reached 2 <sup>16</sup> )                      |
| HI_FAIL                 | Fail in hard/soft-ironing algorithm.                                                                                                                           |
| SI_END_OP               | Hard/soft-iron calculation status. Default value: 0 (0: Hard/soft-iron calculation not concluded; 1: Hard/soft-iron calculation concluded)                     |
| SENSORHUB_<br>END_OP    | Sensor hub communication status. Default value: 0 (0: sensor hub communication not concluded; 1: sensor hub communication concluded)                           |

# 10.73 FUNC\_SRC2 (54h)

Wrist tilt interrupt source register (r).

## Table 182. FUNC\_SRC2 register

| 0 | SLAVE3_<br>NACK | SLAVE2_<br>NACK | SLAVE1_<br>NACK | SLAVE0_<br>NACK | 0 | 0 | WRIST_<br>TILT_IA |
|---|-----------------|-----------------|-----------------|-----------------|---|---|-------------------|
|---|-----------------|-----------------|-----------------|-----------------|---|---|-------------------|

## Table 183. FUNC\_SRC2 register description

| SLAVE3_NACK   | This bit is set to 1 if Not acknowledge occurs on slave 3 communication. Default value: 0                            |
|---------------|----------------------------------------------------------------------------------------------------------------------|
| SLAVE2_NACK   | This bit is set to 1 if Not acknowledge occurs on slave 2 communication. Default value: 0                            |
| SLAVE1_NACK   | This bit is set to 1 if Not acknowledge occurs on slave 1 communication. Default value: 0                            |
| SLAVE0_NACK   | This bit is set to 1 if Not acknowledge occurs on slave 0 communication. Default value: 0                            |
| WRIST_TILT_IA | Wrist tilt event detection status. Default value: 0 (0: Wrist tilt event not detected; 1: Wrist tilt event detected) |



# 10.74 WRIST\_TILT\_IA (55h)

Wrist tilt interrupt source register (r).

## Table 184. WRIST\_TILT\_IA register

| WRIST_   | WRIST_   | WRIST_   | WRIST_   | WRIST_   | WRIST_   |   |   |
|----------|----------|----------|----------|----------|----------|---|---|
| TILT_IA_ | TILT_IA_ | TILT_IA_ | TILT_IA_ | TILT_IA_ | TILT_IA_ | 0 | 0 |
| Xpos     | Xneg     | Ypos     | Yneg     | Zpos     | Zneg     |   |   |

## Table 185. WRIST\_TILT\_IA register description

| WRIST_<br>TILT_IA_ Xpos | Absolute Wrist Tilt event detection status on X-positive axis. Default value: 0 (0: Absolute Wrist Tilt event on X-positive axis not detected; 1: Absolute Wrist Tilt event on X-positive axis detected) |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WRIST_<br>TILT_IA_ Xneg | Absolute Wrist Tilt event detection status on X-negative axis. Default value: 0 (0: Absolute Wrist Tilt event on X-negative axis not detected; 1: Absolute Wrist Tilt event on X-negative axis detected) |
| WRIST_<br>TILT_IA_ Ypos | Absolute Wrist Tilt event detection status on Y-positive axis. Default value: 0 (0: Absolute Wrist Tilt event on Y-positive axis not detected; 1: Absolute Wrist Tilt event on Y-positive axis detected) |
| WRIST_<br>TILT_IA_ Yneg | Absolute Wrist Tilt event detection status on Y-negative axis. Default value: 0 (0: Absolute Wrist Tilt event on Y-negative axis not detected; 1: Absolute Wrist Tilt event on Y-negative axis detected) |
| WRIST_<br>TILT_IA_ Zpos | Absolute Wrist Tilt event detection status on Z-positive axis. Default value: 0 (0: Absolute Wrist Tilt event on Z-positive axis not detected; 1: Absolute Wrist Tilt event on Z-positive axis detected) |
| WRIST_<br>TILT_IA_ Zneg | Absolute Wrist Tilt event detection status on Z-negative axis. Default value: 0 (0: Absolute Wrist Tilt event on Z-negative axis not detected; 1: Absolute Wrist Tilt event on Z-negative axis detected) |

# 10.75 TAP\_CFG (58h)

Enables interrupt and inactivity functions, configuration of filtering, and tap recognition functions (r/w).

## Table 186. TAP\_CFG register

| INTERRUPTS_<br>ENABLE | INACT_EN1 | INACT_EN0 | SLOPE_FDS | TAP_X_EN | TAP_Y_EN | TAP_Z_EN | LIR |
|-----------------------|-----------|-----------|-----------|----------|----------|----------|-----|
|-----------------------|-----------|-----------|-----------|----------|----------|----------|-----|

## Table 187. TAP\_CFG register description

| INTERRUPTS_<br>ENABLE | Enable basic interrupts (6D/4D, free-fall, wake-up, tap, inactivity). Default value: 0 (0: interrupt disabled; 1: interrupt enabled)                                                                                                                                                                   |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INACT_EN[1:0]         | Enable inactivity function. Default value: 00 (00: disabled 01: sets accelerometer ODR to 12.5 Hz (low-power mode), gyro does not change; 10: sets accelerometer ODR to 12.5 Hz (low-power mode), gyro to sleep mode; 11: sets accelerometer ODR to 12.5 Hz (low-power mode), gyro to power-down mode) |
| SLOPE_<br>FDS         | HPF or SLOPE filter selection on wake-up and Activity/Inactivity functions. Refer to <i>Figure 9</i> . Default value: 0 ( 0: SLOPE filter applied; 1: HPF applied)                                                                                                                                     |
| TAP_X_EN              | Enable X direction in tap recognition. Default value: 0 (0: X direction disabled; 1: X direction enabled)                                                                                                                                                                                              |
| TAP_Y_EN              | Enable Y direction in tap recognition. Default value: 0 (0: Y direction disabled; 1: Y direction enabled)                                                                                                                                                                                              |
| TAP_Z_EN              | Enable Z direction in tap recognition. Default value: 0 (0: Z direction disabled; 1: Z direction enabled)                                                                                                                                                                                              |
| LIR                   | Latched Interrupt. Default value: 0 (0: interrupt request not latched; 1: interrupt request latched)                                                                                                                                                                                                   |

# 10.76 TAP\_THS\_6D (59h)

Portrait/landscape position and tap function threshold register (r/w).

## Table 188. TAP\_THS\_6D register

| D4 | D_ | SIXD THS1 | SIVD THEA  | TAD THEA  | TAD THES  | TAD THES  | TAD TUC1  | TAD THEO |
|----|----|-----------|------------|-----------|-----------|-----------|-----------|----------|
| E  | N  | 3170_1131 | SIVD_I HOU | IAP_III34 | IAF_IIISS | IAP_III32 | IAP_IIIST | IAP_IHSU |

## Table 189. TAP\_THS\_6D register description

| D4D_EN        | 4D orientation detection enable. Z-axis position detection is disabled. Default value: 0 (0: enabled; 1: disabled) |
|---------------|--------------------------------------------------------------------------------------------------------------------|
| SIXD_THS[1:0] | Threshold for 4D/6D function. Default value: 00 For details, refer to <i>Table 190</i> .                           |
| TAP_THS[4:0]  | Threshold for tap recognition. Default value: 00000 1 LSb corresponds to FS_XL/2 <sup>5</sup>                      |

#### Table 190. Threshold for D4D/D6D function

| SIXD_THS[1:0] | Threshold value |
|---------------|-----------------|
| 00            | 80 degrees      |
| 01            | 70 degrees      |
| 10            | 60 degrees      |
| 11            | 50 degrees      |

# 10.77 INT\_DUR2 (5Ah)

Tap recognition function setting register (r/w).

## Table 191. INT\_DUR2 register

|  | DUR3 | DUR2 | DUR1 | DUR0 | QUIET1 | QUIET0 | SHOCK1 | SHOCK0 |  |
|--|------|------|------|------|--------|--------|--------|--------|--|
|--|------|------|------|------|--------|--------|--------|--------|--|

## Table 192. INT\_DUR2 register description

|            | Duration of maximum time gap for double tap recognition. Default: 0000                                                                                                                                                                                                                                                       |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DUR[3:0]   | When double tap recognition is enabled, this register expresses the maximum time between two consecutive detected taps to determine a double tap event. The default value of these bits is 0000b which corresponds to 16*ODR_XL time. If the DUR[3:0] bits are set to a different value, 1LSB corresponds to 32*ODR_XL time. |
|            | Expected quiet time after a tap detection. Default value: 00                                                                                                                                                                                                                                                                 |
| QUIET[1:0] | Quiet time is the time after the first detected tap in which there must not be any overthreshold event. The default value of these bits is 00b which corresponds to 2*ODR_XL time. If the QUIET[1:0] bits are set to a different value, 1LSB corresponds to 4*ODR_XL time.                                                   |
|            | Maximum duration of overthreshold event. Default value: 00                                                                                                                                                                                                                                                                   |
| SHOCK[1:0] | Maximum duration is the maximum time of an overthreshold signal detection to be recognized as a tap event. The default value of these bits is 00b which corresponds to 4*ODR_XL time. If the SHOCK[1:0] bits are set to a different value, 1LSB corresponds to 8*ODR_XL time.                                                |

# 10.78 **WAKE\_UP\_THS** (5Bh)

Single and double-tap function threshold register (r/w).

## Table 193. WAKE\_UP\_THS register

| SINGLE_<br>DOUBLE_TAP | 0 | WK_THS5 | WK_THS4 | WK_THS3 | WK_THS2 | WK_THS1 | WK_THS0 |
|-----------------------|---|---------|---------|---------|---------|---------|---------|
|-----------------------|---|---------|---------|---------|---------|---------|---------|

## Table 194. WAKE\_UP\_THS register description

| SINGLE_DOUBLE_TAP | Single/double-tap event enable. Default: 0 (0: only single-tap event enabled; 1: both single and double-tap events enabled) |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|
| WK_THS[5:0]       | Threshold for wakeup. Default value: 000000 1 LSb corresponds to FS_XL/2 <sup>6</sup>                                       |

## 10.79 **WAKE\_UP\_DUR** (5Ch)

Free-fall, wakeup, timestamp and sleep mode functions duration setting register (r/w).

## Table 195. WAKE\_UP\_DUR register

| FF DUR5 | WAKE_ | WAKE_ | TIMER_ | SLEEP_ | SLEEP_ | SLEEP_ | SLEEP_ |
|---------|-------|-------|--------|--------|--------|--------|--------|
| FF_DORS | DUR1  | DUR0  | HR _   | DUR3   | DUR2   | DUR1   | DUR0   |

## Table 196. WAKE\_UP\_DUR register description

|                | = = • •                                                                                                          |
|----------------|------------------------------------------------------------------------------------------------------------------|
|                | Free fall duration event. Default: 0                                                                             |
| FF_DUR5        | For the complete configuration of the free-fall duration, refer to FF_DUR[4:0] in FREE_FALL (5Dh) configuration. |
|                | 1 LSB = 1 ODR_time                                                                                               |
| WAKE DUR[1:0]  | Wake up duration event. Default: 00                                                                              |
| WARL_DOR[1.0]  | 1LSB = 1 ODR_time                                                                                                |
| TIMER HR       | Timestamp register resolution setting <sup>(1)</sup> . Default value: 0                                          |
| TIWEK_TIK      | (0: 1LSB = 6.4 ms; 1: 1LSB = 25 μs)                                                                              |
| SLEEP_DUR[3:0] | Duration to go in sleep mode. Default value: 0000 (this corresponds to 16 ODR) 1 LSB = 512 ODR                   |

Configuration of this bit affects TIMESTAMP0\_REG (40h), TIMESTAMP1\_REG (41h), TIMESTAMP2\_REG (42h), STEP\_TIMESTAMP\_L (49h), STEP\_TIMESTAMP\_H (4Ah), and STEP\_COUNT\_DELTA (15h) registers.

# 10.80 FREE\_FALL (5Dh)

Free-fall function duration setting register (r/w).

## Table 197. FREE\_FALL register

|  | FF DUF | 4 FF DUR3 | FF DUR2 | FF DUR1 | FF DUR0 | FF THS2 | FF THS1 | FF THS0 |
|--|--------|-----------|---------|---------|---------|---------|---------|---------|
|--|--------|-----------|---------|---------|---------|---------|---------|---------|

## Table 198. FREE\_FALL register description

|             | Free-fall duration event. Default: 0                                                                          |
|-------------|---------------------------------------------------------------------------------------------------------------|
| FF_DUR[4:0] | For the complete configuration of the free fall duration, refer to FF_DUR5 in WAKE_UP_DUR (5Ch) configuration |
| EE THSI3:01 | Free fall threshold setting. Default: 000                                                                     |
| FF_THS[2:0] | For details refer to <i>Table 199</i> .                                                                       |

## Table 199. Threshold for free-fall function

| FF_THS[2:0] | Threshold value |
|-------------|-----------------|
| 000         | 156 mg          |
| 001         | 219 mg          |
| 010         | 250 mg          |
| 011         | 312 mg          |
| 100         | 344 mg          |
| 101         | 406 mg          |
| 110         | 469 mg          |
| 111         | 500 mg          |

# 10.81 MD1\_CFG (5Eh)

Functions routing on INT1 register (r/w).

## Table 200. MD1\_CFG register

| INT1_ INT1_ INT1_ INT1_WU INT1_FF DC STATE TAP |
|------------------------------------------------|
|------------------------------------------------|

## Table 201. MD1\_CFG register description

| INT1_INACT_<br>STATE | Routing on INT1 of inactivity mode. Default: 0 (0: routing on INT1 of inactivity disabled; 1: routing on INT1 of inactivity enabled)                                                        |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| INT1_SINGLE_<br>TAP  | Single-tap recognition routing on INT1. Default: 0 (0: routing of single-tap event on INT1 disabled; 1: routing of single-tap event on INT1 enabled)                                        |
| INT1_WU              | Routing of wakeup event on INT1. Default value: 0 (0: routing of wakeup event on INT1 disabled; 1: routing of wakeup event on INT1 enabled)                                                 |
| INT1_FF              | Routing of free-fall event on INT1. Default value: 0 (0: routing of free-fall event on INT1 disabled; 1: routing of free-fall event on INT1 enabled)                                        |
| INT1_DOUBLE<br>_TAP  | Routing of tap event on INT1. Default value: 0 (0: routing of double-tap event on INT1 disabled; 1: routing of double-tap event on INT1 enabled)                                            |
| INT1_6D              | Routing of 6D event on INT1. Default value: 0 (0: routing of 6D event on INT1 disabled; 1: routing of 6D event on INT1 enabled)                                                             |
| INT1_TILT            | Routing of tilt event on INT1. Default value: 0 (0: routing of tilt event on INT1 disabled; 1: routing of tilt event on INT1 enabled)                                                       |
| INT1_TIMER           | Routing of end counter event of timer on INT1. Default value: 0 (0: routing of end counter event of timer on INT1 disabled; 1: routing of end counter event of timer event on INT1 enabled) |

# 10.82 MD2\_CFG (5Fh)

Functions routing on INT2 register (r/w).

## Table 202. MD2\_CFG register

| INT2_<br>INACT_ | INT2_<br>SINGLE_ | INT2_WU | INT2_FF | INT2_<br>DOUBLE_ | INT2_6D | INT2_TILT | INT2_<br>IRON |
|-----------------|------------------|---------|---------|------------------|---------|-----------|---------------|
| STATE           | TAP              |         |         | TAP              |         |           |               |

## Table 203. MD2\_CFG register description

| INT2_INACT_<br>STATE | Routing on INT2 of inactivity mode. Default: 0                                        |
|----------------------|---------------------------------------------------------------------------------------|
| SIAIE                | (0: routing on INT2 of inactivity disabled; 1: routing on INT2 of inactivity enabled) |
| INT2 SINGLE          | Single-tap recognition routing on INT2. Default: 0                                    |
| TAP                  | (0: routing of single-tap event on INT2 disabled;                                     |
|                      | 1: routing of single-tap event on INT2 enabled)                                       |
|                      | Routing of wakeup event on INT2. Default value: 0                                     |
| INT2_WU              | (0: routing of wakeup event on INT2 disabled;                                         |
|                      | 1: routing of wake-up event on INT2 enabled)                                          |
|                      | Routing of free-fall event on INT2. Default value: 0                                  |
| INT2_FF              | (0: routing of free-fall event on INT2 disabled;                                      |
|                      | 1: routing of free-fall event on INT2 enabled)                                        |
| INITA DOLIDI E       | Routing of tap event on INT2. Default value: 0                                        |
| INT2_DOUBLE TAP      | (0: routing of double-tap event on INT2 disabled;                                     |
| - <sup>IAF</sup>     | 1: routing of double-tap event on INT2 enabled)                                       |
| INITO OD             | Routing of 6D event on INT2. Default value: 0                                         |
| INT2_6D              | (0: routing of 6D event on INT2 disabled; 1: routing of 6D event on INT2 enabled)     |
| INITO TILT           | Routing of tilt event on INT2. Default value: 0                                       |
| INT2_TILT            | (0: routing of tilt event on INT2 disabled; 1: routing of tilt event on INT2 enabled) |
|                      | Routing of soft-iron/hard-iron algorithm end event on INT2. Default value: 0          |
| INT2_IRON            | (0: routing of soft-iron/hard-iron algorithm end event on INT2 disabled;              |
|                      | 1: routing of soft-iron/hard-iron algorithm end event on INT2 enabled)                |
|                      |                                                                                       |

LSM6DSM Register description

## 10.83 MASTER\_CMD\_CODE (60h)

#### Table 204. MASTER\_CMD\_CODE register

| MASTER_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| CMD_    |
| CODE7   | CODE6   | CODE5   | CODE4   | CODE3   | CODE2   | CODE1   | CODE0   |

## Table 205. MASTER\_CMD\_CODE register description

| - 1 | MASTER_CMD_<br>CODE[7:0] | Master command code used for stamping for sensor sync. Default value: 0 |  |
|-----|--------------------------|-------------------------------------------------------------------------|--|
|     |                          |                                                                         |  |

# 10.84 SENS\_SYNC\_SPI\_ERROR\_CODE (61h)

## Table 206. SENS\_SYNC\_SPI\_ERROR\_CODE register

| ERROR_ |
|--------|--------|--------|--------|--------|--------|--------|--------|
| CODE7  | CODE6  | CODE5  | CODE4  | CODE3  | CODE2  | CODE1  | CODE0  |

## Table 207. SENS\_SYNC\_SPI\_ERROR\_CODE register description

| ERROR_CODE[7:0] | Error code used for sensor synchronization. Default value: 0 |
|-----------------|--------------------------------------------------------------|
|-----------------|--------------------------------------------------------------|

## 10.85 OUT\_MAG\_RAW\_X\_L (66h)

External magnetometer raw data (r).

## Table 208. OUT\_MAG\_RAW\_X\_L register

| D7 | D6 | D5 | D4  | D3 | D2 | D1 | D0 |
|----|----|----|-----|----|----|----|----|
| J  | 50 | 50 | 1 - | 50 |    |    | 50 |

## Table 209. OUT\_MAG\_RAW\_X\_L register description

| D[7:0] X-axis external magnetometer value (LSbyte) | D[7: | D[ | [7:0] | X-axis external magnetometer value (LSbyte) |  |
|----------------------------------------------------|------|----|-------|---------------------------------------------|--|
|----------------------------------------------------|------|----|-------|---------------------------------------------|--|

# 10.86 OUT\_MAG\_RAW\_X\_H (67h)

External magnetometer raw data (r).

## Table 210. OUT\_MAG\_RAW\_X\_H register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |
|-----|-----|-----|-----|-----|-----|----|----|--|--|--|

## Table 211. OUT\_MAG\_RAW\_X\_H register description

| D[15:8] | X-axis external magnetometer value (MSbyte) |
|---------|---------------------------------------------|
|         | 17 and ontomal magnition value (most to)    |

## 10.87 OUT\_MAG\_RAW\_Y\_L (68h)

External magnetometer raw data (r).

#### Table 212. OUT MAG RAW Y L register

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|

## Table 213. OUT\_MAG\_RAW\_Y\_L register description

| D[7:0] | Y-axis external magnetometer value (LSbyte) |
|--------|---------------------------------------------|
|--------|---------------------------------------------|

## 10.88 OUT\_MAG\_RAW\_Y\_H (69h)

External magnetometer raw data (r).

## Table 214. OUT\_MAG\_RAW\_Y\_H register

| D15         D14         D13         D12         D11         D10         D9         D8 |
|---------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------|

## Table 215. OUT\_MAG\_RAW\_Y\_H register description

| D[15:8] | Y-axis external magnetometer value (MSbyte) |
|---------|---------------------------------------------|
|---------|---------------------------------------------|

## 10.89 OUT MAG RAW Z L (6Ah)

External magnetometer raw data (r).

### Table 216. OUT\_MAG\_RAW\_Z\_L register

| D7   | D6 | D5 | D4  | D3 | D2 | D1 | D0 |
|------|----|----|-----|----|----|----|----|
| , ,, | 50 | 50 | , , | 50 | 22 | -  | 50 |

## Table 217. OUT\_MAG\_RAW\_Z\_L register description

| D[7:0] | Z-axis external magnetometer value (LSbyte) |  |
|--------|---------------------------------------------|--|
|--------|---------------------------------------------|--|

# 10.90 **OUT\_MAG\_RAW\_Z\_H** (6Bh)

External magnetometer raw data (r).

## Table 218. OUT\_MAG\_RAW\_Z\_H register

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
|     |     |     |     |     |     |    |    |

## Table 219. OUT\_MAG\_RAW\_Z\_H register description

| D[15:8] | Z-axis external magnetometer value (MSbyte) |
|---------|---------------------------------------------|
|---------|---------------------------------------------|

# 10.91 INT\_OIS (6Fh)

OIS interrupt configuration register. Primary interface for read-only (r); only Aux SPI can write to this register (r/w).

## Table 220. INT\_OIS register

| INT2_DRDY L<br>_OIS | LVL2_<br>OIS | - | - | - | - | - | - |
|---------------------|--------------|---|---|---|---|---|---|
|---------------------|--------------|---|---|---|---|---|---|

## Table 221. INT\_OIS register description

| INT2_DRDY_OIS | Enables the OIS chain DRDY on the INT2 pad. This setting has priority over all other INT2 settings. |
|---------------|-----------------------------------------------------------------------------------------------------|
| LVL2_OIS      | Enables level-sensitive latched mode on the OIS chain. Default value: 0                             |

# 10.92 CTRL1\_OIS (70h)

OIS configuration register. Primary interface for read-only (r); only Aux SPI can write to this register (r/w).

## Table 222. CTRL1\_OIS register

| BLE_ | LVL1_ | SIM_ | MODE4_ | FS1_G_ | FS0_G_ | FS_125_ | OIS_EN_ |
|------|-------|------|--------|--------|--------|---------|---------|
| OIS  | OIS   | OIS  | EN     | OIS    | OIS    | ŌIS _   | SPI2    |

## Table 223. CTRL1\_OIS register description

| BLE_OIS           | Big/Little Endian data selection. Default value: 0 (0: output LSbyte at lower register address; 1: output LSbyte at higher register address)                                                                                                                                                                                                   |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVL1_OIS          | Enables level-sensitive trigger mode on OIS chain. Default value: 0                                                                                                                                                                                                                                                                            |
| SIM_OIS           | SPI2 3- or 4-wire mode. Default value: 0 (0: 4-wire SPI2; 1: 3-wire SPI2)                                                                                                                                                                                                                                                                      |
| MODE4_EN          | Enables accelerometer OIS chain if OIS_EN_SPI2 = 1. Default value: 0 (0: disable; 1: enable)                                                                                                                                                                                                                                                   |
| FS[1:0]_<br>G_OIS | Gyroscope OIS chain full-scale selection. (00: 245 dps; 01: 500 dps; 10: 1000 dps; 11: 2000 dps)                                                                                                                                                                                                                                               |
| FS_125<br>_OIS    | Selects gyroscope's OIS chain full scale 125 dps (0: FS selected through bits FS[1:0]_G_OIS; 1 = 125 dps)                                                                                                                                                                                                                                      |
| OIS_EN_<br>SPI2   | Enables OIS chain data processing for gyro in Mode 3 and Mode 4 (mode4_en = 1) and accelerometer data in and Mode 4 (mode4_en = 1).  When the OIS chain is enabled, the OIS outputs are available through the SPI2 in registers OUTX_L_G (22h) through OUTZ_H_G (27h) and STATUS_REG/STATUS_SPIAux (1Eh), and LPF1 is dedicated to this chain. |

DEN mode selection can be done using the LVL1\_OIS bit of register CTRL1\_OIS (70h) and the LVL2\_OIS bit of register INT\_OIS (6Fh).

DEN mode on the OIS path is active in the gyroscope only.

Table 224. DEN mode selection

| LVL1_OIS, LVL2_OIS | DEN mode                                 |
|--------------------|------------------------------------------|
| 10                 | Level-sensitive trigger mode is selected |
| 11                 | Level-sensitive latched mode is selected |

## 10.93 CTRL2\_OIS (71h)

104/126

OIS configuration register. Primary interface for read-only (r); only Aux SPI can write to this register (r/w).

Table 225. CTRL2\_OIS register

| n(1) | o(1) | HPM1_ | HPM0_ | n(1) | FTYPE_1_ | FTYPE_0_ | HP_EN_ |
|------|------|-------|-------|------|----------|----------|--------|
| 0(1) | 0(1) | ois _ | OIS   | 0(1) | OIS      | OIS      | OIS    |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

Table 226. CTRL2\_OIS register description

| HPM[1:0]_OIS    | Gyroscope's OIS chain digital high-pass filter cutoff selection. Default value: 00 (00: 16 mHz; 01: 65 mHz;                                  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                 | 10: 260 mHz;                                                                                                                                 |
|                 | 11: 1.04 Hz)                                                                                                                                 |
| FTYPE_[1:0]_OIS | Gyroscope's digital LPF1 filter bandwidth selection                                                                                          |
|                 | Table 227 shows cutoff and phase values obtained with all configurations                                                                     |
| HP_EN_OIS       | Enables gyroscope's OIS chain HPF. This filter is available on the OIS chain only if HP_EN_G in CTRL7_G (16h) is set to '0' <sup>(1)</sup> . |

<sup>1.</sup> HP\_EN\_OIS is active to select HPF on the auxiliary SPI chain only if HPF is not already used in the primary interface.

Table 227. Gyroscope OIS chain LPF1 bandwidth selection

| FTYPE_[1:0]_OIS | ODR = 6.6 kHz |                     |  |  |
|-----------------|---------------|---------------------|--|--|
| FITPE_[1:0]_OIS | BW            | Phase delay @ 20 Hz |  |  |
| 00              | 351 Hz        | 7°                  |  |  |
| 01              | 237 Hz        | 9°                  |  |  |
| 10              | 173 Hz        | 11°                 |  |  |
| 11              | 937 Hz        | 5°                  |  |  |

Sampling data with frequency equal or higher to 3.3 kHz is recommended.

If data is down-sampled @ 1 kHz, it is recommended to use a cutoff @ 173 Hz.

If data is down-sampled @ 2 kHz, it is recommended to use a cutoff @ 237 Hz.



# 10.94 CTRL3\_OIS (72h)

OIS configuration register. Primary interface for read-only (r); only Aux SPI can write to this register (r/w).

## Table 228. CTRL3\_OIS register

| DEN_LH<br>_OIS | FS1_XL FS0_XL<br>_OIS OIS | FILTER_XL_C<br>ONF_OIS_1 | FILTER_XL_<br>CONF_OIS_<br>0 | ST1_OIS | ST0_OIS | ST_OIS_<br>CLAMPDIS |
|----------------|---------------------------|--------------------------|------------------------------|---------|---------|---------------------|
|----------------|---------------------------|--------------------------|------------------------------|---------|---------|---------------------|

#### Table 229. CTRL3 OIS register description

|                          | 223. OTTES_OIO register description                                                                                                                                                                                                                                                                    |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DEN_LH_OIS               | Polarity of DEN signal on OIS chain (0: DEN pin is active-low; 1: DEN pin is active-high)                                                                                                                                                                                                              |
| FS[1:0]_XL_OIS           | Accelerometer OIS channel full-scale selection. Default value: 00 (00: 2 g; 01: 16 g; 10: 4 g; 11: 8 g)  These two bits act only when the accelerometer UI chain is in power-down, otherwise the accelerometer FS value is selected only from the UI side (but it is readable also from the OIS side). |
| FILTER_XL_CONF_OIS [1:0] | Accelerometer OIS channel bandwidth selection (see Table 230)                                                                                                                                                                                                                                          |
| ST[1:0]_OIS              | Gyroscope OIS chain self-test selection  Table 231 lists the output variation when the self-test is enabled and ST_OIS_CLAMPDIS = '1'. Default value: 00 (00: Normal mode; 01: Positive sign self-test; 10: Normal mode; 11: Negative sign self-test)                                                  |
| ST_OIS_CLAMPDIS          | Gyro OIS chain clamp disable (0: All gyro OIS chain outputs = 8000h during self-test applied from primary interface; 1: OIS chain self-test outputs as shown in <i>Table 231</i> if self-test applied from primary or auxiliary interfaces)                                                            |

Table 230. Accelerometer OIS channel bandwidth selection

| FILTER_XL_<br>CONF OIS [1:0] |         |                            | ≤ 800 Hz |                            |
|------------------------------|---------|----------------------------|----------|----------------------------|
| CONF_OIS [1.0]               | BW      | Phase delay <sup>(1)</sup> | BW       | Phase delay <sup>(1)</sup> |
| 00                           | 140 Hz  | 9.39°                      | 128 Hz   | 11.5°                      |
| 01                           | 68.2 Hz | 17.6°                      | 66.5 Hz  | 19.7°                      |
| 10                           | 636 Hz  | 2.96°                      | 329 Hz   | 5.08°                      |
| 11                           | 295 Hz  | 5.12°                      | 222 Hz   | 7.23°                      |

<sup>1.</sup> Phase delay @ 20 Hz



| Table 231. Self-test no | minal output variation |
|-------------------------|------------------------|
|-------------------------|------------------------|

| Full scale | Output variation [dps] |
|------------|------------------------|
| 2000       | 400                    |
| 1000       | 200                    |
| 500        | 100                    |
| 250        | 50                     |
| 125        | 25                     |

## 10.95 X\_OFS\_USR (73h)

Accelerometer X-axis user offset correction (r/w). The offset value set in the X\_OFS\_USR offset register is internally added to the acceleration value measured on the X-axis.

## Table 232. X\_OFS\_USR register

| X_OFS_ |
|--------|--------|--------|--------|--------|--------|--------|--------|
|        | USR_6  |        |        |        |        |        |        |

## Table 233. X\_OFS\_USR register description

| X_OFS_USR_ | Accelerometer X-axis user offset correction expressed in two's complement,       |
|------------|----------------------------------------------------------------------------------|
| [7:0]      | weight depends on the CTRL6_C(4) bit. The value must be in the range [-127 127]. |

# 10.96 Y\_OFS\_USR (74h)

Accelerometer Y-axis user offset correction (r/w). The offset value set in the Y\_OFS\_USR offset register is internally added to the acceleration value measured on the Y-axis.

## Table 234. Y\_OFS\_USR register

| Y_OFS_ |
|--------|--------|--------|--------|--------|--------|--------|--------|
| USR_7  | USR_6  | USR_5  | USR_4  | USR_3  | USR_2  | USR_1  | USR_0  |

### Table 235. Y\_OFS\_USR register description

| Y_OFS_USR_ | Accelerometer Y-axis user offset correction expressed in two's complement, weight |  |  |  |  |
|------------|-----------------------------------------------------------------------------------|--|--|--|--|
| [7:0]      | depends on the CTRL6_C(4) bit. The value must be in the range [-127 127].         |  |  |  |  |

# 10.97 Z\_OFS\_USR (75h)

Accelerometer Z-axis user offset correction (r/w). The offset value set in the Z\_OFS\_USR offset register is internally subtracted from the acceleration value measured on the Z-axis.

### Table 236. Z\_OFS\_USR register

| Z_OFS_ |
|--------|--------|--------|--------|--------|--------|--------|--------|
| USR_7  |        | USR_5  |        |        |        |        | USR_0  |

#### Table 237. Z\_OFS\_USR register description

|       | Accelerometer Z-axis user offset correction expressed in two's complement,       |  |  |  |
|-------|----------------------------------------------------------------------------------|--|--|--|
| [7:0] | weight depends on the CTRL6_C(4) bit. The value must be in the range [-127 127]. |  |  |  |

DocID028165 Rev 6

# 11 Embedded functions register mapping

The tables given below provide a list of the first (A) and second (B) bank registers related to the embedded functions available in the device and the corresponding addresses.

The embedded functions registers of bank A are accessible when FUNC\_CFG\_EN is set to '1' in FUNC\_CFG\_ACCESS (01h).

The embedded functions registers of bank B are accessible when both FUNC\_CFG\_EN and FUNC\_CFG\_EN\_B set to '1' in FUNC\_CFG\_ACCESS (01h).

Note:

All modifications of the content of the embedded functions registers have to be performed with the device in power-down mode.

Table 238. Register address map - Bank A - embedded functions

| Name                            | Type | Registe | r address | Default  | Comment  |
|---------------------------------|------|---------|-----------|----------|----------|
| Name                            | Type | Hex     | Binary    | Delault  |          |
| SLV0_ADD                        | r/w  | 02      | 00000010  | 00000000 |          |
| SLV0_SUBADD                     | r/w  | 03      | 00000011  | 00000000 |          |
| SLAVE0_CONFIG                   | r/w  | 04      | 00000100  | 00000000 |          |
| SLV1_ADD                        | r/w  | 05      | 00000101  | 00000000 |          |
| SLV1_SUBADD                     | r/w  | 06      | 00000110  | 00000000 |          |
| SLAVE1_CONFIG                   | r/w  | 07      | 00000111  | 00000000 |          |
| SLV2_ADD                        | r/w  | 08      | 00001000  | 00000000 |          |
| SLV2_SUBADD                     | r/w  | 09      | 00001001  | 00000000 |          |
| SLAVE2_CONFIG                   | r/w  | 0A      | 00001010  | 00000000 |          |
| SLV3_ADD                        | r/w  | 0B      | 00001011  | 00000000 |          |
| SLV3_SUBADD                     | r/w  | 0C      | 00001100  | 00000000 |          |
| SLAVE3_CONFIG                   | r/w  | 0D      | 00001101  | 00000000 |          |
| DATAWRITE_SRC_<br>MODE_SUB_SLV0 | r/w  | 0E      | 00001110  | 00000000 |          |
| CONFIG_PEDO_THS_MIN             | r/w  | 0F      | 00001111  | 00010000 |          |
| RESERVED                        | -    | 10-12   |           | -        | Reserved |
| SM_THS                          | r/w  | 13      | 00010011  | 00000110 |          |
| PEDO_DEB_REG                    | r/w  | 14      | 00010100  | 01101110 |          |
| STEP_COUNT_DELTA                | r/w  | 15      | 0001 0101 | 00000000 |          |
| MAG_SI_XX                       | r/w  | 24      | 00100100  | 00001000 |          |
| MAG_SI_XY                       | r/w  | 25      | 00100101  | 00000000 |          |
| MAG_SI_XZ                       | r/w  | 26      | 00100110  | 00000000 |          |
| MAG_SI_YX                       | r/w  | 27      | 00100111  | 00000000 |          |
| MAG_SI_YY                       | r/w  | 28      | 00101000  | 00001000 |          |



Table 238. Register address map - Bank A - embedded functions (continued)

| Name       | Time | Register | address  | Default  | Comment |
|------------|------|----------|----------|----------|---------|
| Name       | Туре | Hex      | Binary   | Delault  |         |
| MAG_SI_YZ  | r/w  | 29       | 00101001 | 00000000 |         |
| MAG_SI_ZX  | r/w  | 2A       | 00101010 | 00000000 |         |
| MAG_SI_ZY  | r/w  | 2B       | 00101011 | 00000000 |         |
| MAG_SI_ZZ  | r/w  | 2C       | 00101100 | 00001000 |         |
| MAG_OFFX_L | r/w  | 2D       | 00101101 | 00000000 |         |
| MAG_OFFX_H | r/w  | 2E       | 00101110 | 00000000 |         |
| MAG_OFFY_L | r/w  | 2F       | 00101111 | 00000000 |         |
| MAG_OFFY_H | r/w  | 30       | 00110000 | 00000000 |         |
| MAG_OFFZ_L | r/w  | 31       | 00110001 | 00000000 |         |
| MAG_OFFZ_H | r/w  | 32       | 00110010 | 00000000 |         |

Table 239. Register address map - Bank B - embedded functions

| Name              | Type | Register | address  | Default  | Comment  |  |  |
|-------------------|------|----------|----------|----------|----------|--|--|
| Name              | Туре | Hex      | Binary   | Delault  |          |  |  |
| A_WRIST_TILT_LAT  | r/w  | 50       | 01010000 | 00001111 |          |  |  |
| RESERVED          | -    | 51-53    |          |          | Reserved |  |  |
| A_WRIST_TILT_THS  | r/w  | 54       | 01010100 | 00100000 |          |  |  |
| RESERVED          | -    | 55-58    |          |          | Reserved |  |  |
| A_WRIST_TILT_Mask | r/w  | 59       | 01011001 | 11000000 |          |  |  |

Registers marked as *Reserved* must not be changed. Writing to those registers may cause permanent damage to the device.

The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up.



# 12 Embedded functions registers description - Bank A

Note:

All modifications of the content of the embedded functions registers have to be performed with the device in power-down mode.

## 12.1 SLV0\_ADD (02h)

I<sup>2</sup>C slave address of the first external sensor (Sensor1) register (r/w).

## Table 240. SLV0\_ADD register

| Slave0<br>add6 | Slave0_<br>add5 | Slave0_<br>add4 | Slave0_<br>add3 | Slave0_<br>add2 | Slave0_<br>add1 | Slave0_<br>add0 | rw_0 |  |
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|--|
|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------|--|

### Table 241. SLV0\_ADD register description

| Slave0_add[6:0] | I <sup>2</sup> C slave address of Sensor1 that can be read by sensor hub.  Default value: 0000000 |
|-----------------|---------------------------------------------------------------------------------------------------|
| rw_0            | Read/write operation on Sensor1. Default value: 0 (0: write operation; 1: read operation)         |

## 12.2 SLV0\_SUBADD (03h)

Address of register on the first external sensor (Sensor1) register (r/w).

### Table 242. SLV0\_SUBADD register

| Slave0_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 243. SLV0\_SUBADD register description

|                 | Address of register on Sensor1 that has to be read/write according to the rw_0 bit |
|-----------------|------------------------------------------------------------------------------------|
| Slaveo_reg[7.0] | value in SLV0_ADD (02h). Default value: 00000000                                   |

# 12.3 SLAVE0\_CONFIG (04h)

First external sensor (Sensor1) configuration and sensor hub settings register (r/w).

## Table 244. SLAVE0\_CONFIG register

| Slave0_<br>rate1 | Slave0_<br>rate0 | Aux_sens<br>on1 | Aux_sens<br>on0 | Src_mode | Slave0_<br>numop2 | Slave0_<br>numop1 | Slave0_<br>numop0 |
|------------------|------------------|-----------------|-----------------|----------|-------------------|-------------------|-------------------|
| Tate             | Talco            | _0111           | _0110           |          | Hamopz            | i ilaiilop i      | патторо           |

### Table 245. SLAVE0\_CONFIG register description

|                    | Decimation of read operation on Sensor1 starting from the sensor hub trigger. Default value: 00                                            |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Clave O retain 101 | (00: no decimation                                                                                                                         |
| Slave0_rate[1:0]   | 01: update every 2 samples                                                                                                                 |
|                    | 10: update every 4 samples                                                                                                                 |
|                    | 11: update every 8 samples)                                                                                                                |
| Aux_sens_on[1:0]   | Number of external sensors to be read by sensor hub. Default value: 00 (00: one sensor 01: two sensors 10: three sensors 11: four sensors) |
| Src_mode           | Source mode conditioned read <sup>(1)</sup> . Default value: 0 (0: source mode read disabled; 1: source mode read enabled)                 |
| Slave0_numop[2:0]  | Number of read operations on Sensor1.                                                                                                      |

Read conditioned by the content of the register at address specified in the DATAWRITE\_SRC\_MODE\_SUB\_SLV0 (0Eh) register. If the content is non-zero, the operation continues with the reading of the address specified in the SLV0\_SUBADD (03h) register, else the operation is interrupted.

## 12.4 SLV1\_ADD (05h)

I<sup>2</sup>C slave address of the second external sensor (Sensor2) register (r/w).

### Table 246. SLV1\_ADD register

| Slave1_ | r 1 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| add6    | add5    | add4    | add3    | add2    | add1    | add0    | '_' |

## Table 247. SLV1\_ADD register description

|             | I <sup>2</sup> C slave address of Sensor2 that can be read by sensor hub. |
|-------------|---------------------------------------------------------------------------|
|             | Default value: 0000000                                                    |
| r 1         | Read operation on Sensor2 enable. Default value: 0                        |
| <u>'-</u> ' | (0: read operation disabled; 1: read operation enabled)                   |

## 12.5 SLV1\_SUBADD (06h)

Address of register on the second external sensor (Sensor2) register (r/w).

## Table 248. SLV1\_SUBADD register

| Slave1_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 249. SLV1\_SUBADD register description

| Slave1 reg[7:0]  | Address of register on Sensor2 that has to be read according to the r_1 bit value |
|------------------|-----------------------------------------------------------------------------------|
| Oldve I_reg[7.0] | in SLV1_ADD (05h). Default value: 00000000                                        |



## 12.6 SLAVE1\_CONFIG (07h)

Second external sensor (Sensor2) configuration register (r/w).

#### Table 250. SLAVE1\_CONFIG register

| Slave1_<br>rate1 | Slave1_<br>rate0 | write_once | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | Slave1_<br>numop2 | Slave1_<br>numop1 | Slave1_<br>numop0 |  |
|------------------|------------------|------------|------------------|------------------|-------------------|-------------------|-------------------|--|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

#### Table 251. SLAVE1\_CONFIG register description

|                   | <u> </u>                                                                                        |
|-------------------|-------------------------------------------------------------------------------------------------|
|                   | Decimation of read operation on Sensor2 starting from the sensor hub trigger. Default value: 00 |
| 014               | (00: no decimation                                                                              |
| Slave1_rate[1:0]  | 01: update every 2 samples                                                                      |
|                   | 10: update every 4 samples                                                                      |
|                   | 11: update every 8 samples)                                                                     |
|                   | Slave 0 write operation is performed only at the first sensor hub cycle. <sup>(1)</sup>         |
| write once        | Default value: 0                                                                                |
| wille_once        | 0: write operation for each sensor hub cycle                                                    |
|                   | 1: write operation only for the first sensor hub cycle                                          |
| Slave1_numop[2:0] | Number of read operations on Sensor2.                                                           |
|                   |                                                                                                 |

<sup>1.</sup> This is effective if the Aux\_sens\_on[1:0] field in SLAVE0\_CONFIG (04h) is set to a value other than 00.

## 12.7 SLV2\_ADD (08h)

I<sup>2</sup>C slave address of the third external sensor (Sensor3) register (r/w).

### Table 252. SLV2\_ADD register

| Slave2_ | r 2 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| add6    | add5    | add4    | add3    | add2    | add1    | add0    | 1_2 |

### Table 253. SLV2\_ADD register description

|      | I <sup>2</sup> C slave address of Sensor3 that can be read by sensor hub.  Default value: 0000000          |
|------|------------------------------------------------------------------------------------------------------------|
| r ') | Read operation on Sensor3 enable. Default value: 0 (0: read operation disabled; 1: read operation enabled) |

## 12.8 SLV2\_SUBADD (09h)

Address of register on the third external sensor (Sensor3) register (r/w).

### Table 254. SLV2\_SUBADD register

| ſ | Slave2_ |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

## Table 255. SLV2\_SUBADD register description

| Slave2_reg[7:0] Address of register on Sensor3 that has to be read according to the r_2 bit value in <i>SLV2_ADD (08h)</i> . Default value: 00000000 | ue |
|------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|------------------------------------------------------------------------------------------------------------------------------------------------------|----|



## 12.9 SLAVE2\_CONFIG (0Ah)

Third external sensor (Sensor3) configuration register (r/w).

### Table 256. SLAVE2\_CONFIG register

|  | 0 <sup>(1)</sup> | Slave2<br>rate0 | 0 <sup>(1)</sup> | 0 <sup>(1)</sup> | Slave2_<br>numop2 | Slave2_<br>numop1 | Slave2_<br>numop0 |
|--|------------------|-----------------|------------------|------------------|-------------------|-------------------|-------------------|
|--|------------------|-----------------|------------------|------------------|-------------------|-------------------|-------------------|

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

## Table 257. SLAVE2\_CONFIG register description

|                   | Decimation of read operation on Sensor3 starting from the sensor hub trigger.  Default value: 00 |
|-------------------|--------------------------------------------------------------------------------------------------|
| Slave2 rate[1:0]  | (00: no decimation                                                                               |
|                   | 01: update every 2 samples                                                                       |
|                   | 10: update every 4 samples                                                                       |
|                   | 11: update every 8 samples)                                                                      |
| Slave2_numop[2:0] | Number of read operations on Sensor3.                                                            |

## 12.10 SLV3\_ADD (0Bh)

I<sup>2</sup>C slave address of the fourth external sensor (Sensor4) register (r/w).

## Table 258. SLV3\_ADD register

| Slave3_ | . 0 |
|---------|---------|---------|---------|---------|---------|---------|-----|
| add6    | add5    | add4    | add3    | add2    | add1    | add0    | I_3 |

## Table 259. SLV3\_ADD register description

| Slave3_add[6:0] | I <sup>2</sup> C slave address of Sensor4 that can be read by the sensor hub.  Default value: 0000000      |
|-----------------|------------------------------------------------------------------------------------------------------------|
| r_3             | Read operation on Sensor4 enable. Default value: 0 (0: read operation disabled; 1: read operation enabled) |

## 12.11 SLV3\_SUBADD (0Ch)

Address of register on the fourth external sensor (Sensor4) register (r/w).

### Table 260. SLV3\_SUBADD register

| Slave3_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| reg7    | reg6    | reg5    | reg4    | reg3    | reg2    | reg1    | reg0    |

### Table 261. SLV3\_SUBADD register description

| Slave3_reg[7:0] | Address of register on Sensor4 that has to be read according to the r_3 bit value |
|-----------------|-----------------------------------------------------------------------------------|
|                 | in SLV3_ADD (0Bh). Default value: 00000000                                        |



## 12.12 SLAVE3\_CONFIG (0Dh)

Fourth external sensor (Sensor4) configuration register (r/w).

### Table 262. SLAVE3\_CONFIG register

| Slave3_ | Slave3_ | n <sup>(1)</sup> | o <sup>(1)</sup> | O <sup>(1)</sup> | Slave3_ | Slave3_ | Slave3_ |
|---------|---------|------------------|------------------|------------------|---------|---------|---------|
| rate1   | rate0   | 0. /             | 0. 7             | 0.7              | numop2  | numop1  | numop0  |

<sup>1.</sup> This bit must be set to '0' for the correct operation of the device.

### Table 263. SLAVE3\_CONFIG register description

| Slave3_rate[1:0]  | Decimation of read operation on Sensor4 starting from the sensor hub trigger. Default value: 00 (00: no decimation 01: update every 2 samples 10: update every 4 samples 11: update every 8 samples) |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slave3_numop[2:0] | Number of read operations on Sensor4.                                                                                                                                                                |

## 12.13 DATAWRITE\_SRC\_MODE\_SUB\_SLV0 (0Eh)

Data to be written into the slave device register (r/w).

### Table 264. DATAWRITE\_SRC\_MODE\_SUB\_SLV0 register

| Slave_ |  |
|--------|--------|--------|--------|--------|--------|--------|--------|--|
| dataw7 | dataw6 | dataw5 | dataw4 | dataw3 | dataw2 | dataw1 | dataw0 |  |

### Table 265. DATAWRITE\_SRC\_MODE\_SUB\_SLV0 register description

|                  | Data to be written into the slave device according to the rw_0 bit in SLV0_ADD |
|------------------|--------------------------------------------------------------------------------|
| Slave_dataw[7:0] | (02h) register or address to be read in source mode.                           |
|                  | Default value: 00000000                                                        |

## 12.14 CONFIG\_PEDO\_THS\_MIN (0Fh)

## Table 266. CONFIG\_PEDO\_THS\_MIN register

## Table 267. CONFIG\_PEDO\_THS\_MIN register description

| PEDO_FS       | Pedometer data elaboration at 4 <i>g</i> .  (0: elaboration of 2 <i>g</i> data;  1: elaboration of 4 <i>g</i> data) |
|---------------|---------------------------------------------------------------------------------------------------------------------|
| ths_min_[4:0] | Minimum threshold to detect a peak. Default is 10h.                                                                 |



## 12.15 SM\_THS (13h)

Significant motion configuration register (r/w).

### Table 268. SM\_THS register

| S | M_THS_ | SM_THS_ |
|---|--------|---------|---------|---------|---------|---------|---------|---------|
|   | 7      | 6       | 5       | 4       | 3       | 2       | 1       | 0       |

### Table 269. SM\_THS register description

| SM_THS[7:0] Significant motion threshold. Default value: 00000110 |  |
|-------------------------------------------------------------------|--|
|-------------------------------------------------------------------|--|

## 12.16 PEDO\_DEB\_REG (14h)

### Table 270. PEDO\_DEB\_REG register

| DEB_  |
|-------|-------|-------|-------|-------|-------|-------|-------|
| TIME4 | TIME3 | TIME2 | TIME1 | TIME0 | STEP2 | STEP1 | STEP0 |

### Table 271. PEDO\_DEB\_REG register description

| DEB_TIME[4:0] | Debounce time. If the time between two consecutive steps is greater than DEB_TIME*80ms, the debouncer is reactivated. Default value: 01101 |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| DEB_STEP[2:0] | Debounce threshold. Minimum number of steps to increment step counter (debounce). Default value: 110                                       |

## 12.17 STEP\_COUNT\_DELTA (15h)

Time period register for step detection on delta time (r/w).

### Table 272. STEP\_COUNT\_DELTA register

| SC_     |
|---------|---------|---------|---------|---------|---------|---------|---------|
| DELTA 7 | DELTA 6 | DELTA 5 | DELTA 4 | DELTA 3 | DELTA 2 | DELTA 1 | DELTA 0 |

### Table 273. STEP\_COUNT\_DELTA register description

| SC_DELTA[7:0] | Time period value <sup>(1)</sup> (1LSB = 1.6 | 384 s) |  |
|---------------|----------------------------------------------|--------|--|

<sup>1.</sup> This value is effective if the TIMER\_EN bit of CTRL10\_C (19h) is set to 1 and the TIMER\_HR bit of WAKE\_UP\_DUR (5Ch) is set to 0.



## 12.18 MAG\_SI\_XX (24h)

Soft-iron matrix correction register (r/w).

### Table 274. MAG\_SI\_XX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| XX_7    | XX_6    | XX_5    | XX_4    | XX_3    | XX_2    | XX_1    | XX_0    |

### Table 275. MAG\_SI\_XX register description

| MAG_SI_XX_[7:0]   Soft-iron correction row1 col1 coefficient <sup>(1)</sup> . Default value: 0000 |
|---------------------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

## 12.19 MAG\_SI\_XY (25h)

Soft-iron matrix correction register (r/w).

#### Table 276. MAG\_SI\_XY register

| ĺ | MAG_SI_ |
|---|---------|---------|---------|---------|---------|---------|---------|---------|
|   | XY_7    | XY_6    | XY_5    | XY_4    | XY_3    | XY_2    | XY_1    | XY_0    |

## Table 277. MAG\_SI\_XY register description

MAG\_SI\_XY\_[7:0] Soft-iron correction row1 col2 coefficient<sup>(1)</sup>. Default value: 00000000

## 12.20 MAG\_SI\_XZ (26h)

Soft-iron matrix correction register (r/w).

#### Table 278. MAG\_SI\_XZ register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| XZ_7    | XZ_6    | XZ_5    | XZ_4    | XZ_3    | XZ_2    | XZ_1    | XZ_0    |

## Table 279. MAG\_SI\_XZ register description

MAG\_SI\_XZ\_[7:0] Soft-iron correction row1 col3 coefficient<sup>(1)</sup>. Default value: 00000000

## 12.21 MAG\_SI\_YX (27h)

Soft-iron matrix correction register (r/w).

#### Table 280. MAG\_SI\_YX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| YX_7    | YX_6    | YX_5    | YX_4    | YX_3    | YX_2    | YX_1    | YX_0    |

#### Table 281. MAG\_SI\_YX register description

<sup>1.</sup> Value is expressed in sign-module format.



<sup>1.</sup> Value is expressed in sign-module format.

<sup>1.</sup> Value is expressed in sign-module format.

## 12.22 MAG\_SI\_YY (28h)

Soft-iron matrix correction register (r/w).

#### Table 282. MAG\_SI\_YY register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| YY_7    | YY_6    | YY_5    | YY_4    | YY_3    | YY_2    | YY_1    | YY_0    |

### Table 283. MAG\_SI\_YY register description

MAG\_SI\_YY\_[7:0] Soft-iron correction row2 col2 coefficient<sup>(1)</sup>. Default value: 00001000

## 12.23 MAG\_SI\_YZ (29h)

Soft-iron matrix correction register (r/w).

### Table 284. MAG\_SI\_YZ register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| YZ_7    | YZ_6    | YZ_5    | YZ_4    | YZ_3    | YZ_2    | YZ_1    | YZ_0    |

## Table 285. MAG\_SI\_YZ register description

| MAG_SI_YZ_[7:0] | Soft-iron correction row2 col3 coefficient <sup>(1)</sup> . Default value: 00000000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

## 12.24 MAG\_SI\_ZX (2Ah)

Soft-iron matrix correction register (r/w).

#### Table 286. MAG SI ZX register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ZX_7    | ZX_6    | ZX_5    | ZX_4    | ZX_3    | ZX_2    | ZX_1    | ZX_0    |

### Table 287. MAG\_SI\_ZX register description

MAG\_SI\_ZX\_[7:0] | Soft-iron correction row3 col1 coefficient<sup>(1)</sup>. Default value: 00000000

## 12.25 MAG\_SI\_ZY (2Bh)

Soft-iron matrix correction register (r/w).

#### Table 288. MAG\_SI\_ZY register

| MAG_SI_ |
|---------|---------|---------|---------|---------|---------|---------|---------|
| ZY_7    | ZY_6    | ZY_5    | ZY_4    | ZY_3    | ZY_2    | ZY_1    | ZY_0    |

### Table 289. MAG\_SI\_ZY register description

| MAG_SI_ZY_[7:0] | Soft-iron correction row3 col2 coefficient <sup>(1)</sup> . Default value: 00000000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

577

<sup>1.</sup> Value is expressed in sign-module format.

<sup>1.</sup> Value is expressed in sign-module format.

## 12.26 MAG\_SI\_ZZ (2Ch)

Soft-iron matrix correction register (r/w).

#### Table 290. MAG\_SI\_ZZ register

| MAG_S | I_ MAG_SI_ | MAG_SI_ | MAG_SI_ | MAG_SI_ | MAG_SI_ | MAG_SI_      | MAG_SI_ |
|-------|------------|---------|---------|---------|---------|--------------|---------|
| ZZ_7  | ZZ_6       | ZZ_5    | ZZ_4    | ZZ_3    | ZZ_2    | <i>ZZ</i> _1 | ZZ_0    |

### Table 291. MAG\_SI\_ZZ register description

| MAG_SI_ZZ_[7:0] | Soft-iron correction row3 col3 coefficient <sup>(1)</sup> . Default value: 00001000 |
|-----------------|-------------------------------------------------------------------------------------|
|-----------------|-------------------------------------------------------------------------------------|

<sup>1.</sup> Value is expressed in sign-module format.

## 12.27 MAG OFFX L (2Dh)

Offset for X-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 292. MAG\_OFFX\_L register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| X_L_7   | X_L_6   | X_L_5   | X_L_4   | X_L_3   | X_L_2   | X_L_1   | X_L_0   |

### Table 293. MAG\_OFFX\_L register description

MAG\_OFFX\_L\_[7:0] Offset for X-axis hard-iron compensation. Default value: 00000000

## 12.28 MAG\_OFFX\_H (2Eh)

Offset for X-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 294. MAG\_OFFX\_H register

| MA | G_OFF | MAG_OFF |
|----|-------|---------|---------|---------|---------|---------|---------|---------|
| X  | (_H_7 | X_H_6   | X_H_5   | X_H_4   | X_H_3   | X_H_2   | X_H_1   | X_H_0   |

### Table 295. MAG\_OFFX\_H register description

MAG\_OFFX\_H\_[7:0] Offset for X-axis hard-iron compensation. Default value: 00000000

## 12.29 MAG\_OFFY\_L (2Fh)

Offset for Y-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 296. MAG\_OFFY\_L register

| MAG_OFF | ĺ |
|---------|---------|---------|---------|---------|---------|---------|---------|---|
| Y_L_7   | Y_L_6   | Y_L_5   | Y_L_4   | Y_L_3   | Y_L_2   | Y_L_1   | Y_L_0   |   |

#### Table 297. MAG\_OFFY\_L register description

MAG\_OFFY\_L\_[7:0] Offset for Y-axis hard-iron compensation. Default value: 00000000



## 12.30 MAG\_OFFY\_H (30h)

Offset for Y-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

## Table 298. MAG\_OFFY\_H register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| Y_H_7   | Y_H_6   | Y_H_5   | Y_H_4   | Y_H_3   | Y_H_2   | Y_H_1   | Y_H_0   |

#### Table 299. MAG\_OFFY\_H register description

MAG\_OFFY\_H\_[7:0] Offset for Y-axis hard-iron compensation. Default value: 00000000

## 12.31 MAG\_OFFZ\_L (31h)

Offset for Z-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 300. MAG\_OFFZ\_L register

| MAG_OFF | l |
|---------|---------|---------|---------|---------|---------|---------|---------|---|
| Z_L_7   | Z_L_6   | Z_L_5   | Z_L_4   | Z_L_3   | Z_L_2   | Z_L_1   | Z_L_0   |   |

#### Table 301. MAG\_OFFZ\_L register description

MAG\_OFFZ\_L\_[7:0] Offset for Z-axis hard-iron compensation. Default value: 00000000

## 12.32 MAG\_OFFZ\_H (32h)

Offset for Z-axis hard-iron compensation register (r/w). The value is expressed as a 16-bit word in two's complement.

#### Table 302. MAG\_OFFZ\_H register

| MAG_OFF |
|---------|---------|---------|---------|---------|---------|---------|---------|
| Z_H_7   | Z_H_6   | Z_H_5   | Z_H_4   | Z_H_3   | Z_H_2   | Z_H_1   | Z_H_0   |

## Table 303. MAG\_OFFZ\_H register description

MAG OFFZ H [7:0] Offset for Z-axis hard-iron compensation. Default value: 00000000

# 13 Embedded functions registers description - Bank B

## 13.1 A\_WRIST\_TILT\_LAT (50h)

Absolute Wrist Tilt latency register (r/w).

### Table 304. A\_WRIST\_TILT\_LAT register

| WRIST_ |     | WRIST  | TILT |
|--------|-----|--------|------|--------|------|--------|------|--------|------|--------|------|--------|------|--------|------|
| _ TIME | ER7 | _ TIME | ER6  | _ TIME | ER5  | _ TIMI | ER4  | _ TIME | ER3  | _ TIMI | ER2  | _ TIMI | ER1  | _ TIME | ER0  |

## Table 305. A\_WRIST\_TILT\_LAT register description

| WRIST_TILT_TIMER[7:0] | Absolute wrist tilt latency parameters. 1 LSB = 40 ms. Default value: 0Fh (600 ms) |
|-----------------------|------------------------------------------------------------------------------------|
|-----------------------|------------------------------------------------------------------------------------|

## 13.2 A\_WRIST\_TILT\_THS (54h)

Absolute Wrist Tilt threshold register (r/w).

#### Table 306. A\_WRIST\_TILT\_THS register

| WRIST_    |
|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| TILT_THS7 | TILT_THS6 | TILT_THS5 | TILT_THS4 | TILT_THS3 | TILT_THS2 | TILT_THS1 | TILT_THS0 |

### Table 307. A\_WRIST\_TILT\_THS register description

| I WRIST THE THST/TH | Absolute wrist tilt threshold parameters. 1 LSB = 15.625 mg. |
|---------------------|--------------------------------------------------------------|
|                     | Default value: 20h (500 mg)                                  |

## 13.3 A\_WRIST\_TILT\_Mask (59h)

Absolute Wrist Tilt mask register (r/w).

#### Table 308. A\_WRIST\_TILT\_Mask register

| WRIST_TILT_ | WRIST_TILT_ | WRIST_TILT_ | WRIST_TILT_ | WRIST_TILT_ | WRIST_TILT_ | _ | _ |
|-------------|-------------|-------------|-------------|-------------|-------------|---|---|
| MASK_Xpos   | MASK_Xneg   | MASK_Ypos   | MASK_Yneg   | MASK_Zpos   | MASK_Zneg   | 0 | 0 |

## Table 309. A\_WRIST\_TILT\_Mask register description

| WRIST_TILT_MASK_ Xpos | Absolute wrist tilt positive X-axis enable. Default value: 1 (0: disable; 1: enable) |
|-----------------------|--------------------------------------------------------------------------------------|
| WRIST_TILT_MASK_ Xneg | Absolute wrist tilt negative X-axis enable. Default value: 1 (0: disable; 1: enable) |
| WRIST_TILT_MASK_ Ypos | Absolute wrist tilt positive Y-axis enable. Default value: 0 (0: disable; 1: enable) |
| WRIST_TILT_MASK_ Yneg | Absolute wrist tilt negative Y-axis enable. Default value: 0 (0: disable; 1: enable) |
| WRIST_TILT_MASK_ Zpos | Absolute wrist tilt positive Z-axis enable. Default value: 0 (0: disable; 1: enable) |
| WRIST_TILT_MASK_ Zneg | Absolute wrist tilt negative Z-axis enable. Default value:0 (0: disable; 1: enable)  |



Soldering information LSM6DSM

# 14 Soldering information

The LGA package is compliant with the ECOPACK®, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020.

Land pattern and soldering recommendations are available at <a href="www.st.com/mems">www.st.com/mems</a>.



LSM6DSM Package information

# 15 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 15.1 LGA-14L package information

Figure 23. LGA-14L 2.5x3x0.86 mm package outline and mechanical data



Package information LSM6DSM

## 15.2 LGA-14 packing information

Во

3.30

1.00

5.50

+/- 0.05

+/- 0.10

+/- 0.05 +/- 0.10

+/- 0.30

Forming format : Press form - 17-B

Required length: 170 meter / 22B3 reel

Figure 24. Carrier tape information for LGA-14 package



Measured from centreline of sprocket hat to cantreline of pocket. Cumulative tolerance of 10 sprocket holes is ± 0.20. Measured from centreline of sprocket hole to centreline of pocket. Other material available.

ALL DIMENSIONS IN MILLIMETRES UNLESS OTHERWISE STATED.

(II)

(111)

SECTION X-X





Figure 26. Reel information for carrier tape of LGA-14 package

Table 310. Reel dimensions for carrier tape of LGA-14 package

| Reel dimensions (mm) |            |  |  |
|----------------------|------------|--|--|
| A (max)              | 330        |  |  |
| B (min)              | 1.5        |  |  |
| С                    | 13 ±0.25   |  |  |
| D (min)              | 20.2       |  |  |
| N (min)              | 60         |  |  |
| G                    | 12.4 +2/-0 |  |  |
| T (max)              | 18.4       |  |  |

Revision history LSM6DSM

# 16 Revision history

124/126

Table 311. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Feb-2016 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12-Feb-2016 | 2        | Updated Table 3: Mechanical characteristics Updated Table 19: Registers address map Updated Table 68: Gyroscope LPF1 bandwidth selection Updated Register description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 11-Apr-2016 | 3        | Updated Features, Applications, Description and Overview Updated Figure 2: LSM6DSM connection modes Updated Section 3.1: Pin connections Updated Section 5.4.1: Block diagrams of the gyroscope filters Updated Figure 9: Accelerometer composite filter (for Modes 1/2 and Mode 3*) Updated Figure 10: Accelerometer composite filter (Mode 4 only*) Updated Notes below Figure 9 and Figure 10 Updated Section 7.3: LSM6DSM electrical connections in Mode 3 and Mode 4 Updated Section 8: Auxiliary SPI configurations, adding subsections Updated Table 19: Registers address map Added write_once bit to SLAVE1_CONFIG (07h) Updated DRDY_PULSE_CFG (0Bh) Updated Table 72: CTRL8_XL register description Added WRIST_TILT_EN bit to CTRL10_C (19h) Added FUNC_SRC2 (54h) Updated WRIST_TILT_IA (55h) Updated CTRL1_OIS (70h) |
| 27-Sep-2016 | 4        | Document status updated to production data  Updated LA_SoDr, G_SoDr, LA_OffDr, G_OffDr and added sensitivity tolerance to  Table 3: Mechanical characteristics  Added Table 18: Internal pin status  Updated Figure 5: Block diagram of filters  Added XLDA bit to STATUS_REG/STATUS_SPIAux (1Eh)  Updated description of bits MODE4_EN and OIS_EN_SPI2 in Table 221: CTRL1_OIS register description  Updated Table 227: CTRL3_OIS register description                                                                                                                                                                                                                                                                                                                                                                            |

LSM6DSM Revision history

Table 311. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 28-Oct-2016 | 5        | Updated Section 2: Embedded low-power features  Added Section 2.2: Absolute wrist tilt  Added footnote 14 concerning accelerometer self-test to Table 3  Updated Vdd_IO in Table 4: Electrical characteristics  Updated Figure 13 and Figure 15  Updated SCx pin for Mode 3 / Mode 4 function in Table 19: Internal pin status  Updated FUNC_CFG_ACCESS (01h)  Added WRIST_TILT_IA (55h)  Removed footnote from Table 187: TAP_CFG register description  Separated embedded registers into Section 12: Embedded functions registers description - Bank A (02h through 32h) and Section 13: Embedded functions registers description - Bank B (50h through 59h)  Added A_WRIST_TILT_LAT (50h), A_WRIST_TILT_THS (54h), and A_WRIST_TILT_Mask (59h)  Minor textual updates |
| 03-May-2017 | 6        | Updated Section 4.4.2: I <sup>2</sup> C - inter-IC control interface (added Table 8: I <sup>2</sup> C master timing values)  Updated Figure 13 and Figure 15  Updated footnotes 1 and 2 of Table 20: Registers address map  Updated description of SW_RESET bit in Table 58: CTRL3_C register description  Updated bit 0 in CTRL1_XL (10h)  Updated description of INT_OIS (6Fh), CTRL1_OIS (70h), CTRL2_OIS (71h) and CTRL3_OIS (72h)  Updated description of X_OFS_USR (73h), Y_OFS_USR (74h), Z_OFS_USR (75h)  Minor textual updates                                                                                                                                                                                                                                  |

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics – All rights reserved

