# EE533\_Lab7\_Report

# 1. Find what Instruction We Need to Implement

1.1 ARM C/C++ Cross-complier Installation





1.2 Assembly Code for Bubble Sort

sort.c

sort.s

```
.cpu arm7tdmi
.arch armv4t
.fpu softvfp
.eabi_attribute 20, 1
.eabi_attribute 21, 1
.eabi_attribute 23, 3
.eabi_attribute 24, 1
.eabi_attribute 25, 1
.eabi_attribute 26, 1
.eabi_attribute 30, 6
.eabi_attribute 34, 0
.eabi_attribute 18, 4
.file "sort.c"
```

```
.text
    .section
               .rodata
    .align 2
.LC0:
            323
    .word
    .word
            123
    .word
            -455
    .word
            2
    .word
            98
           125
    .word
    .word
            10
    .word
            65
            -56
    .word
    .word
    .text
    .align 2
    .global main
    .syntax unified
    .arm
    .type main, %function
main:
    @ Function supports interworking.
    @ args = 0, pretend = 0, frame = 56
    @ frame_needed = 1, uses_anonymous_args = 0
    push
          {fp, lr}
    add fp, sp, #4
    sub sp, sp, #56
    ldr r3, .L8
    sub ip, fp, #56
    mov lr, r3
    ldmia
           lr!, {r0, r1, r2, r3}
    stmia ip!, {r0, r1, r2, r3}
    ldmia lr!, {r0, r1, r2, r3}
    stmia ip!, {r0, r1, r2, r3}
    ldm lr, {r0, r1}
    stm ip, {r0, r1}
    mov r3, #0
    str r3, [fp, #-8]
      .L2
.L6:
    ldr r3, [fp, #-8]
    add r3, r3, #1
    str r3, [fp, #-12]
        .L3
.L5:
    ldr r3, [fp, #-12]
    lsl r3, r3, #2
    sub r3, r3, #4
    add r3, r3, fp
    ldr r2, [r3, #-52]
    ldr r3, [fp, #-8]
    lsl r3, r3, #2
    sub r3, r3, #4
    add r3, r3, fp
```

```
ldr r3, [r3, #-52]
   cmp r2, r3
   bge .L4
   ldr r3, [fp, #-12]
   lsl r3, r3, #2
   sub r3, r3, #4
   add r3, r3, fp
   ldr r3, [r3, #-52]
   str r3, [fp, #-16]
   ldr r3, [fp, #-8]
   lsl r3, r3, #2
   sub r3, r3, #4
   add r3, r3, fp
   ldr r2, [r3, #-52]
   ldr r3, [fp, #-12]
   lsl r3, r3, #2
   sub r3, r3, #4
   add r3, r3, fp
   str r2, [r3, #-52]
   ldr r3, [fp, #-8]
   lsl r3, r3, #2
   sub r3, r3, #4
   add r3, r3, fp
   ldr r2, [fp, #-16]
   str r2, [r3, #-52]
.L4:
   ldr r3, [fp, #-12]
   add r3, r3, #1
   str r3, [fp, #-12]
.L3:
   ldr r3, [fp, #-12]
   cmp r3, #9
   ble .L5
   ldr r3, [fp, #-8]
   add r3, r3, #1
   str r3, [fp, #-8]
.L2:
   ldr r3, [fp, #-8]
   cmp r3, #9
   ble .L6
   mov r3, #0
   mov r0, r3
   sub sp, fp, #4
   @ sp needed
   pop {fp, lr}
   bx lr
.L9:
    .align 2
.L8:
    .word
            .LC0
            main, .-main
    .size
    .ident "GCC: (Arm GNU Toolchain 14.2.Rel1 (Build arm-14.52)) 14.2.1 20241119"
```

# 1.3 List of instruction needs to be implemented

# 1.3.1 Extraction of types of Instructions contained in the Bubble Sort Assembly Code

| Instruction | Explaniation                                    | Reference                                                                                                                                        |
|-------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| add         | Add                                             | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/general-data-processing-instructions/addadcsubsbcand-rsb         |
| sub         | Subtract                                        | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/general-data-processing-instructions/addadcsubsbcand-rsb         |
| mov         | Move                                            | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/general-data-processing-instructions/mov-and-mvn                 |
| ldm         | Load Multiple<br>registers,<br>increment after  | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldm-and-stm                           |
| ldmia       | LDMIA is a<br>synonym for<br>LDM                | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldm-and-stm                           |
| stm         | Store Multiple<br>registers,<br>increment after | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldm-and-stm                           |
| stmia       | STMIA is a<br>synonym for<br>STM                | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldm-and-stm                           |
| ldr         | Load Register<br>with word                      | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldr-and-strregister-offset            |
| str         | Store Register<br>word                          | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/ldr-and-strregister-offset            |
| Isl         | Logical Shift<br>Left                           | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/general-data-processing-instructions/asrlsllsrrorand-rrx?lang=en |
| cmp         | Compare                                         | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/general-data-processing-instructions/cmp-and-cmn                 |
| push        | Push registers<br>onto stack                    | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/push-and-pop                          |
| pop         | Pop registers<br>from stack                     | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/memory-access-instructions/push-and-pop                          |

| Instruction | Explaniation                          | Reference                                                                                                                                                           |  |  |
|-------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| b           | Branch                                | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/branch-and-control-instructions/bblbxand-blx                                        |  |  |
| bge         | Branch if<br>greater than or<br>equal | https://developer.arm.com/documentation/100076/0100/A64-<br>Instruction-Set-Reference/A64-General-Instructions/B-cond/Condition-<br>code-suffixes-and-related-flags |  |  |
| ble         | Branch if less or<br>equal            | https://developer.arm.com/documentation/100076/0100/A64-<br>Instruction-Set-Reference/A64-General-Instructions/B-cond/Condition-<br>code-suffixes-and-related-flags |  |  |
| bx          | Indirect branch                       | https://developer.arm.com/documentation/dui0552/a/the-cortex-m3-instruction-set/branch-and-control-instructions/bblbxand-blx                                        |  |  |

# 1.3.2 Instruction Format Definition

• Instruction Format definition

| OP_CODE      | Rs           | Rt           | Rd           | Shift       | Funct      |
|--------------|--------------|--------------|--------------|-------------|------------|
| I_MEM[31:26] | I_MEM[25:21] | I_MEM[20:16] | I_MEM[15:11] | I_MEM[10:6] | I_MEM[5:0] |

• OP\_Code look up table

| Instruction | OP_Code | Description                               |  |
|-------------|---------|-------------------------------------------|--|
| add         | 000000  | Add                                       |  |
| sub         | 000001  | Subtract                                  |  |
| mov         | 000010  | Move                                      |  |
| ldr         | 000011  | Load Register with word                   |  |
| str         | 000100  | Store Register word                       |  |
| ldm         | 000101  | Load Multiple registers, increment after  |  |
| stm         | 000110  | Store Multiple registers, increment after |  |
| Idmia       | 000111  | LDMIA is a synonym for LDM                |  |
| stmia       | 001000  | STMIA is a synonym for STM                |  |
| Isl         | 001001  | Logical Shift Left                        |  |
| cmp         | 001010  | Compare                                   |  |
| push        | 001011  | Push registers onto stack                 |  |
| рор         | 001100  | Pop registers from stack                  |  |
| b           | 001101  | Branch                                    |  |
|             |         |                                           |  |

| Instruction | OP_Code | Description                     |
|-------------|---------|---------------------------------|
| bge         | 001110  | Branch if greater than or equal |
| ble         | 001111  | Branch if less or equal         |
| bx          | 010000  | Indirect branchs                |

### 1.3.3 Special Registers in ARM ISA

| Register Name | <b>Actual Register Location</b> | Description           |  |
|---------------|---------------------------------|-----------------------|--|
| FP            | R11                             | Frame Pointer         |  |
| IP            | R12                             | Intra Procedural Call |  |
| SP            | R13                             | Stack Pointer         |  |
| LR            | R14                             | Link Register         |  |

# 2. Pipelined Processor on NetFPGA

## 2.1 ARM Instruction Generated

```
.data
array: .dword 323, 123, -455, 2, 98, 125, 10, 65, -56, 0
       .dword 10
N:
.text
.global _start
start:
   ldr r4, =array @ r4 = base address of array
   ldr r5, =N
                    @ r5 = address of N
   ldr r5, [r5]
                   @ r5 = N (size of array)
   sub r5, r5, #1
                    @ r5 = N-1 (outer loop limit)
outer_loop:
                    @ i = 0
   mov r6, #0
inner_loop:
   sub r7, r6, r5 @ if i >= N-1, exit inner loop
   bge outer_continue
   @ Load array[i] and array[i+1]
   mov r8, r6, LSL #2 @ r8 = i * 4 (word offset)
   ldr r11, [r9, #4] @ r11 = array[i+1]
   sub r12, r10, r11  @ r12 = array[i] - array[i+1]
   ble no_swap
                     @ If array[i] <= array[i+1], no swap
   str r11, [r9] @ array[i] = array[i+1]
```

# Assembly Code

```
#0 ldr r4, =array
#1 ldr r5, =N
#2 ldr r5, [r5]
#3 sub r5, r5, #1
                      @ outer_continue
#4 mov r6, #0
                      @ outer_loop
#5 mov r8, r6
#6 lsl r8, r8, #2
#7 add r9, r4, r8
#8 ldr r10, [r9]
#9 ldr r11, [r9, #8]
#10 sub r12, r10, r11
#11 ble no_swap
#12 str r11, [r9]
#13 str r10, [r9, #8]
#14 add r6, r6, #1
                        @ no swap
#15 sub r7, r6, r5
                        @ inner_loop
#16 bge outer continue
#17 b inner_loop
#18 b end
                         @ end
```

## • Machine Code

# 3. 5-Stage Pipeline Elements

# 3.1 IF Stage

### 3.1.1 PC

Verilog

```
"timescale 1ns / 1ps

module PC
(
    input clk,
    input rst,
    input [63:0] PC_next,

    output reg [63:0] PC
);

always @(posedge clk) begin
    if (rst)
        PC <= 64'b0;
    else
        PC <= PC_next;
    end

endmodule</pre>
```

```
//
// Create Date: 15:17:32 03/01/2025
// Design Name: PC
// Module Name: E:/Documents and Settings/student/EE533_Lab7/PC_tb.v
// Project Name: EE533 Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: PC
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module PC_tb;
   // Inputs
   reg clk;
   reg rst;
   reg [63:0] PC_next;
   // Outputs
   wire [63:0] PC;
   // Instantiate the Unit Under Test (UUT)
   PC uut (
       .clk(clk),
       .rst(rst),
       .PC_next(PC_next),
       .PC(PC)
   );
   always #50 clk = ~clk;
   initial begin
       // Initialize Inputs
       clk = 1;
       rst = 1;
       PC next = 0;
       // Wait 100 ns for global reset to finish
       #100;
       rst = 0;
       // Add stimulus here
       @(posedge clk);
       PC_next = 64'd1;
       @(posedge clk);
```

```
PC_next = 64'd2;

@(posedge clk);
PC_next = 64'd3;

@(posedge clk);
PC_next = 64'd4;

@(posedge clk);
$stop;

end
endmodule
```

Waveform

**屋**屏幕截图 2025-03-01 152033

### 3.1.2 PC+1

Verilog

```
`timescale 1ns / 1ps

module PC_plus_1
(
    input [63:0] PC,
    input [63:0] ONE,

    output [63:0] PC_next
);

assign PC_next = PC + ONE;
endmodule
```

• Testbench

```
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: PC_plus_1
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module PC_plus_1_tb;
   // Inputs
   reg [63:0] PC;
   reg [63:0] ONE;
   // Outputs
   wire [63:0] PC_next;
   // Instantiate the Unit Under Test (UUT)
   PC_plus_1 uut (
       .PC(PC),
       .ONE(ONE),
       .PC_next(PC_next)
   );
   initial begin
       // Initialize Inputs
       PC = 0;
       ONE = 1;
       // Wait 100 ns for global reset to finish
       #100;
       // Add stimulus here
       #100;
       PC = 1;
       #100;
       PC = 2;
       #100;
       PC = 3;
       #100;
       $stop;
   end
endmodule
```

Waveform



# 3.1.3 PC MUX

Verilog

```
`timescale 1ns / 1ps

module PC_MUX
(
    input [63:0] PC_next_in,
    input [63:0] BTA,
    input PC_ctrl,

    output [63:0] PC_next_out
);

assign PC_next_out = PC_ctrl == 1? BTA : PC_next_in;
endmodule
```

```
// Company:
// Engineer:
//
// Create Date: 15:26:36 03/01/2025
// Design Name: PC_MUX
// Module Name: E:/Documents and Settings/student/EE533_Lab7/PC_MUX_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: PC_MUX
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module PC_MUX_tb;
   // Inputs
   reg [63:0] PC_next_in;
   reg [63:0] BTA;
   reg PC_ctrl;
   // Outputs
   wire [63:0] PC_next_out;
   // Instantiate the Unit Under Test (UUT)
   PC MUX uut (
       .PC_next_in(PC_next_in),
       .BTA(BTA),
       .PC_ctrl(PC_ctrl),
       .PC_next_out(PC_next_out)
   );
   initial begin
       // Initialize Inputs
       PC next in = 0;
       BTA = 0;
       PC ctrl = 0;
       // Wait 100 ns for global reset to finish
       #100;
       // Add stimulus here
       #100;
       PC_next_in = 1;
       BTA = 3;
       PC_ctrl = 0;
```

```
#100;
        PC_next_in = 1;
        BTA = 3;
        PC_ctrl = 1;
        #100;
        PC_next_in = 6;
        BTA = 9;
        PC_ctrl = 0;
        #100;
        PC_next_in = 2;
        BTA = 3;
        PC_ctrl = 1;
        #100;
        $stop;
   end
endmodule
```

#### Waveform



# 3.1.4 I\_MEM

• Vector File

```
memory_initialization_radix=16;
memory_initialization_vector=
08010009,
00000000,
00000000,
14220018,
00000000,
04430001,
00000000,
00000000,
18230015,
00000000,
0C440000,
0C650000,
00000000,
00000000,
1CA40012,
00000000,
10640000,
10450000,
04630001,
20000006,
00000000,
04420001,
20000001,
00000000,
20000018;
```

# • Memory Initialization File

```
1110100100101101010010000000000000
1110001010001101101100000000000100
11100010010011011101000000111000
11100101100111110011000100000100
111000100100101111000000000111000
11100001101000001110000000000011
1110100010111111000000000000001111
1110100010101100000000000000001111
11101000101111110000000000000001111
111010001010110000000000000001111
111010001001111000000000000000011
111010001000110000000000000000011
11100011101000000011000000000000
111001010000101100110000000001000
11101010000000000000000000000101110
111001010001101100110000000001000
111000101000001100110000000000001
111001010000101100110000000001100
11101010000000000000000000000100100
11100101000110110011000000001100
11100001101000000011000100000011
```

# 3.2 ID Stage

### 3.2.1 RegFlle

Verilog

```
`timescale 1ns / 1ps
module RF
    input clk,
    input rst,
    input wena,
    input [63:0] wdata,
    input [2:0] waddr,
    input [2:0] r0addr,
    input [2:0] rladdr,
    output reg [63:0] r0data,
    output reg [63:0] r1data
);
    reg [63:0] RF [7:0];
    integer i;
    always @(posedge clk) begin
        if (rst == 1)
        begin
            for (i = 0; i < 8; i = i + 1) begin
                RF[i] <= 64'b0;
            end
        end
        else if (wena == 1)
        begin
            RF[waddr] <= wdata;</pre>
        end
    end
    always @(*) begin
        r0data = ((waddr == r0addr) && wena) ? RF[waddr] : RF[r0addr];
        r1data = ((waddr == r1addr) && wena) ? RF[waddr] : RF[r1addr];
    end
```

```
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 15:53:18 03/01/2025
// Design Name: RF
// Module Name: E:/Documents and Settings/student/EE533_Lab7/RF_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: RF
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module RF_tb;
   // Inputs
   reg clk;
   reg rst;
   reg wena;
   reg [63:0] wdata;
   reg [2:0] waddr;
   reg [2:0] r0addr;
   reg [2:0] r1addr;
   // Outputs
   wire [63:0] r0data;
   wire [63:0] r1data;
   // Instantiate the Unit Under Test (UUT)
   RF uut (
      .clk(clk),
      .rst(rst),
      .wena(wena),
      .wdata(wdata),
      .waddr(waddr),
      .r0addr(r0addr),
```

```
.rladdr(rladdr),
    .r0data(r0data),
    .r1data(r1data)
);
always \#50 clk = \simclk;
initial begin
    // Initialize Inputs
    clk = 1;
    rst = 1;
   wena = ∅;
   wdata = 0;
   waddr = 0;
    r0addr = 0;
    r1addr = 0;
    // Wait 100 ns for global reset to finish
    rst = 0;
    // Add stimulus here
   wena = 1;
   waddr = 3'd1;
   wdata = 64'd17;
    r0addr = 3'b000;
    r1addr = 3'b001;
    #100;
    wena = 1;
    waddr = 3'd2;
    wdata = 64'd85;
    r0addr = 3'd1;
    r1addr = 3'd1;
    #100;
    wena = ∅;
    waddr = 3'd2;
    wdata = 64'd17;
    r0addr = 3'd2;
    r1addr = 3'd3;
    #100;
    wena = 1;
    waddr = 3'd3;
    wdata = 64'd17;
    r0addr = 3'd0;
    r1addr = 3'd2;
    #100;
    wena = 1;
    waddr = 3'd4;
    wdata = 64'd7;
    r0addr = 3'd2;
```

```
r1addr = 3'd3;
        #100;
        wena = 1;
        waddr = 3'd5;
        wdata = 64'd14;
        r0addr = 3'd4;
        r1addr = 3'd3;
        #100;
        wena = 1;
        waddr = 3'd6;
        wdata = 64'd9;
        r0addr = 3'd1;
        r1addr = 3'd4;
        #100;
        wena = 1;
        waddr = 3'd7;
        wdata = 64'd31;
        r0addr = 3'd5;
        r1addr = 3'd6;
        #100;
        $stop;
   end
endmodule
```

#### Waveform



#### 3.2.2 Control Unit

Verilog

```
`timescale 1ns / 1ps
module Control_Unit
    input [5:0] OP_CODE,
    output NOOP_ID,
    output ADDI_ID,
    output MOVI_ID,
    output LW_ID,
    output SW_ID,
    output BEQ_ID,
    output BGT_ID,
    output BLT_ID,
    output J_ID,
    output [3:0] ALU_OP_ID,
    output WME ID,
    output WRE_ID
);
    assign NOOP_ID = (OP_CODE == 6'd0) ? 1 : 0;
    assign ADDI_ID = (OP_CODE == 6'd1) ? 1 : 0;
    assign MOVI_ID = (OP_CODE == 6'd2) ? 1 : 0;
    assign LW_ID = (OP\_CODE == 6'd3) ? 1 : 0;
    assign SW_ID = (OP_CODE == 6'd4) ? 1 : 0;
    assign BEQ_ID = (OP\_CODE == 6'd5) ? 1 : 0;
    assign BGT ID = (OP CODE == 6'd6) ? 1 : 0;
    assign BLT ID = (OP CODE == 6'd7) ? 1 : 0;
    assign J_ID = (OP_CODE == 6'd8) ? 1 : 0;
    assign ALU_OP_ID = ((OP_CODE == 6'd0) || (OP_CODE == 6'd1) || (OP_CODE == 6'd1) ||
6'd3) || (OP_CODE == 6'd4)) ? 4'd0 : 4'd1;
    assign WME_ID = (OP\_CODE == 6'd4) ? 1 : 0;
    assign WRE_ID = ((OP\_CODE == 6'd1) || (OP\_CODE == 6'd2) || (OP\_CODE == 6'd3))
? 1 : 0;
endmodule
```

```
//
// Create Date: 16:16:45 03/01/2025
// Design Name: Control_Unit
// Module Name: E:/Documents and Settings/student/EE533_Lab7/Control_Unit_tb.v
// Project Name: EE533 Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: Control_Unit
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module Control_Unit_tb;
   // Inputs
   reg [5:0] OP_CODE;
   // Outputs
   wire NOOP_ID;
   wire ADDI_ID;
   wire MOVI_ID;
   wire LW_ID;
   wire SW_ID;
   wire BEO ID;
   wire BGT ID;
   wire BLT_ID;
   wire J_ID;
   wire [3:0] ALU_OP_ID;
   wire WME_ID;
   wire WRE_ID;
   // Instantiate the Unit Under Test (UUT)
   Control_Unit uut (
       .OP CODE(OP CODE),
       .NOOP ID(NOOP ID),
       .ADDI_ID(ADDI_ID),
       .MOVI ID(MOVI ID),
       .LW_ID(LW_ID),
       .SW_ID(SW_ID),
       .BEQ_ID(BEQ_ID),
       .BGT_ID(BGT_ID),
       .BLT_ID(BLT_ID),
       .J_ID(J_ID),
       .ALU_OP_ID(ALU_OP_ID),
       .WME_ID(WME_ID),
       .WRE_ID(WRE_ID)
   );
```

```
initial begin
        // Initialize Inputs
        OP\_CODE = 0;
        // Wait 100 ns for global reset to finish
        #100;
        // Add stimulus here
        #100;
        OP\_CODE = 0;
        #100;
        OP\_CODE = 1;
        #100;
        OP\_CODE = 2;
        #100;
        OP\_CODE = 3;
        #100;
        OP\_CODE = 4;
        #100;
        OP\_CODE = 5;
        #100;
        OP\_CODE = 6;
        #100;
        OP\_CODE = 7;
        #100;
        OP\_CODE = 8;
        #100;
        $stop;
    end
endmodule
```

Waveform



### 3.2.3 Branch\_Detection\_Unit

Verilog

```
`timescale 1ns / 1ps
module Branch_Detection_Unit
    input [63:0] rs_data,
    input [63:0] rt_data,
    input BEQ_ID,
    input BGT_ID,
    input BLT_ID,
    input J_ID,
    output PC_ctrl
);
    assign PC_ctrl =
        ((BEQ_ID == 1) && (rt_data == rs_data)) ||
        ((BGT_ID == 1) && (rt_data > rs_data)) ||
        ((BLT_ID == 1) && (rt_data < rs_data)) ||
        (J_ID == 1)
        ? 1 : 0;
endmodule
```

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 16:29:58 03/01/2025
// Design Name: Branch_Detection_Unit
// Module Name: E:/Documents and
Settings/student/EE533_Lab7/Branch_Detection_Unit_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: Branch_Detection_Unit
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Branch_Detection_Unit_tb;
   // Inputs
   reg [63:0] rs_data;
   reg [63:0] rt_data;
   reg BEQ_ID;
   reg BGT ID;
   reg BLT_ID;
   reg J_ID;
   // Outputs
   wire PC_ctrl;
   // Instantiate the Unit Under Test (UUT)
   Branch_Detection_Unit uut (
      .rs_data(rs_data),
      .rt_data(rt_data),
      .BEQ_ID(BEQ_ID),
      .BGT_ID(BGT_ID),
      .BLT_ID(BLT_ID),
      .J_ID(J_ID),
      .PC_ctrl(PC_ctrl)
   );
   initial begin
      // Initialize Inputs
      rt data = 64'd1;
```

```
rs_data = 64'd0;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 0;
J_ID = 0;
// Wait 100 ns for global reset to finish
#100;
// Add stimulus here
#100;
rt_data = 64'd1;
rs_data = 64'd0;
BEQ_ID = 1;
BGT_ID = 0;
BLT_ID = 0;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd1;
BEQ_ID = 1;
BGT_ID = 0;
BLT_ID = 0;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd2;
BEQ_ID = 1;
BGT ID = 0;
BLT_ID = 0;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd0;
BEQ_ID = 0;
BGT_ID = 1;
BLT_ID = 0;
J ID = 0;
#100;
rt data = 64'd1;
rs_data = 64'd1;
BEQ_ID = 0;
BGT_ID = 1;
BLT_ID = 0;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd2;
BEQ_ID = 0;
```

```
BGT_ID = 1;
BLT_ID = 0;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd0;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 1;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd1;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 1;
J_ID = 0;
#100;
rt_data = 64'd1;
rs_data = 64'd2;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 1;
J_ID = 0;
#100;
rt_data = 64'd1;
rs data = 64'd0;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 0;
J_ID = 1;
#100;
rt_data = 64'd1;
rs_data = 64'd1;
BEQ_ID = 0;
BGT ID = 0;
BLT_ID = 0;
J_ID = 1;
#100;
rt_data = 64'd1;
rs_data = 64'd2;
BEQ_ID = 0;
BGT_ID = 0;
BLT_ID = 0;
J_ID = 1;
#100;
$stop;
```

```
end
endmodule
```

Waveform



## 3.2.4 Offset\_Extend

Verilog

```
`timescale 1ns / 1ps

module Offset_Extend
(
   input [15:0] Offset,

   output [63:0] Offset_ID
);

assign Offset_ID[15:0] = Offset;
   assign Offset_ID[63:16] = 48'b0;
endmodule
```

EE533 Lab7 Report.md

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 16:40:50 03/01/2025
// Design Name: Offset_Extend
// Module Name: E:/Documents and Settings/student/EE533_Lab7/Offset_Extend_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: Offset_Extend
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module Offset_Extend_tb;
   // Inputs
   reg [15:0] Offset;
   // Outputs
   wire [63:0] Offset_ID;
   // Instantiate the Unit Under Test (UUT)
   Offset Extend uut (
      .Offset(Offset),
      .Offset_ID(Offset_ID)
   );
   initial begin
      // Initialize Inputs
      Offset = ∅;
      // Wait 100 ns for global reset to finish
      #100;
      // Add stimulus here
      #100;
      Offset = 16'd0;
      #100;
      Offset = 16'd1;
      #100;
```

```
Offset = 16'd2;

#100;
Offset = 16'd3;

#100;
$stop;
end
endmodule
```

### Waveform



# 3.3 EX Stage

### 3.3.1 ALU

OP\_CODE lookup table

| aluctrl | Operation | Α  | В | Expected Output |
|---------|-----------|----|---|-----------------|
| 4'b0000 | ADD       | 1  | 3 | 4               |
| 4'b0001 | SUB       | 4  | 2 | 2               |
| 4'b0010 | AND       | 5  | 7 | 5               |
| 4'b0011 | OR        | 8  | 3 | 11              |
| 4'b0100 | XNOR      | 13 | 3 | -15             |
|         |           |    |   |                 |

| aluctrl | Operation          | Α   | В | <b>Expected Output</b> |
|---------|--------------------|-----|---|------------------------|
| 4'b0101 | Compare            | 5   | 5 | 1                      |
| 4'b0110 | Left Shift         | 4   | 2 | 16                     |
| 4'b0111 | Right Shift        | 256 | 4 | 16                     |
| 4'b1000 | Substring Compare  | 15  | 3 | 1                      |
| 4'b1001 | Shift-then-Compare | 15  | 3 | 0                      |

### Verilog

```
`timescale 1ns / 1ps
module ALU (
    input [63:0] A,
    input [63:0] B,
    input [3:0] ALU_OP,
    output reg [63:0] ALU_Out,
    output reg Zero_Flag,
    output reg Overflow
);
    always @(*) begin
        case (ALU_OP)
           4'b0000: begin // Addition
                \{Overflow, ALU_Out\} = A + B;
            end
            4'b0001: begin // Subtraction
                {Overflow, ALU_Out} = A - B;
            end
                                         // Bitwise AND
           4'b0010: ALU Out = A & B;
                                                // Bitwise OR
           4'b0011: ALU Out = A | B;
           4'b0100: ALU_Out = A ^~ B;
                                                 // Bitwise XNOR
           4'b0101: ALU_Out = (A == B) ? 64'b1 : 64'b0; // Compare (Equality)
           4'b0110: ALU_Out = A << B[5:0]; // Logical Left Shift
                                                 // Logical Right Shift
           4'b0111: ALU_Out = A >> B[5:0];
           4'b1000: ALU_Out = substring_match(A, B); // Substring Compare
           4'b1001: ALU_Out = shift_then_compare(A, B); // Shift-then-Compare
           default: ALU_Out = 64'b0;
        endcase
       // Zero Flag
        Zero Flag = (ALU Out == 64'b0) ? 1'b1 : 1'b0;
    end
    // Function to check if B is a substring of A
    function [63:0] substring_match;
        input [63:0] A, B;
        integer i;
```

```
begin
            substring_match = 64'b0;
            for (i = 0; i < 64; i = i + 1) begin
                if ((A >> i) \& B == B) begin
                    substring match = 64'b1;
                end
            end
        end
    endfunction
    // Function to shift A and then compare with B
    function [63:0] shift_then_compare;
        input [63:0] A, B;
        integer i;
        begin
            shift_then_compare = 64'b0;
            for (i = 0; i < 64; i = i + 1) begin
                if ((A >> i) == B) begin
                    shift_then_compare = 64'b1;
                end
            end
        end
    endfunction
endmodule
```

## • Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 16:44:30 03/01/2025
// Design Name: ALU
// Module Name: E:/Documents and Settings/student/EE533_Lab7/ALU_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: ALU
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module ALU_tb;
```

```
// Inputs
reg [63:0] A;
reg [63:0] B;
reg [3:0] ALU_OP;
// Outputs
wire [63:0] ALU_Out;
wire Zero_Flag;
wire Overflow;
// Instantiate the Unit Under Test (UUT)
ALU uut (
    .A(A),
    .B(B),
    .ALU_OP(ALU_OP),
    .ALU_Out(ALU_Out),
    .Zero_Flag(Zero_Flag),
    .Overflow(Overflow)
);
initial begin
   // Initialize Inputs
    A = 0;
    B = ∅;
    ALU_OP = 0;
    // Wait 100 ns for global reset to finish
    #100;
    // Add stimulus here
    A = 64'd1;
    B = 64'd3;
    ALU_OP = 4'b0000;
    #100;
    A = 64'd4;
    B = 64'd2;
    ALU_OP = 4'b0001;
    #100;
    A = 64'd5;
    B = 64'd7;
    ALU_OP = 4'b0010;
    #100;
    A = 64'd8;
    B = 64'd3;
    ALU_OP = 4'b0011;
    #100;
    A = 64'd13;
    B = 64'd3;
    ALU_OP = 4'b0100;
```

```
#100;
        A = 64'd5;
        B = 64'd5;
        ALU_OP = 4'b0101;
        #100;
        A = 64'd4;
        B = 64'd2;
        ALU_OP = 4'b0110;
        #100;
        A = 64'd256;
        B = 64'd4;
        ALU_OP = 4'b0111;
        #100;
        A = 64'd15;
        B = 64'd3;
        ALU_OP = 4'b1000;
       #100;
       A = 64'd15;
        B = 64'd5;
        ALU_OP = 4'b1001;
        #100;
        $stop;
    end
endmodule
```

# • Waveform



## 3.3.2 ALU\_src\_MUX

Verilog

```
"timescale 1ns / 1ps

module ALU_src_MUX
(
    input [63:0] rt_data,
    input [63:0] Offset_EX,
    input ADDI_EX,
    input LW_EX,
    input SW_EX,

    output [63:0] ALU_B
);

wire ALU_src_ctrl;

assign ALU_src_ctrl = ADDI_EX || LW_EX || SW_EX;

assign ALU_B = (ALU_src_ctrl == 1) ? Offset_EX : rt_data;
endmodule
```

EE533 Lab7 Report.md

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 16:58:15 03/01/2025
// Design Name: ALU_src_MUX
// Module Name: E:/Documents and Settings/student/EE533_Lab7/ALU_src_MUX_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: ALU_src_MUX
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module ALU_src_MUX_tb;
   // Inputs
   reg [63:0] rt_data;
   reg [63:0] Offset_EX;
   reg ADDI_EX;
   reg LW_EX;
   reg SW_EX;
   // Outputs
   wire [63:0] ALU_B;
   // Instantiate the Unit Under Test (UUT)
   ALU_src_MUX uut (
       .rt_data(rt_data),
       .Offset_EX(Offset_EX),
       .ADDI EX(ADDI EX),
       .LW_EX(LW_EX),
      .SW_EX(SW_EX),
      .ALU_B(ALU_B)
   );
   initial begin
      // Initialize Inputs
      rt data = 0;
      Offset_EX = 0;
      ADDI EX = 0;
      LW EX = 0;
      SW_EX = 0;
```

```
// Wait 100 ns for global reset to finish
        #100;
        // Add stimulus here
        #100;
        rt_data = 64'd1;
        Offset_EX = 64'd2;
        ADDI_EX = ∅;
        LW_EX = 0;
        SW_EX = 0;
        #100;
        rt_data = 64'd1;
        Offset_EX = 64'd2;
        ADDI_EX = 1;
        LW_EX = 0;
        SW_EX = 0;
        #100;
        rt_data = 64'd1;
        Offset_EX = 64'd2;
        ADDI_EX = ∅;
        LW_EX = 1;
        SW_EX = 0;
        #100;
        rt_data = 64'd1;
        Offset_EX = 64'd2;
        ADDI_EX = 0;
        LW_EX = 0;
        SW_EX = 1;
        #100;
        $stop;
    end
endmodule
```

# Waveform



# 3.4 MEM Stage

#### 3.4.1 **D\_MEM**

Verilog

```
This file is owned and controlled by Xilinx and must be used
     solely for design, simulation, implementation and creation of
     design files limited to Xilinx devices or technologies. Use
     with non-Xilinx devices or technologies is expressly prohibited
     and immediately terminates your license.
     XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"
     SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR
     XILINX DEVICES. BY PROVIDING THIS DESIGN, CODE, OR INFORMATION
     AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION
     OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS
     IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,
     AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE
     FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY DISCLAIMS ANY
     WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE
     IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR
     REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF
     INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
     FOR A PARTICULAR PURPOSE.
     Xilinx products are not intended for use in life support
     appliances, devices, or systems. Use in such applications are
     expressly prohibited.
```

```
(c) Copyright 1995-2007 Xilinx, Inc.
     All rights reserved.
                           // The synthesis directives "translate off/translate on" specified below are
// supported by Xilinx, Mentor Graphics and Synplicity synthesis
// tools. Ensure they are correct for your synthesis tool(s).
// You must compile the wrapper file D_MEM.v when simulating
// the core, D_MEM. When compiling the wrapper file, be sure to
// reference the XilinxCoreLib Verilog simulation library. For detailed
// instructions, please refer to the "CORE Generator Help".
`timescale 1ns/1ps
module D_MEM(
   addra,
    addrb,
    clka,
    clkb,
    dina,
    doutb,
   wea);
input [7 : 0] addra;
input [7 : 0] addrb;
input clka;
input clkb;
input [63 : 0] dina;
output [63:0] doutb;
input wea;
// synthesis translate_off
      BLKMEMDP_V6_3 #(
        .c_addra_width(8),
        .c addrb width(8),
        .c_default_data("0"),
        .c_depth_a(256),
        .c depth b(256),
        .c enable rlocs(0),
        .c_has_default_data(0),
        .c has dina(1),
        .c_has_dinb(0),
        .c_has_douta(0),
        .c_has_doutb(1),
        .c_has_ena(0),
        .c_has_enb(0),
        .c_has_limit_data_pitch(0),
        .c_has_nda(0),
        .c_has_ndb(0),
        .c_has_rdya(0),
        .c has rdyb(0),
```

```
.c_has_rfda(0),
    .c_has_rfdb(0),
    .c_has_sinita(0),
    .c_has_sinitb(0),
    .c_has_wea(1),
    .c_{has_{web}(0)}
    .c_limit_data_pitch(18),
    .c_mem_init_file("D_MEM.mif"),
    .c_pipe_stages_a(0),
    .c_pipe_stages_b(0),
    .c_reg_inputsa(0),
    .c_reg_inputsb(0),
    .c_sim_collision_check("NONE"),
    .c_sinita_value("0"),
    .c_sinitb_value("0"),
    .c_width_a(64),
    .c_{width_b(64)}
    .c_write_modea(0),
    .c_write_modeb(0),
    .c_ybottom_addr("0"),
    .c_yclka_is_rising(1),
    .c_yclkb_is_rising(1),
    .c_yena_is_high(1),
    .c_yenb_is_high(1),
    .c_yhierarchy("hierarchy1"),
    .c_ymake_bmm(0),
    .c_yprimitive_type("16kx1"),
    .c_ysinita_is_high(1),
    .c_ysinitb_is_high(1),
    .c_ytop_addr("1024"),
    .c yuse single primitive(0),
    .c_ywea_is_high(1),
    .c_yweb_is_high(1),
    .c_yydisable_warnings(1))
inst (
    .ADDRA(addra),
    .ADDRB(addrb),
    .CLKA(clka),
    .CLKB(clkb),
    .DINA(dina),
    .DOUTB(doutb),
    .WEA(wea),
    .DINB(),
    .DOUTA(),
    .ENA(),
    .ENB(),
    .NDA(),
    .NDB(),
    .RFDA(),
    .RFDB(),
    .RDYA(),
    .RDYB(),
    .SINITA(),
    .SINITB(),
```

```
.WEB());

// synthesis translate_on

// XST black box declaration
// box_type "black_box"

// synthesis attribute box_type of D_MEM is "black_box"

endmodule
```

#### Vector File

#### • Memory Initialization File

# 3.4.2 D\_addr\_src\_MUX

Verilog

```
`timescale 1ns / 1ps

module D_addr_src_MUX
(
   input [63:0] ALU_result_M,
   input [4:0] rt_M,
   input SW_M,
```

```
output [7:0] D_addr
);

assign D_addr[4:0] = (SW_M == 1) ? ALU_result_M[4:0] : rt_M[4:0];
assign D_addr[7:5] = 0;
endmodule
```

#### Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 17:09:35 03/01/2025
// Design Name: D_addr_src_MUX
// Module Name: E:/Documents and Settings/student/EE533_Lab7/D_addr_src_MUX_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: D_addr_src_MUX
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module D_addr_src_MUX_tb;
   // Inputs
   reg [63:0] ALU_result_M;
   reg [4:0] rt_M;
   reg SW_M;
   // Outputs
   wire [7:0] D_addr;
   // Instantiate the Unit Under Test (UUT)
   D_addr_src_MUX uut (
      .ALU_result_M(ALU_result_M),
      .rt_M(rt_M),
      .SW_M(SW_M),
      .D_addr(D_addr)
   );
```

```
initial begin
        // Initialize Inputs
        ALU_result_M = 0;
        rt M = 0;
        SW_M = 0;
        // Wait 100 ns for global reset to finish
        #100;
        // Add stimulus here
        #100;
        ALU_result_M = 64'd1;
        rt_M = 5'd2;
        SW_M = 0;
        #100;
        ALU result M = 64'd3;
        rt M = 5'd4;
        SW_M = 1;
        #100;
        $stop;
    end
endmodule
```

#### Waveform



# 3.5 WB Stage

### 3.5.1 RF\_WB\_data\_src\_MUX

Verilog

```
"timescale 1ns / 1ps

module RF_WB_data_src_MUX
(
    input [63:0] D_out_WB,
    input [63:0] ALU_out_WB,
    input LW_WB,
    input ADDI_WB,
    input ADDI_WB,
    input MOVI_WB,

    output [63:0] RF_WB_Din
);

wire [63:0] temp;

assign temp = (~LW_WB && ADDI_WB) ? ALU_out_WB : D_out_WB;
    assign RF_WB_Din = (MOVI_WB && ~LW_WB && ~ADDI_WB) ? Offset_WB : temp;
endmodule
```

Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 17:24:15 03/01/2025
// Design Name: RF_WB_data_src_MUX
// Module Name: E:/Documents and
Settings/student/EE533 Lab7/RF WB data src MUX tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: RF_WB_data_src_MUX
//
// Dependencies:
//
// Revision:
```

```
// Revision 0.01 - File Created
// Additional Comments:
//
module RF_WB_data_src_MUX_tb;
   // Inputs
   reg [63:0] D_out_WB;
   reg [63:0] ALU_out_WB;
   reg [63:0] Offset_WB;
   reg LW_WB;
   reg ADDI_WB;
   reg MOVI_WB;
   // Outputs
   wire [63:0] RF_WB_Din;
   // Instantiate the Unit Under Test (UUT)
   RF_WB_data_src_MUX uut (
       .D_out_WB(D_out_WB),
       .ALU_out_WB(ALU_out_WB),
       .Offset_WB(Offset_WB),
       .LW_WB(LW_WB),
       .ADDI_WB(ADDI_WB),
       .MOVI_WB(MOVI_WB),
       .RF_WB_Din(RF_WB_Din)
   );
   initial begin
       // Initialize Inputs
       D_{out}WB = 0;
       ALU_out_WB = 0;
       Offset_WB = 0;
       LW_WB = 0;
       ADDI_WB = 0;
       MOVI_WB = ∅;
       // Wait 100 ns for global reset to finish
       #100;
       // Add stimulus here
       #100;
       D out WB = 64'd1;
       ALU out WB = 64'd2;
       Offset_WB = 64'd3;
       LW_WB = 0;
       ADDI_WB = 0;
       MOVI_WB = 0;
       #100;
       D_out_WB = 64'd1;
       ALU_out_WB = 64'd2;
       Offset WB = 64'd3;
```

```
LW_WB = 1;
        ADDI_WB = ∅;
        MOVI_WB = ∅;
        #100;
        D_out_WB = 64'd1;
        ALU_out_WB = 64'd2;
        Offset_WB = 64'd3;
        LW_WB = 0;
       ADDI_WB = 1;
       MOVI_WB = ∅;
        #100;
        D_out_WB = 64'd1;
       ALU_out_WB = 64'd2;
        Offset_WB = 64'd3;
        LW_WB = 0;
        ADDI_WB = ∅;
        MOVI_WB = 1;
        #100;
       D_out_WB = 64'd1;
       ALU_out_WB = 64'd2;
       Offset_WB = 64'd3;
       LW_WB = ∅;
       ADDI_WB = ∅;
       MOVI_WB = ∅;
        #100;
       $stop;
   end
endmodule
```

# • Waveform



# 3.6 Stage Reg

# 3.6.1 IF\_ID\_Reg

Verilog

```
`timescale 1ns / 1ps

module IF_ID_Reg
(
    input [31:0] Instruction,

    output [5:0] OP_CODE_ID,
    output [4:0] rs_ID,
    output [4:0] rt_ID,
    output [15:0] Offset_ID
);

    assign OP_CODE_ID = Instruction[31:26];
    assign rs_ID = Instruction[25:21];
    assign rt_ID = Instruction[20:16];
    assign Offset_ID = Instruction[15:0];

endmodule
```

Testbench

EE533 Lab7 Report.md

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 18:48:10 03/01/2025
// Design Name: IF_ID_Reg
// Module Name: E:/Documents and Settings/student/EE533_Lab7/IF_ID_Reg_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: IF_ID_Reg
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module IF_ID_Reg_tb;
   // Inputs
   reg [31:0] Instruction;
   // Outputs
   wire [5:0] OP_CODE_ID;
   wire [4:0] rs_ID;
   wire [4:0] rt_ID;
   wire [15:0] Offset ID;
   // Instantiate the Unit Under Test (UUT)
   IF ID Reg uut (
       .Instruction(Instruction),
      .OP_CODE_ID(OP_CODE_ID),
       .rs_ID(rs_ID),
      .rt ID(rt ID),
       .Offset_ID(Offset_ID)
   );
   initial begin
      // Initialize Inputs
      Instruction = ∅;
      // Wait 100 ns for global reset to finish
      #100;
      // Add stimulus here
      #100;
```

#### Waveform



# 3.6.2 ID\_EX\_Reg

Verilog

```
`timescale 1ns / 1ps
module ID_EX_Reg
    input clk,
    input rst,
    input [3:0] ALU_OP_ID,
    input NOOP_ID,
    input ADDI_ID,
    input MOVI_ID,
    input LW_ID,
    input SW_ID,
    input WME_ID,
    input WRE_ID,
    input [63:0] rs_data_ID,
    input [63:0] rt_data_ID,
    input [4:0] rt_ID,
    input [63:0] Offset_ID,
    output reg [3:0] ALU_OP_EX,
    output reg NOOP_EX,
    output reg ADDI_EX,
    output reg MOVI_EX,
    output reg LW_EX,
    output reg SW_EX,
    output reg WME_EX,
    output reg WRE_EX,
    output reg [63:0] rs_data_EX,
    output reg [63:0] rt_data_EX,
    output reg [4:0] rt_EX,
    output reg [63:0] Offset_EX
);
    always @(posedge clk) begin
        if (rst) begin
            ALU_OP_EX <= 0;
            NOOP_EX <= ∅;
            ADDI EX <= ∅;
            MOVI_EX <= ∅;
            LW_EX <= 0;
            SW_EX <= 0;
            WME_EX <= 0;
            WRE_EX <= 0;
            rs_data_EX <= 0;
            rt_data_EX <= 0;
            rt_EX <= 0;
            Offset_EX <= 0;
        end
        else begin
            ALU_OP_EX <= ALU_OP_ID;
```

```
NOOP_EX <= NOOP_ID;
ADDI_EX <= ADDI_ID;
MOVI_EX <= MOVI_ID;
LW_EX <= LW_ID;
SW_EX <= SW_ID;
WME_EX <= WME_ID;
WRE_EX <= WRE_ID;
rs_data_EX <= rs_data_ID;
rt_data_EX <= rt_data_ID;
rt_EX <= rt_ID;
Offset_EX <= Offset_ID;
end
end</pre>
```

#### Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
//
// Create Date: 19:13:54 03/01/2025
// Design Name: ID_EX_Reg
// Module Name: E:/Documents and Settings/student/EE533_Lab7/ID_EX_Reg_tb.v
// Project Name: EE533_Lab7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: ID_EX_Reg
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
module ID_EX_Reg_tb;
   // Inputs
   reg clk;
   reg rst;
   reg [3:0] ALU_OP_ID;
   reg NOOP_ID;
   reg ADDI_ID;
   reg MOVI_ID;
   reg LW_ID;
```

```
reg SW_ID;
reg WME_ID;
reg WRE_ID;
reg [63:0] rs_data_ID;
reg [63:0] rt_data_ID;
reg [4:0] rt_ID;
reg [63:0] Offset_ID;
// Outputs
wire [3:0] ALU_OP_EX;
wire NOOP_EX;
wire ADDI_EX;
wire MOVI_EX;
wire LW_EX;
wire SW_EX;
wire WME_EX;
wire WRE_EX;
wire [63:0] rs_data_EX;
wire [63:0] rt_data_EX;
wire [4:0] rt_EX;
wire [63:0] Offset_EX;
// Instantiate the Unit Under Test (UUT)
ID_EX_Reg uut (
    .clk(clk),
    .rst(rst),
    .ALU_OP_ID(ALU_OP_ID),
    .NOOP_ID(NOOP_ID),
    .ADDI_ID(ADDI_ID),
    .MOVI_ID(MOVI_ID),
    .LW_ID(LW_ID),
    .SW_ID(SW_ID),
    .WME_ID(WME_ID),
    .WRE_ID(WRE_ID),
    .rs_data_ID(rs_data_ID),
    .rt_data_ID(rt_data_ID),
    .rt_ID(rt_ID),
    .Offset_ID(Offset_ID),
    .ALU_OP_EX(ALU_OP_EX),
    .NOOP_EX(NOOP_EX),
    .ADDI EX(ADDI EX),
    .MOVI EX(MOVI EX),
    .LW_EX(LW_EX),
    .SW EX(SW EX),
    .WME_EX(WME_EX),
    .WRE_EX(WRE_EX),
    .rs_data_EX(rs_data_EX),
    .rt_data_EX(rt_data_EX),
    .rt_EX(rt_EX),
    .Offset_EX(Offset_EX)
);
always #50 clk = \simclk;
```

```
initial begin
    // Initialize Inputs
    clk = 1;
    rst = 1;
    ALU_OP_ID = 0;
    NOOP_ID = 0;
    ADDI_ID = 0;
    MOVI_ID = 0;
    LW_ID = 0;
    SW_ID = 0;
    WME_ID = 0;
    WRE_ID = 0;
    rs_data_ID = 0;
    rt_data_ID = 0;
    rt_ID = 0;
    Offset_ID = 0;
    // Wait 100 ns for global reset to finish
    #100;
    rst = 0;
    // Add stimulus here
    @(posedge clk);
    ALU_OP_ID = 4'd0;
    NOOP_ID = 0;
    ADDI_ID = 0;
    MOVI_ID = 1;
    LW_ID = 0;
    SW_ID = 0;
    WME_ID = 0;
    WRE ID = 1;
    rs_data_ID = 0;
    rt_data_ID = 0;
    rt_ID = 5'd1;
    Offset_ID = 16'd9;
    @(posedge clk);
    ALU_OP_ID = 4'd0;
    NOOP_ID = 1;
    ADDI_ID = 0;
    MOVI ID = 0;
    LW ID = 0;
    SW_ID = 0;
    WME ID = 0;
    WRE_ID = 0;
    rs_data_ID = 0;
    rt_data_ID = 0;
    rt_ID = 5'd0;
    Offset_ID = 16'd0;
    @(posedge clk);
    ALU_OP_ID = 4'd0;
    NOOP_ID = 1;
    ADDI ID = ∅;
```

```
MOVI_ID = ∅;
LW_ID = 0;
SW_ID = 0;
WME_ID = 0;
WRE_ID = 0;
rs_data_ID = 0;
rt_data_ID = 0;
rt_ID = 5'd0;
Offset_ID = 16'd0;
@(posedge clk);
ALU_OP_ID = 4'd1;
NOOP_ID = 0;
ADDI_ID = 0;
MOVI_ID = 0;
LW_ID = 0;
SW_ID = 0;
WME_ID = ∅;
WRE_ID = 0;
rs_data_ID = 0;
rt_data_ID = 0;
rt_ID = 5'd0;
Offset_ID = 16'd0;
@(posedge clk);
ALU_OP_ID = 4'd0;
NOOP_ID = 1;
ADDI_ID = 0;
MOVI_ID = 0;
LW_ID = 0;
SW_ID = 0;
WME_ID = 0;
WRE_ID = 0;
rs_data_ID = 0;
rt_data_ID = 0;
rt_ID = 5'd0;
Offset_ID = 16'd0;
@(posedge clk);
ALU_OP_ID = 4'd0;
NOOP ID = 0;
ADDI_ID = 1;
MOVI_ID = 0;
LW ID = 0;
SW_ID = 0;
WME_ID = 0;
WRE_ID = 1;
rs_data_ID = 0;
rt_data_ID = 0;
rt_ID = 5'd3;
Offset_ID = 16'd1;
@(posedge clk);
$stop;
```

end endmodule

#### Waveform



# Verilog

```
`timescale 1ns / 1ps
module EX_M_Reg
    input clk,
    input rst,
    input NOOP_EX,
    input ADDI_EX,
    input MOVI_EX,
    input LW_EX,
    input SW_EX,
    input WME_EX,
    input WRE_EX,
    input [63:0] ALU_result_EX,
    input [63:0] rs_data_EX,
    input [63:0] rt_data_EX,
    input [4:0] rt_EX,
    input [63:0] Offset_EX,
    output reg NOOP_M,
    output reg ADDI_M,
    output reg MOVI_M,
    output reg LW_M,
    output reg SW_M,
    output reg WME_M,
    output reg WRE_M,
    output reg [63:0] ALU_result_M,
    output reg [63:0] rs_data_M,
    output reg [63:0] rt_data_M,
    output reg [4:0] rt_M,
    output reg [63:0] Offset_M
);
    always @(posedge clk) begin
        if (rst) begin
            NOOP_M <= ∅;
            ADDI_M <= ∅;
            MOVI M <= ∅;
            LW M <= 0;
            SW_M <= 0;
            WME M <= 0;
            WRE_M <= 0;
            ALU_result_M <= ∅;
            rs_data_M <= 0;
            rt_data_M <= 0;
            rt_M <= 0;
            Offset_M <= 0;
```

```
end
         else begin
             NOOP_M <= NOOP_EX;
             ADDI_M <= ADDI_EX;
             MOVI M <= MOVI EX;
             LW_M <= LW_EX;
             SW_M <= SW_EX;
             WME_M <= WME_EX;
             WRE_M <= WRE_EX;</pre>
             ALU_result_M <= ALU_result_EX;</pre>
             rs_data_M <= rs_data_EX;</pre>
             rt_data_M <= rt_data_EX;</pre>
             rt_M <= rt_EX;
             Offset_M <= Offset_EX;
        end
    end
endmodule
```

#### Testbench

```
`timescale 1ns / 1ps
// Company:
// Engineer:
// Create Date: 19:34:10 03/01/2025
// Design Name: EX M Reg
// Module Name: E:/Documents and Settings/student/EE533_Lab7/EX_M_Reg_tb.v
// Project Name: EE533 Lab7
// Target Device:
// Tool versions:
// Description:
// Verilog Test Fixture created by ISE for module: EX_M_Reg
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module EX_M_Reg_tb;
   // Inputs
   reg clk;
   reg rst;
   reg NOOP_EX;
```

```
reg ADDI_EX;
reg MOVI_EX;
reg LW_EX;
reg SW_EX;
reg WME EX;
reg WRE_EX;
reg [63:0] ALU_result_EX;
reg [63:0] rs_data_EX;
reg [63:0] rt_data_EX;
reg [4:0] rt_EX;
reg [63:0] Offset_EX;
// Outputs
wire NOOP_M;
wire ADDI M;
wire MOVI_M;
wire LW_M;
wire SW M;
wire WME M;
wire WRE_M;
wire [63:0] ALU_result_M;
wire [63:0] rs_data_M;
wire [63:0] rt_data_M;
wire [4:0] rt_M;
wire [63:0] Offset_M;
// Instantiate the Unit Under Test (UUT)
EX_M_Reg uut (
    .clk(clk),
    .rst(rst),
    .NOOP EX(NOOP EX),
    .ADDI EX(ADDI EX),
    .MOVI_EX(MOVI_EX),
    .LW_EX(LW_EX),
    .SW_EX(SW_EX),
    .WME_EX(WME_EX),
    .WRE_EX(WRE_EX),
    .ALU_result_EX(ALU_result_EX),
    .rs_data_EX(rs_data_EX),
    .rt_data_EX(rt_data_EX),
    .rt EX(rt EX),
    .Offset EX(Offset EX),
    .NOOP_M(NOOP_M),
    .ADDI M(ADDI M),
    .MOVI M(MOVI M),
    .LW_M(LW_M),
    .SW_M(SW_M),
    .WME_M(WME_M),
    .WRE_M(WRE_M),
    .ALU_result_M(ALU_result_M),
    .rs_data_M(rs_data_M),
    .rt_data_M(rt_data_M),
    .rt_M(rt_M),
    .Offset M(Offset M)
```

```
);
always #50 clk = ~clk;
initial begin
    // Initialize Inputs
    clk = 1;
    rst = 1;
    NOOP_EX = 0;
    ADDI_EX = 0;
    MOVI_EX = ∅;
    LW_EX = 0;
    SW_EX = 0;
    WME_EX = 0;
    WRE_EX = 0;
    ALU_result_EX = 0;
    rs_data_EX = 0;
    rt_data_EX = 0;
    rt_EX = 0;
    Offset_EX = 0;
    // Wait 100 ns for global reset to finish
    @(posedge clk);
    rst = 0;
    // Add stimulus here
    @(posedge clk);
    NOOP_EX = 0;
    ADDI_EX = 0;
    MOVI_EX = 1;
    LW_EX = 0;
    SW_EX = 0;
    WME_EX = 0;
    WRE_EX = 1;
    ALU_result_EX = 0;
    rs_data_EX = 0;
    rt_data_EX = 0;
    rt_EX = 5'd1;
    Offset_EX = 16'd9;
    @(posedge clk);
    NOOP_EX = 1;
    ADDI_EX = 0;
    MOVI EX = 0;
    LW_EX = 0;
    SW_EX = 0;
    WME_EX = 0;
    WRE_EX = 0;
    ALU_result_EX = 0;
    rs_data_EX = 0;
    rt_data_EX = 0;
    rt_EX = 5'd0;
    Offset_EX = 16'd0;
```

```
@(posedge clk);
NOOP_EX = 1;
ADDI_EX = 0;
MOVI_EX = 0;
LW_EX = 0;
SW_EX = 0;
WME_EX = 0;
WRE_EX = 0;
ALU_result_EX = 0;
rs_data_EX = 0;
rt_data_EX = 0;
rt_EX = 5'd0;
Offset_EX = 16'd0;
@(posedge clk);
NOOP_EX = 0;
ADDI_EX = 0;
MOVI_EX = 0;
LW_EX = 0;
SW_EX = 0;
WME_EX = 0;
WRE_EX = 0;
ALU_result_EX = 0;
rs_data_EX = 0;
rt_data_EX = 0;
rt_EX = 5'd2;
Offset_EX = 16'd24;
@(posedge clk);
NOOP_EX = 1;
ADDI_EX = 0;
MOVI_EX = 0;
LW_EX = 0;
SW_EX = 0;
WME_EX = 0;
WRE_EX = 0;
ALU_result_EX = 0;
rs_data_EX = 0;
rt_data_EX = 0;
rt_EX = 5'd0;
Offset EX = 16'd0;
@(posedge clk);
NOOP_EX = 0;
ADDI_EX = 1;
MOVI_EX = 0;
LW_EX = 0;
SW_EX = 0;
WME_EX = 0;
WRE_EX = 0;
ALU_result_EX = 64'd1;
rs_data_EX = 64'd9;
rt_data_EX = 0;
rt EX = 5'd3;
```

```
Offset_EX = 16'd0;

@(posedge clk);

@(posedge clk);
$stop;

end
endmodule
```

#### Waveform





### 3.6.4 M\_WB\_Reg

Verilog

```
`timescale 1ns / 1ps
module M_WB_Reg
    input clk,
    input rst,
    input NOOP_M,
    input ADDI_M,
    input MOVI_M,
    input LW M,
    input SW_M,
    input WRE M,
    input [63:0] D_out_M,
    input [63:0] rs_data_M,
    input [63:0] ALU_result_M,
    input [63:0] Offset_M,
    input [4:0] rt_M,
    output reg NOOP_WB,
    output reg ADDI_WB,
    output reg MOVI_WB,
    output reg LW_WB,
    output reg SW_WB,
```

```
output reg WRE_WB,
    output reg [63:0] D_out_WB,
    output reg [63:0] rs_data_WB,
    output reg [63:0] ALU_result_WB,
    output reg [63:0] Offset_WB,
    output reg [2:0] rt_WB
);
    always @(posedge clk) begin
        if (rst) begin
            NOOP_WB <= ∅;
            ADDI_WB <= ∅;
            MOVI_WB <= ∅;
            LW_WB <= 0;
            SW_WB <= 0;
            WRE_WB <= ∅;
            D_out_WB <= 0;
            rs data WB <= ∅;
            ALU_result_WB <= 0;
            Offset_WB <= ∅;
            rt_WB <= 0;
        end
        else begin
            NOOP_WB <= NOOP_M;
            ADDI_WB <= ADDI_M;
            MOVI_WB <= MOVI_M;
            LW_WB <= LW_M;
            SW_WB <= SW_M;
            WRE_WB <= WRE_M;
            D_out_WB <= D_out_M;</pre>
            rs_data_WB <= rs_data_M;</pre>
            ALU_result_WB <= ALU_result_M;</pre>
            Offset_WB <= Offset_M;
            rt_WB <= rt_M[2:0];
        end
    end
endmodule
```

#### Testbench

```
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: M_WB_Reg
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module M_WB_Reg_tb;
   // Inputs
   reg clk;
   reg rst;
   reg NOOP_M;
   reg ADDI_M;
   reg MOVI_M;
   reg LW_M;
   reg SW_M;
   reg WRE_M;
   reg [63:0] D_out_M;
   reg [63:0] rs_data_M;
   reg [63:0] ALU_result_M;
   reg [63:0] Offset_M;
   reg [4:0] rt_M;
   // Outputs
   wire NOOP WB;
   wire ADDI_WB;
   wire MOVI_WB;
   wire LW_WB;
   wire SW_WB;
   wire WRE_WB;
   wire [63:0] D_out_WB;
   wire [63:0] rs_data_WB;
   wire [63:0] ALU_result_WB;
   wire [63:0] Offset WB;
   wire [2:0] rt_WB;
   // Instantiate the Unit Under Test (UUT)
   M_WB_Reg uut (
       .clk(clk),
       .rst(rst),
       .NOOP_M(NOOP_M),
       .ADDI_M(ADDI_M),
       .MOVI_M(MOVI_M),
       .LW_M(LW_M),
       .SW_M(SW_M),
       .WRE_M(WRE_M),
       .D out M(D out M),
```

```
.rs_data_M(rs_data_M),
    .ALU_result_M(ALU_result_M),
    .Offset_M(Offset_M),
    .rt_M(rt_M),
    .NOOP_WB(NOOP_WB),
    .ADDI_WB(ADDI_WB),
    .MOVI_WB(MOVI_WB),
    .LW_WB(LW_WB),
    .SW_WB(SW_WB),
    .WRE_WB(WRE_WB),
    .D_out_WB(D_out_WB),
    .rs_data_WB(rs_data_WB),
    .ALU_result_WB(ALU_result_WB),
    .Offset_WB(Offset_WB),
    .rt_WB(rt_WB)
);
always #50 clk = ~clk;
initial begin
   // Initialize Inputs
    clk = 1;
    rst = 1;
    NOOP_M = 0;
    ADDI_M = 0;
   MOVI_M = 0;
    LW_M = 0;
    SW_M = 0;
   WRE_M = 0;
    D_{out}M = 0;
    rs_data_M = 0;
    ALU_result_M = 0;
    Offset_M = ∅;
    rt_M = 0;
    // Wait 100 ns for global reset to finish
    @(posedge clk);
    rst = 0;
    // Add stimulus here
    @(posedge clk);
    NOOP_M = 0;
    ADDI_M = 0;
    MOVI M = 1;
    LW M = 0;
    SW_M = 0;
    WRE_M = 1;
    D_out_M = 64'd123;
    rs_data_M = 64'd0;
    ALU_result_M = 0;
    Offset_M = 64'd9;
    rt_M = 5'd1;
    @(posedge clk);
```

```
NOOP_M = 1;
ADDI_M = 0;
MOVI_M = 0;
LW_M = 0;
SW M = 0;
WRE_M = 0;
D_{out_M} = 64'd323;
rs_data_M = 64'd0;
ALU_result_M = 0;
Offset_M = 64'd0;
rt_M = 5'd0;
@(posedge clk);
NOOP_M = 1;
ADDI_M = 0;
MOVI_M = 0;
LW_M = 0;
SW M = 0;
WRE_M = 0;
D_{out_M} = 64'd323;
rs_data_M = 64'd0;
ALU_result_M = 0;
Offset_M = 64'd0;
rt_M = 5'd0;
@(posedge clk);
NOOP_M = 0;
ADDI_M = 0;
MOVI_M = 0;
LW_M = 0;
SW M = 0;
WRE_M = 0;
D_{out_M} = 64'd323;
rs_data_M = 64'd0;
ALU_result_M = 0;
Offset_M = 64'd0;
rt_M = 5'd0;
@(posedge clk);
NOOP_M = 0;
ADDI M = 0;
MOVI_M = 0;
LW_M = 0;
SW M = 0;
WRE M = 0;
D_{out_M} = 64'd323;
rs_data_M = 64'd0;
ALU_result_M = 0;
Offset_M = 64'd0;
rt_M = 5'd0;
@(posedge clk);
NOOP_M = 0;
ADDI M = 1;
```

```
MOVI_M = 0;
LW_M = 0;
SW_M = 0;
WRE_M = 1;
D_out_M = 64'd2;
rs_data_M = 64'd0;
ALU_result_M = 64'd1;
Offset_M = 64'd1;
rt_M = 5'd3;
@(posedge clk);

@(posedge clk);
$stop;
end
endmodule
```

#### Waveform





# 4. 5-Stage Pipeline Generated

#### 4.1 Schematic



# 4.2 Verilog

```
// / /\/ /
// /___/ \ /
               Vendor: Xilinx
// \ \ \/
              Version: 10.1
              Application : sch2verilog
// \ \
              Filename : Pipeline.vf
// / /
// /___/ /\ Timestamp : 03/01/2025 22:50:30
// \ \ / \
// \___\
//
//Command: C:\Xilinx\10.1\ISE\bin\nt\unwrapped\sch2verilog.exe -intstyle ise -
family virtex2p -w "E:/Documents and Settings/student/EE533_Lab7/Pipeline.sch"
Pipeline.vf
//Design Name: Pipeline
//Device: virtex2p
//Purpose:
// This verilog netlist is translated from an ECS schematic. It can be
     synthesized and simulated, but it should not be modified.
//
//
`timescale 1ns / 1ps
module Pipeline(clk,
              Instr_IN,
              Instr_W_en,
              I_W_Addr,
              rst);
   input clk;
   input [31:0] Instr_IN;
   input Instr_W_en;
   input [8:0] I_W_Addr;
   input rst;
  wire ADDI EX;
  wire ADDI_ID;
  wire ADDI_M;
  wire ADDI WB;
  wire [63:0] ALU_B;
  wire [3:0] ALU_OP_EX;
  wire [3:0] ALU OP ID;
  wire [63:0] ALU_result_EX;
  wire [63:0] ALU_result_M;
  wire [63:0] ALU result WB;
  wire BEQ ID;
  wire BGT_ID;
  wire BLT_ID;
  wire [63:0] D_out_WB;
  wire [31:0] Instruction;
  wire J_ID;
  wire LW EX;
  wire LW ID;
  wire LW_M;
  wire LW WB;
```

```
wire MOVI_EX;
wire MOVI_ID;
wire MOVI_M;
wire MOVI_WB;
wire NOOP EX;
wire NOOP_ID;
wire NOOP_M;
wire [15:0] Offset;
wire [63:0] Offset_EX;
wire [63:0] Offset_ID;
wire [63:0] Offset_M;
wire [63:0] Offset_WB;
wire [63:0] ONE;
wire [5:0] OP_CODE_ID;
wire [63:0] PC;
wire [63:0] PC_next;
wire [63:0] PC_plus_one;
wire [63:0] RF_WB_Din;
wire [63:0] rs_data_EX;
wire [63:0] rs_data_ID;
wire [63:0] rs_data_M;
wire [4:0] rs_ID;
wire [63:0] rt_data_EX;
wire [63:0] rt_data_ID;
wire [63:0] rt_data_M;
wire [4:0] rt_EX;
wire [4:0] rt_ID;
wire SW_EX;
wire SW_ID;
wire SW_M;
wire WME EX;
wire WME ID;
wire WME_M;
wire WRE_EX;
wire WRE_ID;
wire WRE_M;
wire WRE_WB;
wire XLXN 22;
wire [4:0] XLXN_93;
wire [7:0] XLXN_96;
wire [63:0] XLXN 100;
wire [2:0] XLXN_114;
PC XLXI 1 (.clk(clk),
           .PC_next(PC_next[63:0]),
           .rst(rst),
           .PC(PC[63:0]));
PC_MUX XLXI_3 (.BTA(Offset_ID[63:0]),
               .PC_ctrl(XLXN_22),
               .PC_next_in(PC_plus_one[63:0]),
               .PC_next_out(PC_next[63:0]));
I_MEM XLXI_4 (.addra(PC[8:0]),
              .addrb(I_W_Addr[8:0]),
               .clka(clk),
```

```
.clkb(clk),
               .dinb(Instr_IN[31:0]),
               .web(Instr_W_en),
              .douta(Instruction[31:0]));
IF_ID_Reg XLXI_5 (.Instruction(Instruction[31:0]),
                  .Offset_ID(Offset[15:0]),
                  .OP_CODE_ID(OP_CODE_ID[5:0]),
                  .rs_ID(rs_ID[4:0]),
                  .rt_ID(rt_ID[4:0]));
RF XLXI_6 (.clk(clk),
           .rst(rst),
           .r0addr(rs_ID[2:0]),
           .r1addr(rt_ID[2:0]),
           .waddr(XLXN_114[2:0]),
           .wdata(RF_WB_Din[63:0]),
           .wena(WRE_WB),
           .r0data(rs_data_ID[63:0]),
           .r1data(rt_data_ID[63:0]));
Control_Unit XLXI_7 (.OP_CODE(OP_CODE_ID[5:0]),
                      .ADDI_ID(ADDI_ID),
                      .ALU_OP_ID(ALU_OP_ID[3:0]),
                      .BEQ_ID(BEQ_ID),
                      .BGT_ID(BGT_ID),
                      .BLT_ID(BLT_ID),
                      .J_ID(J_ID),
                      .LW_ID(LW_ID),
                      .MOVI_ID(MOVI_ID),
                      .NOOP_ID(NOOP_ID),
                      .SW_ID(SW_ID),
                      .WME_ID(WME_ID),
                      .WRE ID(WRE ID));
Offset_Extend XLXI_9 (.Offset(Offset[15:0]),
                       .Offset_ID(Offset_ID[63:0]));
ID_EX_Reg XLXI_10 (.ADDI_ID(ADDI_ID),
                    .ALU_OP_ID(ALU_OP_ID[3:0]),
                    .clk(clk),
                    .LW_ID(LW_ID),
                    .MOVI ID(MOVI ID),
                    .NOOP_ID(NOOP_ID),
                    .Offset_ID(Offset_ID[63:0]),
                    .rst(rst),
                    .rs data ID(rs data ID[63:0]),
                    .rt_data_ID(rt_data_ID[63:0]),
                    .rt_ID(rt_ID[4:0]),
                    .SW_ID(SW_ID),
                    .WME_ID(WME_ID),
                    .WRE_ID(WRE_ID),
                    .ADDI_EX(ADDI_EX),
                    .ALU_OP_EX(ALU_OP_EX[3:0]),
                    .LW_EX(LW_EX),
                    .MOVI_EX(MOVI_EX),
                    .NOOP_EX(NOOP_EX),
                    .Offset_EX(Offset_EX[63:0]),
                    .rs_data_EX(rs_data_EX[63:0]),
```

```
.rt_data_EX(rt_data_EX[63:0]),
                    .rt_EX(rt_EX[4:0]),
                    .SW_EX(SW_EX),
                    .WME_EX(WME_EX),
                    .WRE EX(WRE EX));
ALU XLXI_11 (.A(rs_data_EX[63:0]),
             .ALU_OP(ALU_OP_EX[3:0]),
             .B(ALU_B[63:0]),
              .ALU_Out(ALU_result_EX[63:0]),
             .Overflow(),
              .Zero_Flag());
ALU_src_MUX XLXI_12 (.ADDI_EX(ADDI_EX),
                      .LW_EX(LW_EX),
                      .Offset_EX(Offset_EX[63:0]),
                      .rt_data(rt_data_EX[63:0]),
                      .SW_EX(SW_EX),
                      .ALU_B(ALU_B[63:0]));
EX_M_Reg XLXI_13 (.ADDI_EX(ADDI_EX),
                   .ALU_result_EX(ALU_result_EX[63:0]),
                   .clk(clk),
                   .LW_EX(LW_EX),
                   .MOVI_EX(MOVI_EX),
                   .NOOP_EX(NOOP_EX),
                   .Offset_EX(Offset_EX[63:0]),
                   .rst(rst),
                   .rs_data_EX(rs_data_EX[63:0]),
                   .rt_data_EX(rt_data_EX[63:0]),
                   .rt_EX(rt_EX[4:0]),
                   .SW_EX(SW_EX),
                   .WME_EX(WME_EX),
                   .WRE EX(WRE EX),
                   .ADDI M(ADDI M),
                   .ALU_result_M(ALU_result_M[63:0]),
                   .LW_M(LW_M),
                   .MOVI_M(MOVI_M),
                   .NOOP_M(NOOP_M),
                   .Offset_M(Offset_M[63:0]),
                   .rs_data_M(rs_data_M[63:0]),
                   .rt_data_M(rt_data_M[63:0]),
                   .rt_M(XLXN_93[4:0]),
                   .SW M(SW M),
                   .WME M(WME M),
                   .WRE M(WRE M));
D addr src MUX XLXI 14 (.ALU result M(ALU result M[63:0]),
                         .rt M(XLXN 93[4:0]),
                         .SW_M(SW_M),
                         .D_addr(XLXN_96[7:0]));
D_MEM XLXI_15 (.addra(XLXN_96[7:0]),
                .addrb(XLXN_96[7:0]),
                .clka(clk),
                .clkb(clk),
                .dina(rt_data_M[63:0]),
                .wea(WME_M),
                .doutb(XLXN 100[63:0]));
```

```
M_WB_Reg XLXI_16 (.ADDI_M(ADDI_M),
                     .ALU_result_M(ALU_result_M[63:0]),
                      .clk(clk),
                     .D_out_M(XLXN_100[63:0]),
                      .LW M(LW M),
                     .MOVI_M(MOVI_M),
                     .NOOP_M(NOOP_M),
                     .Offset_M(Offset_M[63:0]),
                     .rst(rst),
                     .rs_data_M(rs_data_M[63:0]),
                     .rt_M(XLXN_93[4:0]),
                     .SW_M(SW_M),
                     .WRE_M(WRE_M),
                     .ADDI_WB(ADDI_WB),
                     .ALU_result_WB(ALU_result_WB[63:0]),
                     .D_out_WB(D_out_WB[63:0]),
                     .LW_WB(LW_WB),
                     .MOVI_WB(MOVI_WB),
                     .NOOP_WB(),
                     .Offset_WB(Offset_WB[63:0]),
                     .rs_data_WB(),
                     .rt_WB(XLXN_114[2:0]),
                     .SW_WB(),
                     .WRE_WB(WRE_WB));
  RF_WB_data_src_MUX XLXI_17 (.ADDI_WB(ADDI_WB),
                                .ALU_out_WB(ALU_result_WB[63:0]),
                                .D_out_WB(D_out_WB[63:0]),
                                .LW WB(LW WB),
                                .MOVI_WB(MOVI_WB),
                                .Offset_WB(Offset_WB[63:0]),
                                .RF_WB_Din(RF_WB_Din[63:0]));
  PC_plus_1 XLXI_18 (.ONE(ONE[63:0]),
                      .PC(PC[63:0]),
                      .PC_next(PC_plus_one[63:0]));
  VCC XLXI 19 (.P(ONE[∅]));
  Branch_Detection_Unit XLXI_21 (.BEQ_ID(BEQ_ID),
                                   .BGT_ID(BGT_ID),
                                   .BLT ID(BLT ID),
                                   .J ID(J ID),
                                   .rs_data(rs_data_ID[63:0]),
                                   .rt data(rt data ID[63:0]),
                                   .PC ctrl(XLXN 22));
endmodule
```

# 4.3 Testbench

```
//
// Create Date: 23:28:48 03/01/2025
// Design Name: Pipeline
// Module Name: E:/Documents and
Settings/student/EE533_Lab7/EE533_Lab_7/Pipeline_tb.v
// Project Name: EE533_Lab_7
// Target Device:
// Tool versions:
// Description:
//
// Verilog Test Fixture created by ISE for module: Pipeline
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
module Pipeline_tb;
   // Inputs
   reg clk;
   reg [31:0] Instr_IN;
   reg Instr_W_en;
   reg [8:0] I_W_Addr;
   reg rst;
   // Outputs
   wire ADDI EX;
   wire ADDI ID;
   wire ADDI M;
   wire ADDI_WB;
   wire [63:0] ALU_B;
   wire [3:0] ALU_OP_EX;
   wire [3:0] ALU_OP_ID;
   wire [63:0] ALU_result_EX;
   wire [63:0] ALU_result_M;
   wire [63:0] ALU_result_WB;
   wire BEQ ID;
   wire BGT ID;
   wire BLT ID;
   wire [7:0] D MEM addr;
   wire [63:0] D_out_M;
   wire [63:0] D_out_WB;
   wire [31:0] Instruction;
   wire J_ID;
   wire LW_EX;
   wire LW_ID;
   wire LW M;
   wire LW WB;
   wire MOVI_EX;
   wire MOVI ID;
```

```
wire MOVI_M;
wire MOVI_WB;
wire NOOP_EX;
wire NOOP_ID;
wire NOOP M;
wire NOOP_WB;
wire [63:0] Offset_EX;
wire [63:0] Offset_ID;
wire [63:0] Offset_M;
wire [63:0] Offset_WB;
wire [5:0] OP_CODE_ID;
wire [63:0] PC;
wire PC_ctrl;
wire [63:0] PC_next;
wire [63:0] PC_plus_one;
wire [63:0] RF_WB_Din;
wire [63:0] rs_data_EX;
wire [63:0] rs_data_ID;
wire [63:0] rs_data_M;
wire [63:0] rs_data_WB;
wire [4:0] rs_ID;
wire [63:0] rt_data_EX;
wire [63:0] rt_data_ID;
wire [63:0] rt_data_M;
wire [4:0] rt_EX;
wire [4:0] rt_ID;
wire [4:0] rt_M;
wire [2:0] rt_WB;
wire SW_EX;
wire SW_ID;
wire SW M;
wire SW WB;
wire WME_EX;
wire WME_ID;
wire WME_M;
wire WRE_EX;
wire WRE_ID;
wire WRE M;
wire WRE_WB;
// Instantiate the Unit Under Test (UUT)
Pipeline uut (
    .clk(clk),
    .Instr IN(Instr IN),
    .Instr_W_en(Instr_W_en),
    .I_W_Addr(I_W_Addr),
    .rst(rst),
    .ADDI_EX(ADDI_EX),
    .ADDI_ID(ADDI_ID),
    .ADDI_M(ADDI_M),
    .ADDI_WB(ADDI_WB),
    .ALU_B(ALU_B),
    .ALU_OP_EX(ALU_OP_EX),
    .ALU OP ID(ALU OP ID),
```

```
.ALU_result_EX(ALU_result_EX),
.ALU_result_M(ALU_result_M),
.ALU_result_WB(ALU_result_WB),
.BEQ_ID(BEQ_ID),
.BGT ID(BGT ID),
.BLT_ID(BLT_ID),
.D_MEM_addr(D_MEM_addr),
.D_out_M(D_out_M),
.D_out_WB(D_out_WB),
.Instruction(Instruction),
.J_ID(J_ID),
.LW_EX(LW_EX),
.LW_ID(LW_ID),
.LW_M(LW_M),
.LW_WB(LW_WB),
.MOVI_EX(MOVI_EX),
.MOVI_ID(MOVI_ID),
.MOVI M(MOVI M),
.MOVI_WB(MOVI_WB),
.NOOP_EX(NOOP_EX),
.NOOP_ID(NOOP_ID),
.NOOP_M(NOOP_M),
.NOOP_WB(NOOP_WB),
.Offset_EX(Offset_EX),
.Offset_ID(Offset_ID),
.Offset_M(Offset_M),
.Offset_WB(Offset_WB),
.OP_CODE_ID(OP_CODE_ID),
.PC(PC),
.PC_ctrl(PC_ctrl),
.PC_next(PC_next),
.PC_plus_one(PC_plus_one),
.RF_WB_Din(RF_WB_Din),
.rs_data_EX(rs_data_EX),
.rs_data_ID(rs_data_ID),
.rs_data_M(rs_data_M),
.rs_data_WB(rs_data_WB),
.rs_ID(rs_ID),
.rt_data_EX(rt_data_EX),
.rt_data_ID(rt_data_ID),
.rt data M(rt data M),
.rt_EX(rt_EX),
.rt_ID(rt_ID),
.rt M(rt M),
.rt WB(rt WB),
.SW_EX(SW_EX),
.SW_ID(SW_ID),
.SW_M(SW_M),
.SW_WB(SW_WB),
.WME_EX(WME_EX),
.WME_ID(WME_ID),
.WME_M(WME_M),
.WRE_EX(WRE_EX),
.WRE ID(WRE ID),
```

```
.WRE_M(WRE_M),
    .WRE_WB(WRE_WB)
);
always #50 clk = ~clk;
initial begin
   // Initialize Inputs
    clk = 0;
    Instr_IN = 0;
    Instr_W_en = ∅;
    I_W_Addr = 0;
    rst = 1;
    // Wait 100 ns for global reset to finish
    @(posedge clk);
    rst = 0;
    // Add stimulus here
    @(posedge clk);
    @(posedge clk);
```

```
@(posedge clk);
```

```
@(posedge clk);
        $stop;
    end
endmodule
```

# Extra: Github Link

• https://github.com/yuezhenglingluan/USC\_EE533\_lab7