# CSC 252: Computer Organization Spring 2020: Lecture 11

Instructor: Yuhao Zhu

Department of Computer Science
University of Rochester

#### **Announcement**

- Programming assignment 3 is out
  - Details: <a href="https://www.cs.rochester.edu/courses/252/spring2020/labs/assignment3.html">https://www.cs.rochester.edu/courses/252/spring2020/labs/assignment3.html</a>
  - Due on **Feb. 28**, 11:59 PM
  - You (may still) have 3 slip days

| 17 | 18 | 19 | 20    | 21  | 22 |
|----|----|----|-------|-----|----|
|    |    |    | Today |     |    |
|    |    |    | _     |     |    |
| 24 | 25 | 26 | 27    | 28  | 29 |
|    |    |    |       | Due |    |
|    |    |    |       |     |    |

#### **Announcement**

- Grades for lab2 are posted.
- If you think there are some problems
  - Take a deep breath
  - Tell yourself that the teaching staff like you, not the opposite
  - Email/go to Shuang or Sudhanshu's office hours and explain to them why you should get more points, and they will fix it for you

#### **Announcement**

- Programming assignment 3 is in x86 assembly language. Seek help from TAs.
- TAs are best positioned to answer your questions about programming assignments!!!
- Programming assignments do NOT repeat the lecture materials.
   They ask you to synthesize what you have learned from the lectures and work out something new.

# **Y86 Instruction Encoding**



| 0 <b>x</b> 100 | <foo></foo> | rmmovq %rsi,0x41c(%rsp) |  |  |  |  |  |
|----------------|-------------|-------------------------|--|--|--|--|--|
|                |             |                         |  |  |  |  |  |
|                |             | ret                     |  |  |  |  |  |
|                |             | addq %rax,%rsi          |  |  |  |  |  |
|                |             | call <foo></foo>        |  |  |  |  |  |
|                |             | jmp .LO                 |  |  |  |  |  |
|                |             |                         |  |  |  |  |  |
|                | .LO         | irmovq \$0xabcd, %rdx   |  |  |  |  |  |





















- The assembler is a program that translates assembly code to binary code
- The OS tells the assembler the start address of the code (sort of...)
- Translate the assembly program line by line
- Need to build a "label map" that maps each label to its address



| 0x100          | <foo></foo> | rmmovq %rsi,0x41c(%rsp) | 40 | 64 | 1c | 04 | 00 | 00 | 00 | 00 | 00 | 00 |
|----------------|-------------|-------------------------|----|----|----|----|----|----|----|----|----|----|
|                |             |                         |    |    |    |    |    |    |    |    |    |    |
|                |             | ret                     | 90 |    |    |    |    |    |    |    |    |    |
|                |             | addq %rax,%rsi          | 60 | 06 |    |    |    |    |    |    |    |    |
| 0x180          |             | call <foo></foo>        | 80 | 06 | 00 | 01 | 00 | 00 | 00 | 00 | 00 | 00 |
| 0x185          |             | jmp .LO                 | 70 | 00 | 02 | 00 | 00 | 00 | 00 | 00 | 00 |    |
|                |             |                         |    |    |    |    |    |    |    |    |    |    |
| 0 <b>x</b> 200 | .LO         | irmovq \$0xabcd, %rdx   | 30 | f2 | cd | ab | 00 | 00 | 00 | 00 | 00 | 00 |









- What if the ISA encoding uses relative address for jump and call?
- If we use relative address, the exact start address of the code doesn't matter. Why?



- What if the ISA encoding uses relative address for jump and call?
- If we use relative address, the exact start address of the code doesn't matter. Why?
- This code is called Position-Independent Code (PIC)



# **Today: Circuits Basics**

- Transistors
- Circuits for computations
- Circuits for storing data

# **Basic Logic Gates**





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay
- Different gates have different delays (b/c different transistor combinations)





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay
- Different gates have different delays (b/c different transistor combinations)





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay
- Different gates have different delays (b/c different transistor combinations)





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay
- Different gates have different delays (b/c different transistor combinations)



#### **Combinational Circuits**



- A Network of Logic Gates
  - Continuously responds to changes on primary inputs
  - Primary outputs become (after some delay) Boolean functions of primary inputs

















- What's the delay of this bit equal circuit?
  - Assuming 1-input NOT takes 1 unit of time, 2-input AND takes 4.3, and 2-input OR takes 4.7



- What's the delay of this bit equal circuit?
  - Assuming 1-input NOT takes 1 unit of time, 2-input AND takes 4.3, and 2-input OR takes 4.7



- What's the delay of this bit equal circuit?
  - Assuming 1-input NOT takes 1 unit of time, 2-input AND takes 4.3, and 2-input OR takes 4.7
- The delay of a circuit is determined by its "critical path"
  - The path between an input and the output that the maximum delay
  - Estimating the critical path delay is called static timing analysis



- What's the delay of this bit equal circuit?
  - Assuming 1-input NOT takes 1 unit of time, 2-input AND takes 4.3, and 2-input OR takes 4.7
- The delay of a circuit is determined by its "critical path"
  - The path between an input and the output that the maximum delay
  - Estimating the critical path delay is called static timing analysis

## 64-bit Equality



### 64-bit Equality





### Bit-Level Multiplexor (MUX)

- Control signal s
- Data signals A and B
- Output A when s=1, B when s=0



### **Bit-Level Multiplexor (MUX)**

- Control signal s
- Data signals A and B
- Output A when s=1, B when s=0



```
bool out = (s&&a) \mid | (!s&&b)
```

### Bit-Level Multiplexor (MUX)

- Control signal s
- Data signals A and B
- Output A when s=1, B when s=0







- Control signal s; Data signals A, B, C, and D
- Output: A when s = 00, B when s = 01, C when s = 10, D when s = 11

- Control signal s; Data signals A, B, C, and D
- Output: A when s = 00, B when s = 01, C when s = 10, D when s = 11



- Control signal s; Data signals A, B, C, and D
- Output: A when s = 00, B when s = 01, C when s = 10, D when s = 11



- Control signal s; Data signals A, B, C, and D
- Output: A when s = 00, B when s = 01, C when s = 10, D when s = 11



- Control signal s; Data signals A, B, C, and D
- Output: A when s = 00, B when s = 01, C when s = 10, D when s = 11



17

• The number of inputs of a gate (fan-in) and the number of outputs of a gate (fan-out) will affect the gate delay.

- The number of inputs of a gate (fan-in) and the number of outputs of a gate (fan-out) will affect the gate delay.
- Think of logic gates as LEGOs, using which you/synthesis tool generate the gate level circuit design for complex functionalities.

- The number of inputs of a gate (fan-in) and the number of outputs of a gate (fan-out) will affect the gate delay.
- Think of logic gates as LEGOs, using which you/synthesis tool generate the gate level circuit design for complex functionalities.
- A standard cell library is a collection of well defined and appropriately characterized logic gates (delay, operating voltage, etc.) that can be used to implement a digital design.

- The number of inputs of a gate (fan-in) and the number of outputs of a gate (fan-out) will affect the gate delay.
- Think of logic gates as LEGOs, using which you/synthesis tool generate the gate level circuit design for complex functionalities.
- A standard cell library is a collection of well defined and appropriately characterized logic gates (delay, operating voltage, etc.) that can be used to implement a digital design.
- The *logic synthesis tool* will automatically generate the "best" gate-level implementation of a piece of logic.

- The number of inputs of a gate (fan-in) and the number of outputs of a gate (fan-out) will affect the gate delay.
- Think of logic gates as LEGOs, using which you/synthesis tool generate the gate level circuit design for complex functionalities.
- A standard cell library is a collection of well defined and appropriately characterized logic gates (delay, operating voltage, etc.) that can be used to implement a digital design.
- The *logic synthesis tool* will automatically generate the "best" gate-level implementation of a piece of logic.
- Take a Logic Design or Very Large Scale Integrated-Circuit (VLSI) course if you want to know more about circuit design.
  - Logic design uses the gate-level abstractions
  - VLSI tells you how the gates are implemented at transistor-level

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{ou}$ |
|---|---|-----------------|---|-------------------|
|   |   |                 |   | t                 |
| 0 | 0 | 0               | 0 | 0                 |
| 0 | 0 | 1               | 1 | 0                 |
| 0 | 1 | 0               | 1 | 0                 |
| 0 | 1 | 1               | 0 | 1                 |
| 1 | 0 | 0               | 1 | 0                 |
| 1 | 0 | 1               | 0 | 1                 |
| 1 | 1 | 0               | 0 | 1                 |
| 1 | 1 | 1               | 1 | 1                 |
|   |   |                 |   |                   |

$$S = ( A \& B \& C_{in} )$$

| A | В | C <sub>in</sub> | S | C <sub>ou</sub> |
|---|---|-----------------|---|-----------------|
|   |   |                 |   | t               |
| 0 | 0 | 0               | 0 | 0               |
| 0 | 0 | 1               | 1 | 0               |
| 0 | 1 | 0               | 1 | 0               |
| 0 | 1 | 1               | 0 | 1               |
| 1 | 0 | 0               | 1 | 0               |
| 1 | 0 | 1               | 0 | 1               |
| 1 | 1 | 0               | 0 | 1               |
| 1 | 1 | 1               | 1 | 1               |

$$S = ( A \& B \& C_{in} )$$
  
| ( A & B & C\_{in} )

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{ou}$ |
|---|---|-----------------|---|-------------------|
|   |   |                 |   | t                 |
| 0 | 0 | 0               | 0 | 0                 |
| 0 | 0 | 1               | 1 | 0                 |
| 0 | 1 | 0               | 1 | 0                 |
| 0 | 1 | 1               | 0 | 1                 |
| 1 | 0 | 0               | 1 | 0                 |
| 1 | 0 | 1               | 0 | 1                 |
| 1 | 1 | 0               | 0 | 1                 |
| 1 | 1 | 1               | 1 | 1                 |

$$S = (\text{~A \& ~B \& C}_{in})$$
  
| (\tau A & B & \times C\_{in})  
| (A & \times B & \times C\_{in})

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{ou}$ |
|---|---|-----------------|---|-------------------|
|   |   |                 |   | t                 |
| 0 | 0 | 0               | 0 | 0                 |
| 0 | 0 | 1               | 1 | 0                 |
| 0 | 1 | 0               | 1 | 0                 |
| 0 | 1 | 1               | 0 | 1                 |
| 1 | 0 | 0               | 1 | 0                 |
| 1 | 0 | 1               | 0 | 1                 |
| 1 | 1 | 0               | 0 | 1                 |
| 1 | 1 | 1               | 1 | 1                 |

$$S = (\text{$^{\sim}$A \& $^{\sim}$B \& $C_{in}$})$$
 
$$| (\text{$^{\sim}$A \& B \& $^{\sim}$C_{in}$})$$
 
$$| (\text{$^{\sim}$A \& B \& $^{\sim}$C_{in}$})$$
 
$$| (\text{$^{\sim}$A \& B \& $C_{in}$})$$

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{\mathrm{ou}}$ |
|---|---|-----------------|---|----------------------------|
|   |   |                 |   | t                          |
| 0 | 0 | 0               | 0 | 0                          |
| 0 | 0 | 1               | 1 | 0                          |
| 0 | 1 | 0               | 1 | 0                          |
| 0 | 1 | 1               | 0 | 1                          |
| 1 | 0 | 0               | 1 | 0                          |
| 1 | 0 | 1               | 0 | 1                          |
| 1 | 1 | 0               | 0 | 1                          |
| 1 | 1 | 1               | 1 | 1                          |

|   | A | В | C <sub>in</sub> | S | C <sub>ou</sub> |
|---|---|---|-----------------|---|-----------------|
|   |   |   |                 |   | t               |
| _ | 0 | 0 | 0               | 0 | 0               |
|   | 0 | 0 | 1               | 1 | 0               |
|   | 0 | 1 | 0               | 1 | 0               |
|   | 0 | 1 | 1               | 0 | 1               |
|   | 1 | 0 | 0               | 1 | 0               |
|   | 1 | 0 | 1               | 0 | 1               |
|   | 1 | 1 | 0               | 0 | 1               |
|   | 1 | 1 | 1               | 1 | 1               |
|   |   |   |                 | I |                 |

#### 1-bit Full Adder

#### 1-bit Full Adder





#### 1-bit Full Adder





#### Four-bit Adder



#### Four-bit Adder

- Ripple-carry Adder
  - Simple, but performance linear to bit width



#### Four-bit Adder

- Ripple-carry Adder
  - Simple, but performance linear to bit width
- Carry look-ahead adder (CLA)
  - Generate all carriers simultaneously



## **Arithmetic Logic Unit**



- An ALU performs multiple kinds of computations.
- The actual computation depends on the selection signal s.
- Also sets the condition codes (status flags)
- For instance:
  - X + Y when s == 00
  - X Y when s == 01
  - X & Y when s == 10
  - X ^ Y when s == 11
- How can this ALU be implemented?

# **Arithmetic Logic Unit**

- Implement 4 different circuits, one for each operation.
- Then use a MUX to select the results



# **Today: Circuits Basics**

- Transistors
- Circuits for computations
- Circuits for storing data

- Assembly programs set architecture (processor) states.
  - Register File
  - Status Flags
  - Memory
  - Program Counter

- Assembly programs set architecture (processor) states.
  - Register File
  - Status Flags
  - Memory
  - Program Counter
- Every state is essentially some bits that are stored/loaded.

- Assembly programs set architecture (processor) states.
  - Register File
  - Status Flags
  - Memory
  - Program Counter
- Every state is essentially some bits that are stored/loaded.
- Think of the program execution as an FSM.

- Assembly programs set architecture (processor) states.
  - Register File
  - Status Flags
  - Memory
  - Program Counter
- Every state is essentially some bits that are stored/loaded.
- Think of the program execution as an FSM.
- The hardware must provide mechanisms to load and store bits.

- Assembly programs set architecture (processor) states.
  - Register File
  - Status Flags
  - Memory
  - Program Counter
- Every state is essentially some bits that are stored/loaded.
- Think of the program execution as an FSM.
- The hardware must provide mechanisms to load and store bits.
- There are many different ways to store bits. They have trade-offs.

## Build a 1-Bit Storage



- What I would like:
  - D is the data I want to store (0 or 1)
  - C is the control signal
    - When C is 1, Q becomes D (i.e., storing the data)
    - When C is 0, Q doesn't change with D (data stored)















### **Bistable Element**



Q+ continuously outputs q.













### **Bistable Element**







### **Bistable Element**









### **Bistable Element**





## **Setting Q+ to 1**





### **Bistable Element**





## **Setting Q+ to 1**







#### **Bistable Element**





## **Setting Q+ to 1**



## **Setting Q+ to 0**



# Q+ value unchanged i.e., stored!



#### **Bistable Element**



**R-S Latch** 



### **Setting Q+ to 1**



## **Setting Q+ to 0**



# Q+ value unchanged i.e., stored!



#### **Bistable Element**



**R-S Latch** 



### Setting Q+ to 1



## **Setting Q+ to 0**



# Q+ value unchanged i.e., stored!



If R and S are different, Q+ is the same as S



If R and S are different, Q+ is the same as S



If R and S are different, Q+ is the same as S





If R and S are different, Q+ is the same as S





If R and S are different, Q+ is the same as S

### **Storing Data (Latching)**





If R and S are different, Q+ is the same as S

### **Storing Data (Latching)**





change as d changes



If R and S are different, Q+ is the same as S

### **Storing Data (Latching)**





Q+ doesn't change with d



If R and S are different, Q+ is the same as S

### **Storing Data (Latching)**



### **Holding Data**



Q+ doesn't change with d



If R and S are different, Q+ is the same as S

### **Storing Data (Latching)**



## **Holding Data**



Q+ doesn't change with d

# D-Latch is "Transparent"

## Latching



## **Changing D**

С\_\_\_\_

D [

Q+

Time —

# D-Latch is "Transparent"

## Latching



## **Changing D**



# D-Latch is "Transparent"

## Latching



## **Changing D**



#### Latching





#### Latching





#### Latching





#### Latching





#### Latching



#### **Changing D**



When you want to store d, you have to first set C to 1, and then set d

#### Latching





- When you want to store d, you have to first set C to 1, and then set d
- There is a propagation delay of the combinational circuit from **D** to **Q**+ and **Q**-. So hold C for a while until the signal is fully propagated

#### Latching





- When you want to store d, you have to first set C to 1, and then set d
- There is a propagation delay of the combinational circuit from **D** to **Q**+ and **Q**-. So hold C for a while until the signal is fully propagated
- Then set **C** to 0. Value latched depends on value of **D** as **C** goes to 0

#### Latching





- When you want to store d, you have to first set C to 1, and then set d
- There is a propagation delay of the combinational circuit from **D** to **Q**+ and **Q**-. So hold C for a while until the signal is fully propagated
- Then set **C** to 0. Value latched depends on value of **D** as **C** goes to 0
- D-latch is transparent when C is 1

#### Latching





- When you want to store d, you have to first set C to 1, and then set d
- There is a propagation delay of the combinational circuit from D to Q+ and Q-. So hold C for a while until the signal is fully propagated
- Then set C to 0. Value latched depends on value of D as C goes to 0
- D-latch is transparent when C is 1
- D-latch is "level-triggered" b/c Q changes as the voltage level of C rises.

























 Flip-flop: Only latches data for a brief period







- Flip-flop: Only latches data for a brief period
- Value latched depends on data as C rises (i.e., 0->1); usually called at the rising edge of C
- Output remains stable at all other times

### Registers



- Stores several bits of data
- Collection of edge-triggered latches (D Flip-flops)
- Loads input on rising edge of the C signal

### Registers



- Stores several bits of data
- Collection of edge-triggered latches (D Flip-flops)
- Loads input on rising edge of the C signal









- Stores data bits
- For most of time acts as barrier between input and output
- As C rises, loads input
- So you'd better compute the input before the C signal rises if you want to store the input data to the register



- For most of time acts as barrier between input and output
- As C rises, loads input
- So you'd better compute the input before the C signal rises if you want to store the input data to the register



- A special C: periodically oscillating between 0 and 1
- That's called the clock signal. Generated by a crystal oscillator inside your computer



- A special C: periodically oscillating between 0 and 1
- That's called the clock signal. Generated by a crystal oscillator inside your computer





- A special C: periodically oscillating between 0 and 1
- That's called the clock signal. Generated by a crystal oscillator inside your computer





- A special C: periodically oscillating between 0 and 1
- That's called the clock signal. Generated by a crystal oscillator inside your computer



• Cycle time of a clock signal: the time duration between two rising edges.



• Cycle time of a clock signal: the time duration between two rising edges.



- Cycle time of a clock signal: the time duration between two rising edges.
- Frequency of a clock signal: how many rising (falling) edges in 1 second.



- Cycle time of a clock signal: the time duration between two rising edges.
- Frequency of a clock signal: how many rising (falling) edges in 1 second.
- 1 GHz CPU means the clock frequency is 1 GHz



- Cycle time of a clock signal: the time duration between two rising edges.
- Frequency of a clock signal: how many rising (falling) edges in 1 second.
- 1 GHz CPU means the clock frequency is 1 GHz
  - The cycle time is  $1/10^9 = 1$  ns

