# CSC 252: Computer Organization Spring 2018: Lecture 10

Instructor: Yuhao Zhu

Department of Computer Science
University of Rochester

#### **Action Items:**

- Trivia 3 was just due
- Assignment 3 is due March 2, midnight

## **Announcement**

- Programming Assignment 3 is out
  - Due on March 2, midnight







ret, call
movq, addq
jmp, jne



```
movq %rsi, %rax
imulq %rdx, %rax
jmp .done
```

ret, call
movq, addq
jmp, jne



```
int, float
if, else
+, -, >>
```

```
movq %rsi, %rax
imulq %rdx, %rax
jmp .done
```

ret, call
movq, addq
jmp, jne



```
int, float
if, else
+, -, >>
```

```
movq %rsi, %rax
imulq %rdx, %rax
jmp .done
```

ret, call
movq, addq
jmp, jne

???

???



## **Today: Circuits Basics**

- Transistors
- Circuits for computations
- Circuits for storing data

## Overview of Circuit-Level Design

- Fundamental Hardware Requirements
  - Communication: How to get values from one place to another. Mainly three electrical wires.
  - Computation: transistors. Combinational logic.
  - Storage: transistors. Sequential logic.
- Bits are Our Friends: Everything expressed in 0s and 1s
  - Communication: Low or high voltage on wire
  - Computation: Compute Boolean functions
  - Storage: Store bits of information
- Circuit design is often abstracted as logic design

## **Digital Signals**



- Extract discrete values from continuous voltage signal
- Simplest version: 1-bit signal
  - Either high range (1) or low range (0)
  - With guard range between them
- Not strongly affected by noise or low quality circuit elements
  - Can make circuits simple, small, and fast

MOS = Metal Oxide Semiconductor

• two types: n-type and p-type

#### MOS = Metal Oxide Semiconductor

• two types: n-type and p-type

n-type (NMOS)



Terminal #2 must be connected to GND (0V).

#### MOS = Metal Oxide Semiconductor

• two types: n-type and p-type

#### n-type (NMOS)

 when Gate has <u>positive</u> voltage, short circuit between #1 and #2 (switch <u>closed</u>)



Terminal #2 must be connected to GND (0V).

#### MOS = Metal Oxide Semiconductor

• two types: n-type and p-type

#### n-type (NMOS)

- when Gate has <u>positive</u> voltage, short circuit between #1 and #2 (switch <u>closed</u>)
- when Gate has <u>zero</u> voltage, open circuit between #1 and #2 (switch <u>open</u>)



Terminal #2 must be connected to GND (0V).

#### p-type is *complementary* to n-type (PMOS)

- when Gate has <u>positive</u> voltage, open circuit between #1 and #2 (switch <u>open</u>)
- when Gate has <u>zero</u> voltage, short circuit between #1 and #2 (switch <u>closed</u>)



Terminal #1 must be connected to +1.2V

## **CMOS Circuit**

- Complementary MOS
- Uses both n-type and p-type MOS transistors
  - p-type
    - Attached to + voltage
    - Pulls output voltage UP when input is zero
  - n-type
    - Attached to GND
    - Pulls output voltage DOWN when input is one

















| In | Out |
|----|-----|
| 0  | 1   |
| 1  | 0   |





# NOR Gate (NOT + OR)





| A | В | С |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

Note: Serial structure on top, parallel on bottom.

## **Basic Logic Gates**



## **Today: Circuits Basics**

- Transistors
- Circuits for computations
- Circuits for storing data



- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay





- Outputs are Boolean functions of inputs
- Respond continuously to changes in inputs with some small delay



## **Combinational Circuits**



#### A Network of Logic Gates

- Continuously responds to changes on primary inputs
- Primary outputs become (after some delay) Boolean functions of primary inputs

bool eq = (a&&b) | | (!a&&!b)

bool eq = 
$$(a\&\&b) | | (!a\&\&!b)$$



bool eq = 
$$(a\&\&b) | | (!a\&\&!b)$$



bool eq = 
$$(a\&\&b) | | (!a\&\&!b)$$











**HCL Expression** 



- Hardware Control Language (HCL)
  - Very simple hardware description language
    - Boolean operations have syntax similar to C logical operations
  - We'll use it to describe control logic for processors

## **Word Equality**



### **Word-Level Representation**



### **HCL Representation**

bool Eq = 
$$(A == B)$$

## Bit-Level Multiplexor (MUX)

- Control signal s
- Data signals a and b
- Output a when s=1, b when s=0

## Bit-Level Multiplexor (MUX)

- Control signal s
- Data signals a and b
- Output a when s=1, b when s=0

### **HCL Expression**

```
bool out = (s&&a) \mid | (!s&&b)
```

## Bit-Level Multiplexor (MUX)

- Control signal s
- Data signals a and b
- Output a when s=1, b when s=0

### **HCL Expression**

bool out = (s&&a) | | (!s&&b)



### Word Multiplexor



#### **Word-Level Representation**



### **HCL Representation**

```
int Out = [
    s : A;
    1 : B;
];
```

- Select input word A or B depending on control signal s
- HCL representation
  - Case expression
  - Series of test : value pairs
  - Output value for first successful test

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{ou}$ |
|---|---|-----------------|---|-------------------|
|   |   |                 |   | t                 |
| 0 | 0 | 0               | 0 | 0                 |
| 0 | 0 | 1               | 1 | 0                 |
| 0 | 1 | 0               | 1 | 0                 |
| 0 | 1 | 1               | 0 | 1                 |
| 1 | 0 | 0               | 1 | 0                 |
| 1 | 0 | 1               | 0 | 1                 |
| 1 | 1 | 0               | 0 | 1                 |
| 1 | 1 | 1               | 1 | 1                 |
|   |   |                 |   |                   |

$$S = ( A \& B \& C_{in} )$$

| В | $\mathbf{C}_{in}$     | S                                             | $\mathbf{C}_{\mathrm{ou}}$                                                                                                            |
|---|-----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
|   |                       |                                               | t                                                                                                                                     |
| 0 | 0                     | 0                                             | 0                                                                                                                                     |
| 0 | 1                     | 1                                             | 0                                                                                                                                     |
| 1 | 0                     | 1                                             | 0                                                                                                                                     |
| 1 | 1                     | 0                                             | 1                                                                                                                                     |
| 0 | 0                     | 1                                             | 0                                                                                                                                     |
| 0 | 1                     | 0                                             | 1                                                                                                                                     |
| 1 | 0                     | 0                                             | 1                                                                                                                                     |
| 1 | 1                     | 1                                             | 1                                                                                                                                     |
|   | 0<br>0<br>1<br>1<br>0 | 0 0<br>0 1<br>1 0<br>1 1<br>0 0<br>0 1<br>1 0 | 0     0       0     1       1     0       1     1       0     0       1     0       0     1       0     1       0     0       0     0 |

$$S = ( A \& B \& C_{in} )$$
  
| ( A & B & C\_{in} )

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{\mathrm{ou}}$ |
|---|---|-----------------|---|----------------------------|
|   |   |                 |   | t                          |
| 0 | 0 | 0               | 0 | 0                          |
| 0 | 0 | 1               | 1 | 0                          |
| 0 | 1 | 0               | 1 | 0                          |
| 0 | 1 | -1-             | 0 | 1                          |
| 1 | 0 | 0               | 1 | 0                          |
| 1 | 0 | 1               | 0 | 1                          |
| 1 | 1 | 0               | 0 | 1                          |
| 1 | 1 | 1               | 1 | 1                          |

$$S = (\text{~A \& ~B \& C}_{in})$$
  
| (\tau A & B & \times C\_{in})  
| (A & \times B & \times C\_{in})

|   | A | В | C <sub>in</sub> | S | C <sub>ou</sub> |
|---|---|---|-----------------|---|-----------------|
|   |   |   |                 |   | t               |
|   | 0 | 0 | 0               | 0 | 0               |
|   | 0 | 0 | 1               | 1 | 0               |
|   | 0 | 1 | 0               | 1 | 0               |
|   | 0 | 1 | 1               | 0 | 1               |
| - | 1 | 0 | 0               | 1 | 0               |
|   | 4 | 0 | -1-             | 0 | 1               |
|   | 1 | 1 | 0               | 0 | 1               |
|   | 1 | 1 | 1               | 1 | 1               |
|   |   |   |                 | I |                 |

$$S = (\text{$^{\sim}$A \& $^{\sim}$B \& $C_{in}$})$$

$$| (\text{$^{\sim}$A \& B \& $^{\sim}$C_{in}$})$$

$$| (\text{$^{\sim}$A \& B \& $^{\sim}$C_{in}$})$$

$$| (\text{$^{\sim}$A \& B \& $C_{in}$})$$

| A | В | C <sub>in</sub> | S | $\mathbf{C}_{ou}$ |
|---|---|-----------------|---|-------------------|
|   |   |                 |   | t                 |
| 0 | 0 | 0               | 0 | 0                 |
| 0 | 0 | 1               | 1 | 0                 |
| 0 | 1 | 0               | 1 | 0                 |
| 0 | 1 | 1               | 0 | 1                 |
| 1 | 0 | 0               | 1 | 0                 |
| 1 | 0 | 1               | 0 | 1                 |
| 1 | 1 | 0               | 0 | 1                 |
| 4 | 1 | 1-              | 1 | 1                 |
|   |   |                 |   |                   |

| A | В | C <sub>in</sub> | S | C <sub>ou</sub> |
|---|---|-----------------|---|-----------------|
|   |   |                 |   | t               |
| 0 | 0 | 0               | 0 | 0               |
| 0 | 0 | 1               | 1 | 0               |
| 0 | 1 | 0               | 1 | 0               |
| 0 | 1 | 1               | 0 | 1               |
| 1 | 0 | 0               | 1 | 0               |
| 1 | 0 | 1               | 0 | 1               |
| 1 | 1 | 0               | 0 | 1               |
| 1 | 1 | 1               | 1 | 1               |
|   |   |                 |   |                 |









### Four-bit Adder



### Four-bit Adder

- Ripple-carry Adder
  - Simple, but performance linear to bit width



### Four-bit Adder

- Ripple-carry Adder
  - Simple, but performance linear to bit width
- Carry look-ahead adder (CLA)
  - Generate all carriers simultaneously



## **Arithmetic Logic Unit**



- Combinational logic
  - Continuously responding to inputs
- Control signal selects function computed
  - add, subtract, and, or
- Also computes values for condition codes

## **Arithmetic Logic Unit**

# Questions?



- Combinational logic
  - Continuously responding to inputs
- Control signal selects function computed
  - add, subtract, and, or
- Also computes values for condition codes

## **Today: Circuits Basics**

- Transistors
- Circuits for computations
- Circuits for storing data

# Storing 1 Bit



# Storing 1 Bit



## Storing 1 Bit



#### **Bistable Element**



#### **Bistable Element**



#### **Bistable Element**



R-S Latch

Q+

R

#### **Bistable Element**



**R-S Latch** 



### **Setting**



#### **Bistable Element**



**R-S Latch** 



### **Setting**



### Resetting



#### **Bistable Element**



#### **R-S Latch**



### **Setting**



### Resetting



### **Storing**



## 1-Bit D Latch



### 1-Bit D Latch



### Latching



### 1-Bit D Latch



### Latching



### **Storing**



# D-Latch is Transparent (Level-Triggered)

#### Latching



#### **Changing D**



- When in latching mode, combinational propagation from D to Q+ and Q-
- Value latched depends on value of D as C falls

























- Flip-flop: Only in latching mode for brief period
- Value latched depends on data as clock rises
- Output remains stable at all other times

### Registers



- Stores word of data
- Collection of edge-triggered latches (D Flip-flops)
- Loads input on rising edge of clock









- Stores data bits
- For most of time acts as barrier between input and output
- As clock rises, loads input

### Decoder

| <b>A</b> 1 | <b>A</b> 0 | D3 | D2 | D1 | D0 |
|------------|------------|----|----|----|----|
| 0          | 0          | 0  | 0  | 0  | 1  |
| 0          | 1          | 0  | 0  | 1  | 0  |
| 1          | 0          | 0  | 1  | 0  | 0  |
| 1          | 1          | 1  | 0  | 0  | 0  |

D0 = !A1 & !A0

D1= !A1 & A0

D2 = A1 & !A0

D3 = A1 & A2

### Decoder

| <b>A</b> 1 | <b>A</b> 0 | D3 | D2 | D1 | D0 |
|------------|------------|----|----|----|----|
| 0          | 0          | 0  | 0  | 0  | 1  |
| 0          | 1          | 0  | 0  | 1  | 0  |
| 1          | 0          | 0  | 1  | 0  | 0  |
| 1          | 1          | 1  | 0  | 0  | 0  |

D0 = !A1 & !A0

D1=!A1 & A0

D2 = A1 & !A0

D3 = A1 & A2



**Register File** 





- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write



- Stores multiple registers of data
  - Address input specifies which register to read or write
- Register file is a form of Random-Access Memory (RAM)



- Stores multiple registers of data
  - Address input specifies which register to read or write
- Register file is a form of Random-Access Memory (RAM)
- Multiple Ports: Can read and/or write multiple words in one cycle. Each port has separate address and data input/output



- Stores multiple registers of data
  - Address input specifies which register to read or write
- Register file is a form of Random-Access Memory (RAM)
- Multiple Ports: Can read and/or write multiple words in one cycle. Each port has separate address and data input/output

C Register 0
C Register 1
C Register 2
C Register 2
C Register 3









# Putting It Together: Accumulator Example



- Accumulator circuit
- Load or accumulate on each cycle

## Putting It Together: Accumulator Example



- Accumulator circuit
- Load or accumulate on each cycle

