# SOC Design Lab Lab3 Report

R11943025 謝郁楷

# 1. Block Diagram.

#### • Overview of the design:



My design can be divided into two parts: Xferloop module and axi\_lite\_control module. Xferloop module includes the stream interface and the MAC computation unit, while axi\_lite\_control module contains all the control signals for AXI Lite and access to the control registers.

Control registers that store the tap values is implemented using BRAM this time. Both axi\_lite\_control module and Xferloop module will need to access this range of control registers, with one performing write operations and the other performing read operations. Therefore, you can see in the block diagram that there is a mux used to make the selection between the two.

In the diagram, you can see the output 'ap\_start' of the axi\_lite\_control module. This signal is used to notify the Xferloop module to start the computation. The Xferloop module's output 'reset\_ap\_start' is used to reset 'ap\_start' when the first data handshake occurs in the stream. Besides, the output 'XferLength' of axi\_lite\_control module is used to tell Xferloop module the length of the input stream. Xferloop also has two outputs, 'ap\_done' and 'ap\_idle,' which are used to instruct 'axi\_lite\_control' to set these two states in control register.

#### • Xferloop:



The data path in Xferloop, as shown in the above diagram, has two branches for the 'ss\_tdata' input. One branch enters the BRAM for storage, during which the 'wen' (write enable) of the BRAM is set to 1. The other branch requires a delay of two cycles. This is because in my design, it takes two cycles from setting 'wen' to 0 until the corresponding data is read out. This is done to ensure that data access for MAC operation is continuous, and the BRAM needs to maintain to do a "Write" then do 10 "Read". When there is no stuck due to handshake, it needs 11 cycles per output calculation.

The calculation of the read address for the BRAMs is determined by a counter that counts from one to eleven. This counter halts when there is no handshake on the output, ensuring that the circuit does not continue to calculate the address. Similarly, the MAC also incorporates this mechanism, where the accumulator register's value will not be updated when the output is not being sent out.

# 2. Describe operation.

• How to access shift BRAM and tap BRAM to do computation.

The diagram below illustrates the read and write operations of two BRAMs during computation, with both BRAMs having a size of 11.



#### a. Data BRAM.

In the data BRAM, you can observe that three data points, D0, D1, and D2, are already stored. Currently, the fourth data point, D3, has just initiated a handshake for storage and is prepared to be written to address 3. After this write operation, it will be followed by reading from addresses 4 to 10 and 0 to 2, with address 3 as the starting point. Additionally, to address the padding issue that arises with the first ten data points, I write 0 to the BRAM for the initial 11 cycles before starting the MAC operations.

#### b. Tap Bram.

In the tap BRAM, the operation follows a fixed pattern, reading values in a circular backand-forth manner from T0 to T10 and T9 to T1 and repeating this each output generation. The green-colored connections in the diagram represent data points that will undergo multiplication.

#### How to receive and store tap parameters and control signals.



The diagram above is the finite state machine in axi\_lite\_control for the write operation. Initially, the state is in 'WRIDLE,' and as long as it remains in this state, 'awready' is directly set to 1. When the 'aw' handshake occurs, it transitions to the 'WRDATA' state. In most cases, 'wready' is immediately set to 1 in this state. However, when an 'ar' handshake also occurs simultaneously, to avoid simultaneous read and write access to the BRAM, priority is given to the read operation.

In the 'WRDATA' state, we can determine whether data should be sent to BRAM based on the 'aw\_address.' For control signals' positions like 'ap\_start' and 'XferLength,' since they are both stored using registers, there's no need to access BRAM. So, they are directly written to a register for storage. However, if the data is intended to be written to BRAM, e.g. Tap parameters, in this case, 'aw\_address' is subtracted by a base address and then sent to BRAM with corresponding wdata for storage.

#### • How to read tap Bram.

The situation for reading from the tap BRAM can be divided into two scenarios. One scenario is when an external request is made through the AXI Lite interface to retrieve the values of tap parameters. The other scenario is when the Xferloop module needs to read during its computations. Let me first explain how the implementation works for the first scenario.



The diagram above is the finite state machine in axi\_lite\_control for the read operation. The implementation of the FSM for reading from the AXI Lite interface is quite similar to the write part and can also be divided into two states: RDIDLE and RDDATA. In the RDIDLE state, 'arready' is set to 1, indicating readiness to receive the address for reading at any time. Upon 'ar' handshake, it transitions to the RDDATA state.

Within RDDATA, there are two situations. One is for reading control registers like ap\_start, ap\_done, or XferLength, and the other is for reading tap parameters. The second scenario involves accessing the BRAM and therefore requires more cycles. As a result, during tap parameter reading, 'valid' is not raised immediately. It's only raised once the data has send back from the tap BRAM, indicating the completion of a read operation.

As for the part that Xferloop reads from the tap BRAM, it's relatively straightforward because the addresses to be read follow a simple order. It reads addresses in the order of 0, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1. The reason for this specific order can be referenced in the earlier explanation of how Xferloop computation operates. In fact, my IP does not handle situations where both Xferloop and axi\_lite\_control access to the BRAM simultaneously. Instead, it prioritizes granting access rights to the Xferloop module during output computations.

#### How ap\_done and ap\_idle is generated.

Because the Xferoop module includes an input, XferLength, I use a counter to directly count the number of output handshakes until it reaches XferLength. When XferLength is reached, 'ap\_done' is asserted. 'ap\_done' is subsequently deasserted during the next read operation of control register address 0, ensuring that the testbench has detected 'ap\_done' correctly. As for 'ap\_idle,' it is asserted together with 'ap\_done' but is not deasserted subsequently.

# 3. Resource Usage.





The results presented here were obtained with a clock period of 10ns and input-output delay of 1.2ns. The top diagram shows a summary of utilization. Regarding the number of Flip-Flops (FF) used, I noticed that my classmate's utilization is around 130, whereas mine is 330. We later compared and found that the difference is primarily due to the fact that I used 32-bit registers in the data path for tap parameters and input data (especially BRAM data IO). In essence, these 32-bit registers added substantial usage. When we consider the utilization without these 32-bit registers, the overall usage is similar between us. I also benefitted from using these registers. Under the same synthesis conditions, my classmate's design could only achieve a maximum clock period of 17ns, while mine was able to run at 10ns

| 2. Memory<br>        |      |       |            |           |       |
|----------------------|------|-------|------------|-----------|-------|
| **                   | Used | Fixed | Prohibited | Available | Util% |
| <br>  Block RAM Tile | •    |       |            |           |       |
| RAMB36/FIF0*         | 0    | 0     | 0          | 140       | 0.00  |
| RAMB18               | 0    | 1 0   | 0          | 280       | 0.00  |

The figure above show the BRAM usage is 0, since we use external behavior model of BRAM which is not in the RTL design.

# 4. Timing Report.

The design is synthesis with clock period 10ns, input delay 1.2ns, output delay 1.2ns. The timing summary is attached below.

**Design Timing Summary** Hold Pulse Width Setup 0.078 ns Worst Negative Slack (WNS): 0.541 ns Worst Hold Slack (WHS): Worst Pulse Width Slack (WPWS): 4.020 ns Total Negative Slack (TNS): 0.000 ns Total Hold Slack (THS): 0.000 ns Total Pulse Width Negative Slack (TPWS): 0.000 ns Number of Failing Endpoints: Number of Failing Endpoints: 0 Number of Failing Endpoints: 0 0 Total Number of Endpoints: 929 Total Number of Endpoints: 332 Total Number of Endpoints: 929 All user specified timing constraints are met.

The max delay path with slack=0.541.

```
Max Delay Paths
Slack (MET):
                         0.541ns (required time - arrival time)
                         genblk1.Xferloop_U0/mul__0/CLK
 Source:
                          (rising edge-triggered cell DSP48E1 clocked by axis_clk {rise@0.000ns fall@5.000ns period=10.000ns})
 Destination:
                         genblk1.Xferloop_U0/acc_reg[29]/D
                           (rising edge-triggered cell FDRE clocked by axis_clk {rise@0.000ns fall@5.000ns period=10.000ns})
 Path Group:
                         axis_clk
 Path Type:
                         Setup (Max at Slow Process Corner)
                         10.000ns (axis_clk rise@10.000ns - axis_clk rise@0.000ns)
 Requirement:
 Data Path Delay:
                         9.355ns (logic 7.849ns (83.904%) route 1.506ns (16.096%))
 Logic Levels:
                         8 (CARRY4=5 DSP48E1=1 LUT2=1 LUT3=1)
                         -0.145ns (DCD - SCD + CPR)
 Clock Path Skew:
   Destination Clock Delay (DCD):
                                     2.128ns = (12.128 - 10.000)
   Source Clock Delay
                                     2.456ns
                           (SCD):
   Clock Pessimism Removal (CPR):
                                     0.184ns
                         0.035ns ((TSJ<sup>2</sup> + TIJ<sup>2</sup>)<sup>1</sup>/2 + DJ) / 2 + PE
 Clock Uncertainty:
   Total System Jitter
                           (TSJ):
                                     0.071ns
   Total Input Jitter
                                     0.000ns
   Discrete Jitter
                            (DJ):
                                     0.000ns
   Phase Error
                            (PE):
                                     0.000ns
                         Delay type
                                                    Incr(ns) Path(ns)
                                                                           Netlist Resource(s)
   Location
                         (clock axis_clk rise edge)
                                                       0.000
                                                                 0.000 r
                                                       0.000
                                                                  0.000 r axis_clk (IN)
                         net (fo=0)
                                                       0.000
                                                                           axis_clk
                                                                 0.000
                                                                          axis_clk_IBUF_inst/I
                         IBUF (Prop_ibuf_I_0)
                                                       0.972
                                                                  0.972 r axis_clk_IBUF_inst/0
                         net (fo=1, unplaced)
                                                                  1.771
                                                                          axis_clk_IBUF
                                                       0.800
                                                                          axis_clk_IBUF_BUFG_inst/I
                         BUFG (Prop_bufg_I_0)
                                                       0.101
                                                                  1.872 r axis_clk_IBUF_BUFG_inst/0
                         net (fo=334, unplaced)
                                                       0.584
                                                                          genblk1.Xferloop_U0/axis_clk_IBUF_BUFG
                                                                  2.456
                         DSP48F1
                                                                          genblk1.Xferloop_U0/mul__0/CLK
```

| 254                                  | DSP48E1 (Prop_dsp48e1_CLK_PCOUT[47]) |        |          |                                           |  |  |  |  |
|--------------------------------------|--------------------------------------|--------|----------|-------------------------------------------|--|--|--|--|
| 255                                  |                                      | 4.206  | 6.662 r  | genblk1.Xferloop_U0/mul0/PCOUT[47]        |  |  |  |  |
| 256                                  | net (fo=1, unplaced)                 | 0.055  | 6.717    | genblk1.Xferloop_U0/mul0_n_106            |  |  |  |  |
| 257                                  |                                      |        | r        |                                           |  |  |  |  |
| DSP48E1 (Prop_dsp48e1_PCIN[47]_P[0]) |                                      |        |          |                                           |  |  |  |  |
| 259                                  |                                      | 1.518  | 8.235 r  | genblk1.Xferloop_U0/mul1/P[0]             |  |  |  |  |
| 260                                  | net (fo=2, unplaced)                 | 0.800  | 9.035    | genblk1.Xferloop_U0/mul1_n_105            |  |  |  |  |
| 261                                  |                                      |        |          | •                                         |  |  |  |  |
| 262                                  | LUT2 (Prop_lut2_I0_0)                | 0.124  | 9.159 r  |                                           |  |  |  |  |
| 263                                  | net (fo=1, unplaced)                 | 0.000  | 9.159    | genblk1.Xferloop_U0/mul_carry_i_3_n_0     |  |  |  |  |
| 264                                  |                                      |        | r        | genblk1.Xferloop_U0/mul_carry/S[1]        |  |  |  |  |
| CARRY4 (Prop_carry4_S[1]_C0[3])      |                                      |        |          |                                           |  |  |  |  |
| 266                                  |                                      | 0.533  | 9.692 r  | genblk1.Xferloop_U0/mul_carry/C0[3]       |  |  |  |  |
| 267                                  | net (fo=1, unplaced)                 | 0.009  | 9.701    | genblk1.Xferloop_U0/mul_carry_n_0         |  |  |  |  |
| 268                                  |                                      |        | r        | genblk1.Xferloop_U0/mul_carry0/CI         |  |  |  |  |
| 269                                  | CARRY4 (Prop_carry4_CI_C0[3])        |        |          |                                           |  |  |  |  |
| 270                                  |                                      | 0.117  | 9.818 r  | genblk1.Xferloop_U0/mul_carry0/C0[3]      |  |  |  |  |
| 271                                  | net (fo=1, unplaced)                 | 0.000  | 9.818    | genblk1.Xferloop_U0/mul_carry0_n_0        |  |  |  |  |
| 272                                  |                                      |        | r        | genblk1.Xferloop_U0/mul_carry1/CI         |  |  |  |  |
| 73 CARRY4 (Prop_carry4_CI_0[3])      |                                      |        |          |                                           |  |  |  |  |
| 274                                  |                                      | 0.331  | 10.149 r | genblk1.Xferloop_U0/mul_carry1/0[3]       |  |  |  |  |
| 275                                  | net (fo=4, unplaced)                 | 0.642  | 10.791   | genblk1.Xferloop_U0/mul3[27]              |  |  |  |  |
| 276                                  |                                      |        | r        | genblk1.Xferloop_U0/acc[24]_i_2/I0        |  |  |  |  |
| 277                                  | LUT3 (Prop_lut3_I0_0)                | 0.307  | 11.098 r | genblk1.Xferloop_U0/acc[24]_i_2/0         |  |  |  |  |
| 278                                  | net (fo=1, unplaced)                 | 0.000  | 11.098   | genblk1.Xferloop_U0/acc[24]_i_2_n_0       |  |  |  |  |
| 279                                  |                                      |        |          | genblk1.Xferloop_U0/acc_reg[24]_i_1/S[3]  |  |  |  |  |
| 280                                  | CARRY4 (Prop_carry4_S[3]_C0[         | 3])    |          |                                           |  |  |  |  |
| 281                                  |                                      | 0.376  | 11.474 r | genblk1.Xferloop_U0/acc_reg[24]_i_1/C0[3] |  |  |  |  |
| 282                                  | net (fo=1, unplaced)                 | 0.000  | 11.474   | genblk1.Xferloop_U0/acc_reg[24]_i_1_n_0   |  |  |  |  |
| 283                                  |                                      |        | r        | genblk1.Xferloop_U0/acc_reg[28]_i_1/CI    |  |  |  |  |
| 284                                  | CARRY4 (Prop_carry4_CI_0[1])         |        |          |                                           |  |  |  |  |
| 285                                  |                                      | 0.337  | 11.811 r | genblk1.Xferloop_U0/acc_reg[28]_i_1/0[1]  |  |  |  |  |
| 286                                  | net (fo=1, unplaced)                 | 0.000  | 11.811   | genblk1.Xferloop_U0/acc_reg[28]_i_1_n_6   |  |  |  |  |
| 287                                  | FDRE                                 |        | r        | genblk1.Xferloop_U0/acc_reg[29]/D         |  |  |  |  |
| 288                                  |                                      |        |          |                                           |  |  |  |  |
| 289                                  |                                      |        |          |                                           |  |  |  |  |
| 290                                  | (clock axis_clk rise edge)           |        |          |                                           |  |  |  |  |
| 291                                  | _                                    | .0.000 | 10.000 r |                                           |  |  |  |  |
| 292                                  |                                      | 0.000  | 10.000 r | axis_clk (IN)                             |  |  |  |  |
| 293                                  | net (fo=0)                           | 0.000  | 10.000   | axis_clk                                  |  |  |  |  |
| 294                                  |                                      |        |          | axis_clk_IBUF_inst/I                      |  |  |  |  |
| 295                                  | IBUF (Prop_ibuf_I_0)                 | 0.838  |          | axis_clk_IBUF_inst/0                      |  |  |  |  |
| 296                                  | net (fo=1, unplaced)                 | 0.760  | 11.598   | axis_clk_IBUF                             |  |  |  |  |
| 297                                  |                                      |        |          | axis_clk_IBUF_BUFG_inst/I                 |  |  |  |  |
| 298                                  | BUFG (Prop_bufg_I_0)                 | 0.091  |          | axis_clk_IBUF_BUFG_inst/0                 |  |  |  |  |
| 299                                  | net (fo=334, unplaced)               | 0.439  | 12.128   | genblk1.Xferloop_U0/axis_clk_IBUF_BUFG    |  |  |  |  |
| 300                                  | FDRE                                 |        |          | genblk1.Xferloop_U0/acc_reg[29]/C         |  |  |  |  |
| 301                                  | clock pessimism                      | 0.184  | 12.311   |                                           |  |  |  |  |
| 302                                  |                                      | 0.035  | 12.276   | 200h1141 V60v1000 110 /000 ver [20]       |  |  |  |  |
| 303                                  | FDRE (Setup_fdre_C_D)                | 0.076  | 12.352   | genblk1.Xferloop_U0/acc_reg[29]           |  |  |  |  |
| 304                                  | required time                        |        | 12 252   |                                           |  |  |  |  |
| 305                                  | required time                        |        | 12.352   |                                           |  |  |  |  |
| 306                                  | arrival time                         |        | -11.811  |                                           |  |  |  |  |
| 308                                  | <br>slack                            |        | 0.541    |                                           |  |  |  |  |
| 300                                  | Stack                                |        | 0.541    |                                           |  |  |  |  |

### 5. Simulation Waveform

Xferloop data-in stream waveform.



This chart illustrates that 'ap\_start' is deasserted after the first handshake. Additionally, you can observe the read FSM (signal ss\_state\_r). State 3 is the reset state, and upon encountering 'ap\_start,' it transitions to state 2. In state 2, the data BRAM is reset to all zeros for zero padding, and then it alternates between states 0 and 1. In state 0, the 'ss\_tdata' is stored in the BRAM upon handshake, and in state 1, the output computational takes place.

Xferloop calculation waveform.



Based on the figure above, it can be observed that for each output, it requires at least 11 cycles. Additionally, the data address settings align with the description in Part 2. Furthermore, 'ss\_tdata' is delayed by two cycles to align with the data read from the data DRAM, and then multiplication and accumulation are performed.

• Xferloop data-out stream waveform.



It can be seen that the write FSM alternates between states 0 and 1. In state 0, data is being processed, and in state 1, 'valid' is asserted, and the results are sent out.

#### • axi lite control read write waveform:



First, looking at the write part, the FSM here alternates between states 0 and 1. In state 0, 'awready' is asserted and it waits for 'waddress.' In state 1, 'wready' is asserted, and the write operation is performed. The read part operates similarly, where in state 0, 'arready' is asserted to wait for 'read address,' and in state 1, 'rvalid' is asserted only after the data has been successfully retrieved from the BRAM.

#### • axi lite control ap done and ap idle signals.



The 'ap\_done\_r' and 'ap\_idle\_r' in the waveform represent the states stored in control register address 0. After the computation is completed, both of these states are set to 1. When a read operation occurs at address 0, 'ap\_done\_r' is deasserted, causing the value at address 0 to be updated from 6 to 4. At this point, 'r\_data' is also updated to 6 and is awaiting the read handshake signal for transmission. Similarly, when a second read operation is performed at address 0, 'r\_data' will have value 4.



The above figure shows the cycles between ap\_start and ap\_done. The cycle between them is around 11\*600 cycles.