# Lab 05 - counter

#### GitHub repository.

https://github.com/yuliakyselova/Digital-electronics-1

### 1. Preparation tasks.

Table with connection of push buttons on Nexys A7 board.

| <br>Button | Voltage | PIN |
|------------|---------|-----|
| BTNL       | 3,3 V   | P17 |
| BTNR       | 3,3 V   | M17 |
| BTNU       | 3,3 V   | M18 |
| BTND       | 3,3 V   | P18 |
| BTNC       | 3,3 V   | N17 |

Table with calculated values.

| Time<br>interval | Number of<br>clk periods | Number of clk<br>periods in hex | Number of clk periods in binary       |
|------------------|--------------------------|---------------------------------|---------------------------------------|
| 2 ms             | 200 000                  | x"3_0d40"                       | b"0011_0000_1101_0100_0000"           |
| 4 ms             | 400 000                  | x"6_1A80"                       | b"0110_0001_1010_1000_0000"           |
| 10 ms            | 1 000 000                | x"F_4240"                       | b"1111_0100_0010_0100_0000"           |
| 250 ms           | 25 000 000               | x"17D_7840"                     | b"0001_0111_1101_0111_1000_0100_0000" |
| 500 ms           | 50 000 000               | x"2FA_F080"                     | b"0010_1111_1010_1111_0000_1000_0000" |
| 1 sec            | 100 000 000              | x"5F5_E100"                     | b"0101_1111_0101_1110_0001_0000_0000" |

### 2.Bidirectional counter.

Listing of VHDL code of the process p\_cnt\_up\_down.

```
enabled

if (cnt_up_i = '1') then

    s_cnt_local <= s_cnt_local + 1;

    else

    s_cnt_local <= s_cnt_local - 1;
    end if;

end if;
end if;
end process p_cnt_up_down;</pre>
```

Listing of VHDL reset and stimulus processes from testbench file tb\_cnt\_up\_down.vhd.

```
-- Reset generation process
p_reset_gen : process
begin
   s_reset <= '0';
   wait for 12 ns;
   -- Reset activated
   s_reset <= '1';
   wait for 73 ns;
   s_reset <= '0';
   wait;
end process p_reset_gen;
-- Data generation process
p_stimulus : process
begin
    report "Stimulus process started" severity note;
   -- Enable counting
   s_en <= '1';
   -- Change counter direction
   s_cnt_up <= '1';
   wait for 380 ns;
   s_cnt_up <= '0';
   wait for 220 ns;
```

```
-- Disable counting
s_en <= '0';

report "Stimulus process finished" severity note;
wait;
end process p_stimulus;</pre>
```

Screenshot with simulated time waveforms.



## 3.Top level.

Listing of VHDL code from source file top.vhd with all instantiations for the 4-bit bidirectional counter.

```
);
-- Instance (copy) of cnt_up_down entity
bin_cnt0 : entity work.cnt_up_down
    generic map(
        --- WRITE YOUR CODE HERE
    g_CNT_WIDTH => 4
)
    port map(
        --- WRITE YOUR CODE HERE
          => CLK100MHZ,
    clk
    reset => BTNC,
    en_i => s_en,
    cnt_up_i => SW(0),
    cnt_o => s_cnt
    );
-- Display input value on LEDs
LED(3 downto 0) <= s_cnt;</pre>
-- Instance (copy) of hex_7seg entity
hex2seg : entity work.hex_7seg
    port map(
        hex_i => s_cnt,
        seg_o(6) \Rightarrow CA,
        seg_o(5) \Rightarrow CB,
        seg_o(4) \Rightarrow CC
        seg_o(3) \Rightarrow CD,
        seg_o(2) \Rightarrow CE
        seg_o(1) => CF,
        seg_o(0) => CG
    );
-- Connect one common anode to 3.3V
AN <= b"1111_1110";
```

Image of the top layer including both counters, ie a 4-bit bidirectional counter from Part 4 and a 16-bit counter with a 10 ms time base from Part Experiments on your own.

