Google Scholar

■ +65 91576198 | ■ yun.chen@u.nus.edu | III linkedin.com/in/yun-chen-274006208

## **Personal Profile**

Yun Chen is a fourth-year Ph.D. student who is actively looking for a full-time faculty position or research scientist in the area of computer architecture and hardware security. He is expected to graduate in 2024. He's experienced with CPU microarchitecture design, power-efficient hardware design, side-channel attack exploration, and trusted execution environment (TEE).

### Education

**National University of Singapore** 

Singapore

PhD in Computer Science

2020 - Current

• GPA: 4.25/5

**Beijing Institute of Technology** 

Beijing, China

MPhil in Cybersecurity

**Henan University** 

2017 - 2020

• GPA: 86/100

I/ ~

BEng in Computer Science

Kaifeng, China

being in computer science

2013 - 2017

• GPA: 86/100

# **Research Experience**

#### **National University of Singapore**

Singapore

Ph.D. Candidate (advised by Prof. Trevor E. Carlson)

2020 - Current

- New CPU microarchitecture against physical side-channel attacks. Develop an out-of-order processor capable of securely reordering instructions to mitigate power side-channel attacks while minimizing performance overhead and optimizing power efficiency.
- Novel microarchitectural side-channel attack on x86 via IP-stride prefetcher. Reverse-engineer the Intel IP-stride prefetcher and present a novel side-channel attack capable of leaking control flow by mis-training the hardware IP-stride prefetcher. \*Approved by Intel.
- Novel microarchitectural side-channel attack on x86 via XPT prefetcher. Reverse-engineer the Intel eXtended Prediction Table (XPT) prefetcher and present a novel side-channel attack capable of leaking the victim's page activities by selectively resetting the XPT prefetcher's status. \*Approved by Intel.
- Novel transient attack on x86 via Loop Stream Detector (LSD). Reverse-engineer the Intel LSD and present a novel transient attack primitive by LSD. \*Approved by Intel.
- Automatic side-/covert-channel leakage detection on ARM TrustZone. Design a comprehensive and automatic side-channel vulnerability analysis tool on ARM TrustZone. Build a new cross-world and cross-core covert-channel attack via the analysis tool.
- Side-channel attacks resilient TEE on ARM TrustZone. A smart virtualization mechanism that can isolate the PMU and caches between the secure world and the normal world with low-performance overhead.
- Out-of-order commit processor (side project). Develop an out-of-order processor that can out-of-order commit instructions without modifying the compiler or operating system, hence improving the processor's IPC.

**AMD** Singapore

Research Intern ((managed by Prof. Nachiket Kapre (PMTS in AMD))

May 2022 - March 2023

- CGRA Verification. Build an automatic verification toolkit for verifying the functionalities and correctness of hardware.
- Customize the AMD-Xilinx Nanotube compiler. Develop and extend the nanotube compiler for the programmable RDMA SmartNIC project.
- **Programmable RDMA SmartNIC using CGRA**. Build RDMA packetization and de-packetization eBPF code via nanotube compiler to accelerate the RDMA throughput and make it programmable. \*Internal Patent Award.

# **Publications**

#### JOURNAL PAPERS

Dynamic defense strategy against advanced persistent threat under heterogeneous networks

Kun Lv, Yun Chen (corresponding author), Changzhen Hu

Information Fusion (**IF = 17.6**) 49 (2019) pp. 216–226. 2019

DEPLEST: A blockchain-based privacy-preserving distributed database toward user behaviors in social networks

Yun Chen, Hui Xie, Kun Lv, Shengjun Wei, Changzhen Hu

Information Sciences (**IF = 8.2**) 501 (2019) pp. 100–117. 2019

A dynamic hidden forwarding path planning method based on improved Q-learning in SDN environments **Yun Chen**, Kun Lv, Changzhen Hu

Security and Communication Networks (IF = 1.98) 2018 (2018). 2018

OCTOBER 30, 2023

#### **CONFERENCE PAPERS**

GadgetSpinner: A New Transient Execution Primitive via the Loop Stream Detector

Yun Chen, Ali Hajiabadi, Trevor E Carlson

International Symposium on High-Performance Computer Architecture (HPCA), 2024

PrefetchX: A Cross-Core Cache-agnostic Prefetcher-based Side- and Covert-Channel Attack

Yun Chen, Ali Hajiabadi, Lingfeng Pei, Trevor E Carlson

International Symposium on High-Performance Computer Architecture (HPCA), 2024

AfterImage: Leaking Control Flow Data and Tracking Load Operations via the Hardware Prefetcher

Yun Chen, Lingfeng Pei, Trevor E. Carlson

Proceedings of the 28th ACM International Conference on Architectural Support for Programming Languages and Operating Systems (ASPLOS), Volume 2, 2023

Optimal Attack Path Generation Based on Supervised Kohonen Neural Network

Yun Chen, Kun Lv, Changzhen Hu

International Conference on Network and System Security (NSS), 2017

#### **UNDER REVIEW**

Prime+Reset: Introducing A Novel Cross-World Covert-Channel Through Comprehensive Security Analysis on ARM TrustZone **Yun Chen**, Arash Pashrashid, Yongzheng Wu, Trevor E Carlson

Under Review, 2023

PARADISE: Mitigating Power Attacks through Fine-Grained Instruction Reordering

**Yun Chen**, Ali Hajiabadi, Romain Poussier, Yaswanth Tavva, Andreas Diavastos, Shivam Bhasin, Trevor E Carlson *Under Review*, 2021

# Skills

**Programming** C, Chisel, Python, SystemVerilog

Miscellaneous Linux, Shell (Bash), AWS EC2, LEX (Overleaf), Git, Chipyard, FireSim, Commercial CAD tools (Synopsys DC, PrimePower, etc.)

### **Achievements**

2023 **ASPLOS Travel Grant**, ASPLOS 2023

2023 Incentive Award, NUS

2022-2023 Research Achievement Award, NUS

2020-2024 NUS Research Fellowship, NUS

Canada

Singapore

Singapore

Singapore

OCTOBER 30, 2023 2