# 微算機系統

# 小組專案報告

# 實驗二:

多位元加法器 & 多位元减法器設計

組別: 20

班級、姓名與學號:

醫工三 葉芸茜 B812110004

醫工三 湯青秀 B812110011

日期:112.10.05

#### 一、實驗內容:

#### (一) 目標一

- 1. 以1-bit之全加器為基礎,將上述之8-bit多位元加法器邏輯函數以 Package 與 component 語法包裝,之後以實驗板上面兩顆七段顯示器及LED燈來呈現結 果。
- 3. 禁用IF和SWITCH語法,請以加法器(邏輯閘)方式實現,使用其他方式則酌以 扣分。

#### (二) 目標二

- 1. 以1-bit之全加器為基礎,將上述之8-bit多位元減法器邏輯函數以 Package 與 component 語法包裝,之後以實驗板上 面兩顆七段顯示器及LED燈來呈現結 果。
- 測試時,將以指撥開關輸入,而兩顆七段顯示器上必須可正確顯示出運算的結果(十六進位),結果皆為正整數,
- 3. 範圍為0~FF(需偵測0verFlow,0verFlow時亮LED燈)。
- 4. 禁用IF和SWITCH語法,請以加法器(邏輯閘)方式實現,使用其他方式則酌以 扣分。

| Variable | Pin Location | Signal Name |
|----------|--------------|-------------|
| X0       | PIN_AB28     | SW[0]       |
| X1       | PIN_AC28     | SW[1]       |
| X2       | PIN_AC27     | SW[2]       |
| Х3       | PIN_AD27     | SW[3]       |
| X4       | PIN_AB27     | SW[4]       |
| Х5       | PIN_AC26     | SW[5]       |
| Х6       | PIN_AD26     | SW[6]       |
| Х7       | PIN_AB26     | SW[7]       |
| YO       | PIN_AC25     | SW[8]       |
| Y1       | PIN_AB25     | SW[9]       |
| Y2       | PIN_AC24     | SW[10]      |
| Ү3       | PIN_AB24     | SW[11]      |
| Y4       | PIN_AB23     | SW[8]       |
| Y5       | PIN_AA24     | SW[9]       |
| Y6       | PIN_AA23     | SW[10]      |
| Y7       | PIN_AA22     | SW[11]      |
| a0       | PIN_G18      | HEXO[0]     |
| b0       | PIN_F22      | HEX0[1]     |
| c0       | PIN_E17      | HEXO[2]     |
| d0       | PIN_L26      | HEXO[3]     |
| e0       | PIN_L25      | HEXO[4]     |
| f0       | PIN_J22      | HEXO[5]     |
| g0       | PIN_H22      | HEXO[6]     |
| al       | PIN_M24      | HEX1[0]     |

| b1       | PIN_Y22 | HEX1[1] |
|----------|---------|---------|
| c1       | PIN_W21 | HEX1[2] |
| d1       | PIN_W22 | HEX1[3] |
| e1       | PIN_W25 | HEX1[4] |
| f1       | PIN_U23 | HEX1[5] |
| g1       | PIN_U24 | HEX1[6] |
| Overflow | PIN_G19 | LEDR[0] |

# 二、實驗過程及結果:

# (一) 預期實驗結果的真值表

# 1. 1-bit 全加器

|     | Input | Output |   |      |
|-----|-------|--------|---|------|
| Cin | X     | у      | S | Cout |
| 0   | 0     | 0      | 0 | 0    |
| 0   | 0     | 1      | 1 | 0    |
| 0   | 1     | 0      | 1 | 0    |
| 0   | 1     | 1      | 0 | 1    |
| 1   | 0     | 0      | 1 | 0    |
| 1   | 0     | 1      | 0 | 1    |
| 1   | 1     | 0      | 0 | 1    |
| 1   | 1     | 1      | 1 | 1    |

# 2. 七段顯示器

| 數字 | W | X | Y | Z | a | b | С | d | е | f | g |
|----|---|---|---|---|---|---|---|---|---|---|---|
| 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1  | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 2  | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 3  | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 4  | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 5  | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 6  | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 7  | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 8  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9  | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| A  | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| В  | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| С  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 |
| D  | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |
| Е  | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| F  | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 |

#### (二) 根據上方真值表輸出布林代數並化簡

#### 1. 加法器

初始Cin為0

若c[7]為1,則有end-carry,判別為overflow(不在0~FF範圍內)

$$s_i = x_i \oplus y_i \oplus c_i$$

$$c_{i+1} = x_i y_i + x_i c_i + y_i c_i$$

#### 2. 減法器

減法器以全加器為基礎,將y取一的補數(y加上not),且初始Cin為1 (以達到2的補數之效果)

- (1)若c[7]為1,則有end-carry,計算結果為正數,因此取 $\underline{c}$ [7],判 別為無overflow(0~FF)
- (2)若c[7]為0,則無end-carry,計算結果為負數,因此取 $\underline{c[7]}$ ,判別為有overflow(不在0~FF範圍內)

#### 3. 七段顯示器

$$a = \underline{W} \underline{X} \underline{Y} \underline{Z} + \underline{W} \underline{X} \underline{Y} \underline{Z} + W \underline{X} \underline{Y} \underline{Z} + W \underline{X} \underline{Y} \underline{Z} + W \underline{X} \underline{Y}$$

$$b = \underline{W} X \underline{Y} Z + \underline{W} X Y \underline{Z} + W \underline{X} Y Z + W X \underline{Z} + W X Y$$

$$c = \underline{W} \underline{X} Y \underline{Z} + W X \underline{Z} + W X Y$$

$$\mathrm{d} \; = \; \underline{X} \; \underline{Y} \; Z \; + \; \underline{W} \; X \; \underline{Y} \; \underline{Z} \; + \; X \; Y \; Z \; + \; W \; \underline{X} \; Y \; \underline{Z}$$

$$e = \underline{W}Z + \underline{W}X\underline{Y} + \underline{X}\underline{Y}Z$$

$$f = \underline{W} \underline{X} Z + \underline{W} \underline{X} Y + \underline{W} Y Z + W X \underline{Y}$$

$$g = \underline{W} \underline{X} \underline{Y} + \underline{W} X Y Z$$

# (三) 布林代數化簡後設計出的電路

# 1. 目標一



# 2. 目標二



#### (四) 實驗過程

#### 1. 目標1

(1) 撰寫程式碼



#### (2) 編譯成功



#### (3) 接腳位



#### (4) 確認接線於正確腳位



#### (5) 燒錄視窗設定及燒錄成功畫面



#### 2. 目標2

#### (1) 撰寫程式碼









#### (2) 編譯成功



#### (3) 接腳位



#### (4) 確認接線於正確腳位



#### (5) 燒錄視窗設定及燒錄成功畫面



#### (五) 實驗結果

#### 1. 目標一

(1) 輸入 8 + 9

輸出 11



# (2) 輸入 255 + 1

輸出 overflow



#### (3) 輸入 17 + 64

#### 輸出 51



# (4) 輸入 144 + 200

輸出 overflow



#### (5) 輸入 128 + 42

輸出 AA



# 2. 目標二

(1) 輸入 255 - 0

輸出 FF



(2) 輸入 255 - 1

輸出 FE



# (3) 輸入 17 - 32

輸出 overflow



# (4) 輸入 17 - 64

輸出 overflow



#### (5) 輸入 128 - 192

輸出 overflow



#### ● 實際操作影片連結;

#### 加法器

 $\underline{\text{https://drive.google.com/file/d/1T8RgH\_05tyBPENGBHwcOKQyrLGd\_a-Wg/view?usp=drive\_link}}$ 

#### 減法器

 $\underline{https://drive.\,google.\,com/file/d/1Y-oF1rYsdJcpWcAUaWbTgeR0V2pJpC-e/view?usp=drive\_link}$ 

#### 三、程式碼

# (一) 目標一

# fulladder. vhd LIBRARY ieee; USE ieee.std\_logic\_1164.all; USE work.course2\_package.all; ENTITY fulladder IS PORT( x: in std\_logic\_vector(7 downto 0); y: in std\_logic\_vector(7 downto 0); a0, b0, c0, d0, e0, f0, g0, a1, b1, c1, d1, e1, f1, g1: OUT st d\_logic; Overflow: OUT STD\_LOGIC ); END fulladder;

```
ARCHITECTURE add OF fulladder IS
        SIGNAL Cin, Cout: std logic := '0';
        SIGNAL c: std logic vector(7 downto 0);
        SIGNAL s: std logic vector(7 downto 0);
BEGIN
        stage0: fulladd PORT MAP (Cin, x \Rightarrow x(0), y \Rightarrow y(0), s \Rightarrow s(0), Cout =
> c(0);
        stage1: fulladd PORT MAP (c(0), x(1), y(1), s(1), c(1));
        stage2: fulladd PORT MAP ( c(1), x(2), y(2), s(2), c(2) );
        stage3: fulladd PORT MAP (c(2), x(3), y(3), s(3), c(3));
        stage4: fulladd PORT MAP ( c(3), x(4), y(4), s(4), c(4) );
        stage5: fulladd PORT MAP ( c(4), x(5), y(5), s(5), c(5) );
        stage6: fulladd PORT MAP ( c(5), x(6), y(6), s(6), c(6) );
        stage7: fulladd PORT MAP (Cin \Rightarrow c(6), Cout \Rightarrow c(7), x \Rightarrow x(7), y \Rightarrow
y(7), s => s(7);
        stage8: Overflow \leq c(7);
        stage9: hex PORT MAP (S(0), S(1), S(2), S(3), S(4), S(5), S(6), S(7), a0,
b0, c0, d0, e0, f0, g0, a1, b1, c1, d1, e1, f1, g1);
END add;
```



#### fulladd. vhd

| LIBRARY ieee;                                        |
|------------------------------------------------------|
| USE ieee.std_logic_1164.all;                         |
|                                                      |
| ENTITY fulladd is                                    |
| port( Cin, x, y : in std_logic;                      |
| s, Cout: out std_logic);                             |
| END fulladd;                                         |
|                                                      |
| ARCHITECTURE func of fulladd is                      |
| BEGIN                                                |
| s <= x xor y xor Cin;                                |
| Cout $\leq$ (x and y) or (Cin and x) or (Cin and y); |
| END func;                                            |

# hex. vhd

LIBRARY ieee; USE ieee.std\_logic\_1164.all; ENTITY hex is PORT ( Z0, Y0, X0, W0, Z1, Y1, X1, W1: IN std\_logic; a0, b0, c0, d0, e0, f0, g0, a1, b1, c1, d1, e1, f1, g1: OUT s td logic); END hex; ARCHITECTURE func of hex is **BEGIN** a0 <= (NOT W0 AND NOT X0 AND NOT Y0 AND Z0) OR (NOT W0 AND X0 AND NOT Y0 AND NOT Z0) OR (W0 AND NOT X0 AND Y0 AND Z0) OR (W0 AND X0 AND NOT Y0); b0 <= (NOT W0 AND X0 AND NOT Y0 AND Z0) OR (NOT W0 AND X0 AND Y0 AND NOT Z0) OR (W0 AND NOT X0 AND Y0 AND Z0) OR (W0 AND X0 AND NOT Z0)

OR (W0 AND X0 AND Y0);

c0 <= (NOT W0 AND NOT X0 AND Y0 AND NOT Z0)

OR (W0 AND X0 AND NOT Z0)

OR (W0 AND X0 AND Y0);

d0 <= (NOT X0 AND NOT Y0 AND Z0)

OR (NOT W0 AND X0 AND NOT Y0 AND NOT Z0)

OR (X0 AND Y0 AND Z0)

OR (W0 AND NOT X0 AND Y0 AND NOT Z0);

e0 <= (NOT W0 AND Z0)

OR (NOT W0 AND X0 AND NOT Y0)

OR (NOT X0 AND NOT Y0 AND Z0);

f0 <= (NOT W0 AND NOT X0 AND Z0)

OR (NOT W0 AND NOT X0 AND Y0)

OR (NOT W0 AND Y0 AND Z0)

OR (W0 AND X0 AND NOT Y0);

g0 <= (NOT W0 AND NOT X0 AND NOT Y0)

OR (NOT W0 AND X0 AND Y0 AND Z0);

a1 <= (NOT W1 AND NOT X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1 AND NOT Z1)

OR (W1 AND NOT X1 AND Y1 AND Z1)

OR (W1 AND X1 AND NOT Y1);

b1 <= (NOT W1 AND X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND Y1 AND NOT Z1)

OR (W1 AND NOT X1 AND Y1 AND Z1)

OR (W1 AND X1 AND NOT Z1)

OR (W1 AND X1 AND Y1);

c1 <= (NOT W1 AND NOT X1 AND Y1 AND NOT Z1)

OR (W1 AND X1 AND NOT Z1)

OR (W1 AND X1 AND Y1);

d1 <= (NOT X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1 AND NOT Z1)

OR (X1 AND Y1 AND Z1)

OR (W1 AND NOT X1 AND Y1 AND NOT Z1);

e1 <= (NOT W1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1)

OR (NOT X1 AND NOT Y1 AND Z1);

 $f1 \le (NOT W1 AND NOT X1 AND Z1)$ 

OR (NOT W1 AND NOT X1 AND Y1)

OR (NOT W1 AND Y1 AND Z1)

OR (W1 AND X1 AND NOT Y1);

g1 <= (NOT W1 AND NOT X1 AND NOT Y1)

OR (NOT W1 AND X1 AND Y1 AND Z1);

END func;

(二) 目標二

fullminusor. vhd

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
ENTITY fulladd is
 port( Cin, x, y : in std_logic;
                 s, Cout : out std_logic);
END fulladd;
ARCHITECTURE func of fulladd is
BEGIN
 s <= x xor y xor Cin;
 Cout \leftarrow (x and y) or (Cin and x) or (Cin and y);
END func;
```

# package. vhd



#### fullminus. vhd

| LIBRARY ieee;                                        |
|------------------------------------------------------|
| USE ieee.std_logic_1164.all;                         |
|                                                      |
| ENTITY fullminus is                                  |
| port( Cin, x, y : in std_logic;                      |
| s, Cout : out std_logic);                            |
| END fullminus;                                       |
|                                                      |
| ARCHITECTURE func of fullminus is                    |
| BEGIN                                                |
| s <= x xor y xor Cin;                                |
| Cout $\leq$ (x and y) or (Cin and x) or (Cin and y); |
| END func;                                            |

# hex. vhd

LIBRARY ieee; USE ieee.std\_logic\_1164.all; ENTITY hex is PORT ( Z0, Y0, X0, W0, Z1, Y1, X1, W1: IN std\_logic; a0, b0, c0, d0, e0, f0, g0, a1, b1, c1, d1, e1, f1, g1: OUT s td logic); END hex; ARCHITECTURE func of hex is **BEGIN** a0 <= (NOT W0 AND NOT X0 AND NOT Y0 AND Z0) OR (NOT W0 AND X0 AND NOT Y0 AND NOT Z0) OR (W0 AND NOT X0 AND Y0 AND Z0) OR (W0 AND X0 AND NOT Y0); b0 <= (NOT W0 AND X0 AND NOT Y0 AND Z0) OR (NOT W0 AND X0 AND Y0 AND NOT Z0) OR (W0 AND NOT X0 AND Y0 AND Z0) OR (W0 AND X0 AND NOT Z0)

OR (W0 AND X0 AND Y0);

c0 <= (NOT W0 AND NOT X0 AND Y0 AND NOT Z0)

OR (W0 AND X0 AND NOT Z0)

OR (W0 AND X0 AND Y0);

d0 <= (NOT X0 AND NOT Y0 AND Z0)

OR (NOT W0 AND X0 AND NOT Y0 AND NOT Z0)

OR (X0 AND Y0 AND Z0)

OR (W0 AND NOT X0 AND Y0 AND NOT Z0);

e0 <= (NOT W0 AND Z0)

OR (NOT W0 AND X0 AND NOT Y0)

OR (NOT X0 AND NOT Y0 AND Z0);

f0 <= (NOT W0 AND NOT X0 AND Z0)

OR (NOT W0 AND NOT X0 AND Y0)

OR (NOT W0 AND Y0 AND Z0)

OR (W0 AND X0 AND NOT Y0);

g0 <= (NOT W0 AND NOT X0 AND NOT Y0)

OR (NOT W0 AND X0 AND Y0 AND Z0);

a1 <= (NOT W1 AND NOT X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1 AND NOT Z1)

OR (W1 AND NOT X1 AND Y1 AND Z1)

OR (W1 AND X1 AND NOT Y1);

b1 <= (NOT W1 AND X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND Y1 AND NOT Z1)

OR (W1 AND NOT X1 AND Y1 AND Z1)

OR (W1 AND X1 AND NOT Z1)

OR (W1 AND X1 AND Y1);

c1 <= (NOT W1 AND NOT X1 AND Y1 AND NOT Z1)

OR (W1 AND X1 AND NOT Z1)

OR (W1 AND X1 AND Y1);

d1 <= (NOT X1 AND NOT Y1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1 AND NOT Z1)

OR (X1 AND Y1 AND Z1)

OR (W1 AND NOT X1 AND Y1 AND NOT Z1);

e1 <= (NOT W1 AND Z1)

OR (NOT W1 AND X1 AND NOT Y1)

OR (NOT X1 AND NOT Y1 AND Z1);

 $f1 \le (NOT W1 AND NOT X1 AND Z1)$ 

| OR (NOT W1 AND NOT X1 AND Y1)        |
|--------------------------------------|
| OR (NOT W1 AND Y1 AND Z1)            |
| OR (W1 AND X1 AND NOT Y1);           |
| g1 <= (NOT W1 AND NOT X1 AND NOT Y1) |
| OR (NOT W1 AND X1 AND Y1 AND Z1);    |
| END func;                            |
|                                      |
|                                      |
|                                      |
|                                      |