# EECS 270 Fall 2021

### Homework 7

### Due Friday, November 12 @ 5:00 PM on Gradescope

This is an individual assignment, all of the work should be your own. Write neatly or type and show all your work for full credit.

Have your name and unique name on the front page of your submission.

Total Points: 100

1. [15 points] Setup and Hold timings: The following tables in Table 1 show the minimum and maximum combinational delays, as well as the timing parameters of the flip-flops, in a sequential circuit with three positive edge-triggered D flip-flops clocked at 200MHz. All delays and timing parameters are in nanoseconds. Note that  $\delta_{i,j}$  and  $\Delta_{i,j}$  denotes the minimum and maximum combinational delays from the output of flip-flop *i* to the input of flip-flop *j*, respectively.

| Mi               | nimun                                                                          | n Dela   | ays      | M                | laximun   | n Delay    | S       |                     |                |                        |        |
|------------------|--------------------------------------------------------------------------------|----------|----------|------------------|-----------|------------|---------|---------------------|----------------|------------------------|--------|
| $\delta_{i,j}$   | $D_0$                                                                          | $D_1$    | $D_2$    | $\Delta_{i,j}$   | $D_0$     | $D_1$      | $D_2$   | Clock to Q delay    | $t_P^{C-}$     | $^{\rightarrow Q} = 3$ |        |
| $\overline{Q_0}$ | 3                                                                              | $\infty$ | 3        | $\overline{Q_0}$ | 5         | $-\infty$  | 5       | Setup time          | ·              | S=1                    |        |
| $Q_1$            | 1                                                                              | 6        | 4        | $Q_1$            | 2         | 9          | 6       | Hold time           |                | H = 5                  |        |
| $Q_2$            | $\infty$                                                                       | 4        | 2        | $Q_2$            | $-\infty$ | 5          | 3       | _                   |                | Min                    | Max    |
|                  |                                                                                |          | Tab      | le 1: Tim        | ing spec  | cificatio  | ns for  | sequential circuit. | D.             | 1+5-4                  | 873:8  |
|                  |                                                                                |          |          | 先                | P=10      | , לח       |         |                     | D <sub>i</sub> | 4+3=7                  | 9+3=12 |
| <b>[6]</b> Co    | [6] Compute the early and late arrival times for each of the three flip-flops. |          |          |                  |           |            |         |                     |                |                        |        |
| [6]              | . + :                                                                          | :£       | میر ما د |                  |           | مناب لملمط | .امندما |                     | مام ماد        | (200 MILL)             | ,      |

b. [6] Determine if there are any setup or hold violations with respect to the clock (200 MHz).

Hold Violation at 
$$FF_0$$
: True/False
Hold Violation at  $FF_1$ : True/False
Hold Violation at  $FF_2$ : True/False
Setup Violation at  $FF_0$ : True/False
Setup Violation at  $FF_1$ : True/False
Setup Violation at  $FF_2$ : True/False

Setup Violation at  $FF_2$ : True/False

C. [3] If there are setup or hold violations that prevent the circuit from operating at 200 MHz, what is

the maximum frequency (in MHz) that allows the circuit to function without timing errors? If simply = 5 n s, changing the frequency does not fix all timing errors, what other actions must be taken?

# EECS 270 Fall 2021

## Homework 7

### Due Friday, November 12 @ 5:00 PM on Gradescope

This is an individual assignment, all of the work should be your own.

Write neatly or type and show all your work for full credit.

Have your name and unique name on the front page of your submission.

Total Points: 100

1. **[15 points]** Setup and Hold timings: The following tables in Table 1 show the minimum and maximum combinational delays, as well as the timing parameters of the flip-flops, in a sequential circuit with three positive edge-triggered D flip-flops clocked at 200MHz. All delays and timing parameters are in nanoseconds. Note that  $\delta_{i,j}$  and  $\Delta_{i,j}$  denotes the minimum and maximum combinational delays from the output of flip-flop i to the input of flip-flop j, respectively.

| Mi             | nimur    | n Dela   | ays   | М              | aximun    | n Delay   | S     |                  |                                 |
|----------------|----------|----------|-------|----------------|-----------|-----------|-------|------------------|---------------------------------|
| $\delta_{i,j}$ | $D_0$    | $D_1$    | $D_2$ | $\Delta_{i,j}$ | $D_0$     | $D_1$     | $D_2$ | Clock to Q delay | $t_P^{C \longrightarrow Q} = 3$ |
| $Q_0$          | 3        | $\infty$ | 3     | <br>$Q_0$      | 5         | $-\infty$ | 5     | Setup time       | S=1                             |
| $Q_1$          | 1        | 6        | 4     | $Q_1$          | 2         | 9         | 6     | Hold time        | H = 5                           |
| $Q_2$          | $\infty$ | 4        | 2     | $Q_2$          | $-\infty$ | 5         | 3     |                  |                                 |

Table 1: Timing specifications for sequential circuit.

- a. [6] Compute the early and late arrival times for each of the three flip-flops.
- b. [6] Determine if there are any setup or hold violations with respect to the clock (200 MHz).

Hold Violation at  $FF_0$ : True/False Hold Violation at  $FF_1$ : True/False Hold Violation at  $FF_2$ : True/False Setup Violation at  $FF_0$ : True/False Setup Violation at  $FF_1$ : True/False Setup Violation at  $FF_2$ : True/False

- c. [3] If there are setup or hold violations that prevent the circuit from operating at 200 MHz, what is the maximum frequency (in MHz) that allows the circuit to function without timing errors? If simply changing the frequency does not fix all timing errors, what other actions must be taken?
- 2. **[35 points]** Sequential Circuit Timing Analysis 1: Assume the timing parameters in Table 2 for timing analysis of the circuit in Figure 1.

Gate Timings
$$t_p^{NOT}=1 \text{ ns} t_p^{NAND}=2 \text{ ns} t_p^{OR}=4 \text{ ns}$$
Flip-flop timings
$$t_p^{C}\rightarrow Q=5 \text{ ns (Clock-to-Q delay)} S_{0,1}=4 \text{ ns (Setup time for } DFF_{0,1} \text{ )} S_2=5 \text{ ns (Setup time for } DFF_2 \text{ )} H=2 \text{ ns (Hold time for all three DFFs)}$$

Table 2: Timings for problem 2

a. **[6]** Determine the early  $(d_0, d_1, d_2)$  and late  $(D_0, D_1, D_2)$  signal departure times from the three flip-flops.





Figure 1: Circuit for problem 2

b. [18] Determine the matrix of minimum and maximum combinational propagation delays from the flip-flop outputs to flip-flop inputs. Use  $\delta_{i,j}$  and  $\Delta_{i,j}$  to denote the minimum and maximum combinational delays from the output of flip-flop i to the input of flip-flop j, respectively. Remember to use the appropriate values for when a signal is not connected to the other:  $\infty$  for minimum delays and  $-\infty$  for maximum delays.

| $egin{array}{c c} Q_0 & Q_0 & Q_1 \\ Q_2 & Q_2 \end{array}$ | <u>-</u> | $\begin{array}{c cccc} Maximum & Delays \\ \underline{\Delta_{i,j}} & D_0 & D_1 & D_2 \\ \hline Q_0 & & & \\ Q_1 & & & \\ Q_2 & & & \\ \end{array}$ | a1 = 2+5=7<br>a2 = 4+5=9 | A1=}+5=8<br>Av=5+5=1 |
|-------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|
|-------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------|

- c. [6] early and late signal arrival times to each of the flip-flops.
- d. [5] The minimum clock period  $P_{min}$  that allows the circuit to operate without violating the setup and hold requirements. In addition, use  $P_{min}$  to derive the maximum clock frequency  $f_{CLK}$  for this circuit.

3. **[25 points]** Sequential Circuit Timing Analysis 2: The schematic diagram shown in Figure 2 displays the timing data for a sequential circuit with three edge-triggered D flip-flops. Table 3 has additional information. Each flip flop has black-box transition logic, each as a function of  $Q_2$ ,  $Q_1$ ,  $Q_0$ . On each block are the minimum and maximum path delays for each input in nanoseconds listed as [delay<sub>min</sub>, delay<sub>max</sub>]. For example the min and max path delays from from  $Q_1$  to  $D_2$  are 3 and 5 ns, respectively.



- a. [6] Compute the early  $(a_i)$  and late  $(A_i)$  arrival times for the three flip-flops:  $a_0$ ,  $a_1$ ,  $a_2$ ,  $A_0$ ,  $A_1$ ,  $A_2$ .
- b. [4] What should the minimum clock period P be to avoid setup violations?
- c. [5] Is there a hold violation at  $(FF_0)$ ? If Yes, which path delay(s) should be increased, and by how much, in order to eliminate the violation without increasing P?
- d. [5] Is there a hold violation at  $FF_1$ ? If Yes, which path delay(s) should be increased, and by how much, in order to eliminate the violation without increasing P?
- e. **[5]** Suppose that  $CLK_0$  and  $CLK_1$  have [-1, +1] ns uncertainty in their periods. In this case, what should the minimum clock period P be to avoid setup violations?

4. **[25 points]** Johnson Counter Decoder: The modulus of a 4-bit binary counter is 16. When used in a polling application it requires a 4-to-16 decoder consisting of 16 4-bit AND gates. A 4-bit shift register ring counter eliminates the need for the decoder but its modulus is only 4. A 4-bit Johnson counter represents a compromise between these two "extremes". Its modulus is 8 and its decoder can be implemented using 8 2-input AND gates.

Figure 3 shows the schematic of a 4-bit Johnson Counter followed by a "box" representing its decoder logic. The inputs of the decoder are the 4 bits of the Johnson counter  $Y_3$ ,  $Y_2$ ,  $Y_1$ ,  $Y_0$  and its outputs are the decoded signals labeled  $Z_i$  where i corresponds to the 4-bit combination of the Y signals. For example,  $Z_7$  corresponds the the count  $Y_3$ ,  $Y_2$ ,  $Y_1$ ,  $Y_0$  = 0111.

Find the logic expression of each of the 8 Z signals as a function of the Y signals.

Hint: Consider don't-cares on 4-variable K-Maps!

