













INA826

ZHCS179F - AUGUST 2011-REVISED JULY 2016

# INA826 具有轨到轨输出的高精度、200μA 电源电流、3V 至 36V 电源 仪表放大器

## 1 特性

- 输入共模范围:包括 V-
- 共模抑制:
  - 最小值为 104dB (G = 10)
  - 5kHz 时的最小值为 100dB (G = 10)
- 电源抑制:最小值为 100dB (G = 1)
- 低偏移电压:最大值为 150μV
- 增益漂移: 1ppm/°C (G = 1), 35ppm/°C (G > 1)
- 噪声: 18nV/√Hz, G≥100
- 带宽: 1MHz (G = 1), 60kHz (G = 100)
- 输入保护电压高达 ±40 V
- 轨到轨输出
- 电源电流: 200µA
- 电源范围:
  - 单电源: 3V 至 36V
  - 双电源: ±1.5V 至 ±18V
- 特定温度范围: -40°C 至 +125°C
- 封装: 8 引脚 VSSOP、SOIC 和 WSON

## 2 应用

- 工业过程控制
- 断路器
- 电池检测仪
- 心电图 (ECG) 放大器
- 电力自动化
- 医疗仪表
- 便携式仪表

#### 3 说明

INA826 为低成本仪表放大器,功耗极低且能够在极宽的单电源或双电源范围内工作。可通过单个外部电阻在1到1000范围内设置增益。该器件在过热条件下具有很好的稳定性,即使在 G > 1 时,也可实现只有35ppm/°C(最大值)的低增益漂移。

INA826 经优化可在频率高达 5kHz 时提供超过 100dB 的出色共模抑制比 (G = 10)。G = 1 时,在从负电源直至 1V 正电源的整个输入共模范围内共模抑制比将超过84dB。INA826 采用轨到轨输出,非常适合通过 3V 单电源和高达 ±18V 的双电源供电的低电压操作。

附加电路可通过将输入电流限制在 8mA 以下来防止输入出现超出电源电压的过压情况(高达 ±40V)。

INA826 采用 8 引脚 SOIC、VSSOP 以及微型 3mm x 3mm WSON 表面贴装封装。所有版本的额定工作温度范围均为 -40°C 至 +125°C。

## 器件信息(1)

| m II II & |               |                 |  |  |  |  |
|-----------|---------------|-----------------|--|--|--|--|
| 器件型号      | 封装            | 封装尺寸 (标称值)      |  |  |  |  |
|           | SOIC (8)      | 4.90mm x 3.91mm |  |  |  |  |
| INA826    | .826 WSON (8) |                 |  |  |  |  |
|           | VSSOP (8)     | 3.00mm x 3.00mm |  |  |  |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

## 通用仪表放大器



(1) 如果输入电压始终高于 [(V-) - 2V] 或将单电源电流驱动能力限制在 3.5mA 以下,则此电阻可选;更多详细信息,请参见Input Protection部分。



## 目录

| 1 | 特性1                                  |    | 8.4 Device Functional Modes    | 25 |
|---|--------------------------------------|----|--------------------------------|----|
| 2 | 应用                                   | 9  | Application and Implementation | 26 |
| 3 |                                      |    | 9.1 Application Information    |    |
| 4 | 修订历史记录                               |    | 9.2 Typical Application        | 26 |
| 5 | Device Comparison Table              |    | 9.3 System Examples            | 28 |
| 6 | Pin Configuration and Functions4     | 10 | Power Supply Recommendations   | 34 |
| 7 | Specifications                       | 11 | Layout                         | 34 |
| ' | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines         | 34 |
|   | 7.1 Absolute Maximum Ratings         |    | 11.2 Layout Example            | 35 |
|   | 7.3 Recommended Operating Conditions | 12 | 器件和文档支持                        | 36 |
|   | 7.4 Thermal Information              |    | 12.1 文档支持                      | 36 |
|   | 7.5 Electrical Characteristics 6     |    | 12.2 接收文档更新通知                  | 36 |
|   | 7.6 Typical Characteristics          |    | 12.3 社区资源                      | 36 |
| 8 | Detailed Description                 |    | 12.4 商标                        | 36 |
| ٠ | 8.1 Overview                         |    | 12.5 静电放电警告                    | 36 |
|   | 8.2 Functional Block Diagram         |    | 12.6 Glossary                  | 36 |
|   | 8.3 Feature Description              | 13 | 机械、封装和可订购信息                    | 36 |
|   |                                      |    |                                |    |

## 4 修订历史记录

## Changes from Revision E (April 2013) to Revision F

| Page |  |
|------|--|
|------|--|

| • | 已增加器件信息表、ESD 额定值表、建议运行条件表、特性 说明部分、器件功能模式部分、应用和实施部分、电源相关建议部分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分                                            | 1              |
|---|--------------------------------------------------------------------------------------------------------------------------------------|----------------|
| • | 已增加 TI 设计                                                                                                                            | 1              |
| • | 已将文档标题中的 2.7V 更改为 3V                                                                                                                 |                |
| • | 已通篇将微型小外形尺寸 (MSOP) 更改为超薄小外形尺寸 (VSSOP),将小外形尺寸 (SO) 更改为小外形尺寸集成电路 (SOIC),将 DRG 更改为晶圆级小外形无引线 (WSON)                                      | 1              |
| • | 已更改电源范围 特性 分项的最小电压                                                                                                                   | 1              |
| • | 已更改封装 特性 要点                                                                                                                          | 1              |
| • | 已更改第 1 页的图                                                                                                                           | 1              |
| • | 已更改 描述 部分,其中包括对少量内容进行重新编写、对封装进行重命名以及将单电源电压值从 2.7V 更改为 3V                                                                             |                |
| • | Changed title of Device Comparison Table                                                                                             | 4              |
| • | Deleted DGK Package/Ordering Information table                                                                                       | 4              |
| • | Changed Temperature parameter symbols in Absolute Maximum Ratings table                                                              | 5              |
| • | Changed Input, Differential impedance and Common-mode impedance parameter symbols in Electrical                                      |                |
|   | Characteristics table                                                                                                                | 6              |
| • | Changed Input, V <sub>CM</sub> parameter test conditions in <i>Electrical Characteristics</i> table                                  | 6              |
| • | Deleted Gain, Range of gain parameter symbol from Electrical Characteristics table                                                   | <b>7</b>       |
| • | Changed Power Supply, V <sub>S</sub> parameter test conditions and minimum specifications in <i>Electrical Characteristics</i> table | <mark>7</mark> |
| • | Changed V <sub>S</sub> voltage to 3.0 V and red V <sub>REF</sub> trace to 1.5 V in Figure 9 and Figure 10                            | 9              |
| • | Changed V <sub>S</sub> voltage level to 3.0 V in Figure 29                                                                           | 12             |
| • | Changed blue V <sub>S</sub> trace value to 3.0 V in Figure 36                                                                        | 13             |
| • | Changed conditions of Figure 47 and Figure 48                                                                                        | 15             |
| • | Changed 2.7 V to 3 V and 1.35 V to 1.5 V in Operating Voltage section                                                                | 24             |
| • | Changed TINA-TI simulation circuit links in Using TINA-TI SPICE-Based Analog Simulation Program with the INA826 section              |                |



| Changes from Revision D (March 2013) to Revision E                          | Page |
|-----------------------------------------------------------------------------|------|
| Deleted package marking column from Package/Ordering Information table      | 4    |
| Changes from Revision C (March 2012) to Revision D                          | Page |
| Deleted package marking column from Package/Ordering Information table      | 5    |
| Changes from Revision B (December 2011) to Revision C                       | Page |
| • 已更改 产品状态,从混合状态更改为量产数据                                                     | 1    |
| Deleted gray shading and footnote 2 from Package/Ordering Information table | 4    |
| Changed DFN-8 package to production data                                    | 4    |
| Changes from Revision A (September 2011) to Revision B                      | Page |
| Deleted gray from SO-8 row in Package/Ordering Information                  | 4    |



## 5 Device Comparison Table

| DEVICE | DESCRIPTION                                                                                                               |
|--------|---------------------------------------------------------------------------------------------------------------------------|
| INA333 | 25-μV V <sub>OS</sub> , 0.1 μV/°C V <sub>OS</sub> drift, 1.8-V to 5-V, RRO, 50-μA I <sub>Q</sub> , chopper-stabilized INA |
| PGA280 | 20-mV to ±10-V programmable gain IA with 3-V or 5-V differential output; analog supply up to ±18 V                        |
| INA159 | G = 0.2 V differential amplifier for ±10-V to 3-V and 5-V conversion                                                      |
| PGA112 | Precision programmable gain op amp with SPI™ interface                                                                    |

## 6 Pin Configuration and Functions



**DGK and D Package** 



#### **Pin Functions**

| PIN              |   |                      |                                                                    |                                                                  |  |  |
|------------------|---|----------------------|--------------------------------------------------------------------|------------------------------------------------------------------|--|--|
|                  | N | NO. SOIC, VSSOP WSON |                                                                    | DESCRIPTION                                                      |  |  |
| NAME             |   |                      |                                                                    |                                                                  |  |  |
| -IN              | 1 | 1                    | I                                                                  | Negative (inverting) input                                       |  |  |
| +IN              | 4 | 4                    | I                                                                  | Positive (noninverting) input                                    |  |  |
| REF              | 6 | 6                    | I                                                                  | Reference input. This pin must be driven by low impedance.       |  |  |
| D                | 2 | 2                    |                                                                    | Onin patting air. Plane a sain register hat many air 2 and air 2 |  |  |
| $R_{G}$          | 3 | 3                    | — Gain setting pin. Place a gain resistor between pin 2 and pin 3. | Gain setting pin. Place a gain resistor between pin 2 and pin 3. |  |  |
| V <sub>OUT</sub> | 7 | 7                    | 0                                                                  | Output                                                           |  |  |
| -V <sub>S</sub>  | 5 | 5                    | _                                                                  | Negative supply                                                  |  |  |
| +V <sub>S</sub>  | 8 | 8                    | _                                                                  | Positive supply                                                  |  |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                          |                           | MIN                     | MAX                     | UNIT |
|--------------------------|---------------------------|-------------------------|-------------------------|------|
| Supply voltage           |                           | -20                     | 20                      | V    |
| Signal input pins        | Voltage                   | (-V <sub>S</sub> ) - 40 | (+V <sub>S</sub> ) + 40 | \/   |
|                          | REF pin                   | -20                     | +20                     | V    |
| Output short-circuit (2) |                           | Cont                    | inuous                  |      |
| Temperature              | Operating, T <sub>A</sub> | -50                     | 150                     |      |
|                          | Junction, T <sub>J</sub>  |                         | 175                     | °C   |
|                          | Storage, T <sub>stg</sub> | -65                     | 150                     |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

Short-circuit to V<sub>S</sub> / 2.

## 7.2 ESD Ratings

|             |                         |                                                                                | VALUE | UNIT |
|-------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2500 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |
|             |                         | Machine model (MM)                                                             | ±150  |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |               | MIN  | NOM MAX | UNIT |  |
|-----------------------|---------------|------|---------|------|--|
| Cupply voltage        | Single supply | 3    | 36      |      |  |
| Supply voltage        | Dual supply   | ±1.5 | ±18     | V    |  |
| Specified temperature |               | -40  | +125    | °C   |  |
| Operating temperature |               | -50  | +150    | °C   |  |

#### 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | DRG (WSON) | UNIT |
|----------------------|----------------------------------------------|----------|-------------|------------|------|
|                      |                                              | 8 PINS   | 8 PINS      | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 141.4    | 215.4       | 50.9       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 75.4     | 66.3        | 60.0       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 59.6     | 97.8        | 25.4       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 27.4     | 10.5        | 1.2        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 59.1     | 96.1        | 25.5       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a      | n/a         | 7.2        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

at  $T_A = 25$ °C,  $V_S = \pm 15$  V,  $R_L = 10$  k $\Omega$ ,  $V_{REF} = 0$  V, and G = 1 (unless otherwise noted)

|                  | PARAMETER                                 |                                              | TEST CONDITIONS                                                                  | MIN                                                     | TYP               | MAX      | UNIT                   |  |
|------------------|-------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|-------------------|----------|------------------------|--|
| INPUT            |                                           |                                              |                                                                                  |                                                         |                   |          |                        |  |
|                  | 1 (4)                                     | RTI                                          |                                                                                  |                                                         | 40                | 150      | μV                     |  |
| V <sub>OSI</sub> | Input stage offset voltage <sup>(1)</sup> | vs temperatu                                 | re, $T_A = -40^{\circ}\text{C}$ to +125°C                                        |                                                         | 0.4               | 2        | μV/°C                  |  |
| .,               | Output stage offset                       | RTI                                          |                                                                                  |                                                         | 200               | 700      | μV                     |  |
| V <sub>oso</sub> | voltage <sup>(1)</sup>                    | vs temperatu                                 | re, T <sub>A</sub> = -40°C to +125°C                                             |                                                         | 2                 | 10       | μV/°C                  |  |
|                  |                                           | G = 1, RTI                                   |                                                                                  | 100                                                     | 124               |          |                        |  |
| PSRR             | Dower cumply rejection ratio              | G = 10, RTI                                  |                                                                                  | 115                                                     | 130               |          | dB                     |  |
| PSKK             | Power-supply rejection ratio              | G = 100, RT                                  |                                                                                  | 120                                                     | 140               |          | uв                     |  |
|                  |                                           | G = 1000, R                                  | П                                                                                | 120                                                     | 140               |          |                        |  |
| z <sub>id</sub>  | Differential impedance                    |                                              |                                                                                  |                                                         | 20    1           |          | $G\Omega \parallel pF$ |  |
| Z <sub>ic</sub>  | Common-mode impedance                     |                                              |                                                                                  |                                                         | 10    5           |          | $G\Omega \parallel pF$ |  |
|                  | RFI filter, -3-dB frequency               |                                              |                                                                                  |                                                         | 20                |          | MHz                    |  |
| V <sub>CM</sub>  | Operating input range (2)                 |                                              |                                                                                  | V–                                                      | (                 | (V+) - 1 | ٧                      |  |
|                  | Operating input range <sup>(2)</sup>      | $V_S = \pm 1.5 \text{ V}$                    | to $\pm 18 \text{ V}$ , $T_A = -40^{\circ}\text{C}$ to $\pm 125^{\circ}\text{C}$ | See Figur                                               | e 41 to Figure 44 |          | V                      |  |
|                  | Input overvoltage range                   | $T_A = -40^{\circ}C t$                       | o 125°C                                                                          |                                                         |                   | ±40      | V                      |  |
|                  | Common-mode rejection ratio               |                                              | $G = 1$ , $V_{CM} = (V-)$ to $(V+) - 1 V$                                        | 84                                                      | 95                |          | dB                     |  |
|                  |                                           | At dc to 60 Hz, RTI                          | $G = 10, V_{CM} = (V-) \text{ to } (V+) - 1 \text{ V}$                           | 104                                                     | 115               |          |                        |  |
|                  |                                           |                                              | $G = 100, V_{CM} = (V-) \text{ to } (V+) - 1 \text{ V}$                          | 120                                                     | 130               |          |                        |  |
|                  |                                           |                                              | G = 1000, $V_{CM} = (V-)$ to $(V+) - 1 V$                                        | 120                                                     | 130               |          |                        |  |
| CMRR             |                                           |                                              | G = 1, $V_{CM}$ = (V–) to (V+) – 1 V,<br>$T_A$ = -40°C to +125°C                 | 80                                                      |                   |          |                        |  |
|                  |                                           | At 5 kHz,<br>RTI                             |                                                                                  | $G = 1$ , $V_{CM} = (V-)$ to $(V+) - 1 V$               | 84                |          |                        |  |
|                  |                                           |                                              | At 5 kHz,                                                                        | $G = 10, V_{CM} = (V-) \text{ to } (V+) - 1 \text{ V}$  | 100               |          |                        |  |
|                  |                                           |                                              | RTI                                                                              | $G = 100, V_{CM} = (V-) \text{ to } (V+) - 1 \text{ V}$ | 105               |          |                        |  |
|                  |                                           |                                              | $G = 1000, V_{CM} = (V-) \text{ to } (V+) - 1 \text{ V}$                         | 105                                                     |                   |          |                        |  |
| BIAS CU          | IRRENT                                    |                                              |                                                                                  |                                                         |                   |          |                        |  |
| I <sub>B</sub>   | Input bias current                        | $V_{CM} = V_S / 2$                           |                                                                                  |                                                         | 35                | 65       | nA                     |  |
| ъ                | input bias current                        | $T_A = -40^{\circ}C t$                       | o +125°C                                                                         |                                                         |                   | 95       | 11/ \                  |  |
| Ios              | Input offset current                      | $V_{CM} = V_S / 2$                           |                                                                                  |                                                         | 0.7               | 5        | nA                     |  |
| 105              | input onoot ourroin                       | $T_A = -40^{\circ}C t$                       | o +125°C                                                                         |                                                         |                   | 10       |                        |  |
| NOISE V          | OLTAGE                                    |                                              |                                                                                  |                                                         |                   |          |                        |  |
| e <sub>NI</sub>  | Input stage voltage noise <sup>(3)</sup>  | $f = 1 \text{ kHz}, G = 100, R_S = 0 \Omega$ |                                                                                  |                                                         | 18                | 20       | nV/√Hz                 |  |
| ∼NI              |                                           | $f_B = 0.1 \text{ Hz to}$                    | o 10 Hz, G = 100, R <sub>S</sub> = 0 Ω                                           |                                                         | 0.52              |          | $\mu V_{PP}$           |  |
| e <sub>NO</sub>  | Output stage voltage noise(3)             | f = 1 kHz, G                                 | = 1, R <sub>S</sub> = 0 Ω                                                        |                                                         | 110               | 115      | nV/√ <del>Hz</del>     |  |
| NO               | Output stage voltage noise                | $f_B = 0.1 \text{ Hz to}$                    | $0.10 \text{ Hz}, G = 1, R_S = 0 \Omega$                                         |                                                         | 3.3               |          | $\mu V_{PP}$           |  |
| I <sub>n</sub>   | Noise current                             | f = 1 kHz                                    |                                                                                  |                                                         | 100               |          | fA/√ <del>Hz</del>     |  |
| <sup>J</sup> n   | NOISE CUITEIIL                            | f <sub>B</sub> = 0.1 Hz to 10 Hz             |                                                                                  |                                                         | 5                 |          | $pA_{PP}$              |  |

(3) Total RTI voltage noise =

Total offset, referred-to-input (RTI):  $V_{OS} = (V_{OSI}) + (V_{OSO} / G)$ . Input voltage range of the INA826 input stage. The input range depends on the common-mode voltage, differential voltage, gain, and reference voltage. See *Typical Characteristic* curves Figure 9 through Figure 16 and Figure 41 through Figure 44 for more information. (2)



## **Electrical Characteristics (continued)**

|                 | PARAMETER                          |                                                                          | TEST CONDITIONS                                                          | MIN                                           | TYP MAX     | UNIT   |  |
|-----------------|------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------|-------------|--------|--|
| GAIN            |                                    |                                                                          |                                                                          |                                               |             |        |  |
| G               | Gain equation                      |                                                                          |                                                                          | $1 + \left(\frac{49.4 \text{ k}}{R_G}\right)$ | $\Omega$    | V/V    |  |
|                 | Range of gain                      |                                                                          |                                                                          | 1                                             | 1000        | V/V    |  |
| GE              |                                    | G = 1, V <sub>O</sub> = ±10 V                                            |                                                                          | ±0.0                                          | 03% ±0.015% |        |  |
|                 | Gain error                         | G = 10, V <sub>O</sub> =                                                 | = ±10 V                                                                  | ±0.                                           | 03% ±0.15%  |        |  |
|                 | Gain end                           | $G = 100, V_O = \pm 10 V$                                                |                                                                          | ±0.                                           | 04% ±0.15%  |        |  |
|                 |                                    | G = 1000, V <sub>O</sub> = ±10 V                                         |                                                                          | ±0.                                           | 04% ±0.15%  |        |  |
|                 | Gain vs temperature <sup>(4)</sup> | $G = 1$ , $T_A = -40$ °C to $+125$ °C                                    |                                                                          |                                               | ±0.1 ±1     | ppm/°C |  |
|                 |                                    | $G > 1$ , $T_A = -40^{\circ}C$ to $+125^{\circ}C$                        |                                                                          |                                               | ±10 ±35     |        |  |
|                 | Gain nonlinearity                  | G = 1 to 100, V <sub>O</sub> = -10 V to +10 V                            |                                                                          |                                               | 1 5         | mag    |  |
|                 |                                    | $G = 1000, V_O = -10 V to +10 V$                                         |                                                                          |                                               | 5 20        |        |  |
| OUTPU           |                                    | I                                                                        |                                                                          |                                               |             |        |  |
|                 | Voltage swing                      | $R_L = 10 \text{ k}\Omega$                                               |                                                                          | (V-) + 0.1                                    | (V+) - 0.15 | V      |  |
| _               | Load capacitance stability         |                                                                          |                                                                          |                                               | 1000        | pF     |  |
| Z <sub>O</sub>  | Open-loop output impedance         |                                                                          |                                                                          | See Figu                                      |             |        |  |
| I <sub>SC</sub> | Short-circuit current              | Continuous                                                               | to V <sub>S</sub> / 2                                                    |                                               | ±16         | mA     |  |
| FREQU           | ENCY RESPONSE                      |                                                                          |                                                                          |                                               |             |        |  |
|                 | Bandwidth, –3 dB                   | G = 1                                                                    |                                                                          |                                               | 1           | MHz    |  |
| BW              |                                    | G = 10                                                                   |                                                                          |                                               | 500         |        |  |
|                 |                                    | G = 100                                                                  |                                                                          |                                               | 60          | kHz    |  |
|                 |                                    | G = 1000                                                                 |                                                                          |                                               | 6           |        |  |
| SR              | Slew rate                          | $G = 1, V_O = \pm 14.5 \text{ V}$<br>$G = 100, V_O = \pm 14.5 \text{ V}$ |                                                                          |                                               | 1           | V/µs   |  |
|                 | Settling time                      | G = 100, V <sub>O</sub>                                                  |                                                                          |                                               | 12          |        |  |
|                 |                                    | 0.01%                                                                    | $G = 1, V_{STEP} = 10 V$<br>$G = 10, V_{STEP} = 10 V$                    |                                               | 12          | μs     |  |
| t <sub>S</sub>  |                                    |                                                                          | $G = 10, V_{STEP} = 10 \text{ V}$<br>$G = 100, V_{STEP} = 10 \text{ V}$  |                                               | 24          |        |  |
|                 |                                    |                                                                          | G = 100, V <sub>STEP</sub> = 10 V<br>G = 1000, V <sub>STEP</sub> = 10 V  |                                               | 224         |        |  |
|                 |                                    | 0.001%                                                                   | G = 1, V <sub>STEP</sub> = 10 V                                          |                                               | 14          |        |  |
|                 |                                    |                                                                          | $G = 10, V_{STEP} = 10 \text{ V}$                                        |                                               | 14          |        |  |
|                 |                                    |                                                                          | $G = 100, V_{STEP} = 10 \text{ V}$<br>$G = 100, V_{STEP} = 10 \text{ V}$ |                                               | 31          |        |  |
|                 |                                    |                                                                          | G = 1000, V <sub>STEP</sub> = 10 V                                       |                                               | 278         |        |  |
| REFER           | ENCE INPUT                         |                                                                          | C = 1000, VSIEP = 10 V                                                   |                                               | 2.10        |        |  |
| R <sub>IN</sub> | Input impedance                    |                                                                          |                                                                          |                                               | 100         | kΩ     |  |
| TUN             | Voltage range                      |                                                                          |                                                                          | (V-)                                          | (V+)        | V      |  |
|                 | Gain to output                     |                                                                          |                                                                          | (- /                                          | 1           | V/V    |  |
|                 | Reference gain error               |                                                                          |                                                                          | 0.                                            | 01%         |        |  |
| POWER           | R SUPPLY                           | 1                                                                        |                                                                          |                                               |             | l .    |  |
|                 | Power-supply voltage               | Single supply                                                            |                                                                          | 3                                             | 36          | V      |  |
| $V_S$           |                                    | Dual supply                                                              |                                                                          | ±1.5                                          | ±18         |        |  |
|                 | 0.1                                | V <sub>IN</sub> = 0 V                                                    |                                                                          |                                               | 200 250     |        |  |
| ΙQ              | Quiescent current                  |                                                                          | ure, T <sub>A</sub> = -40°C to +125°C                                    |                                               | 250 300     | μA     |  |
| TEMPE           | RATURE RANGE                       |                                                                          |                                                                          | <u>'</u>                                      |             |        |  |
|                 | Specified                          |                                                                          |                                                                          | -40                                           | 125         | °C     |  |
|                 | Operating                          |                                                                          |                                                                          | -50                                           | 150         | °C     |  |

<sup>(4)</sup> The values specified for G > 1 do not include the effects of the external gain-setting resistor,  $R_G$ .

## TEXAS INSTRUMENTS

## 7.6 Typical Characteristics





## **Typical Characteristics (continued)**



## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**



Figure 57. Change in Input Offset Voltage vs Warm-Up Time



## 8 Detailed Description

#### 8.1 Overview

The *Functional Block Diagram* section shows the basic connections required for operation of the INA826. Good layout practice mandates the use of bypass capacitors placed as close to the device pins as possible.

The output of the INA826 is referred to the output reference (REF) terminal, which is normally grounded. This connection must be low-impedance to assure good common-mode rejection. Although 5  $\Omega$  or less of stray resistance can be tolerated when maintaining specified CMRR, small stray resistances of tens of ohms in series with the REF pin can cause noticeable degradation in CMRR.

## 8.2 Functional Block Diagram



(1) This resistor is optional if the input voltage stays above  $[(V-)-2\ V]$  or if the signal source current drive capability is limited to less than 3.5 mA; see the *Input Protection* section for more details.



## 8.3 Feature Description

#### 8.3.1 Inside the INA826

See the *Functional Block Diagram* section for a simplified representation of the INA826. A more detailed diagram (shown in Figure 58) provides additional insight into the INA826 operation.

Each input is protected by two field-effect transistors (FETs) that provide a low series resistance under normal signal conditions, and preserve excellent noise performance. When excessive voltage is applied, these transistors limit input current to approximately 8 mA.

The differential input voltage is buffered by  $Q_1$  and  $Q_2$  and is impressed across  $R_G$ , causing a signal current to flow through  $R_G$ ,  $R_1$ , and  $R_2$ . The output difference amplifier,  $A_3$ , removes the common-mode component of the input signal and refers the output signal to the REF terminal.

The equations shown in Figure 58 describe the output voltages of  $A_1$  and  $A_2$ . The  $V_{BE}$  and voltage drop across  $R_1$  and  $R_2$  produce output voltages on  $A_1$  and  $A_2$  that are approximately 0.8 V higher than the input voltages.



Figure 58. INA826 Simplified Circuit Diagram



## **Feature Description (continued)**

#### 8.3.2 Setting the Gain

Gain of the INA826 is set by a single external resistor,  $R_G$ , connected between pins 2 and 3. The value of  $R_G$  is selected according to Equation 1:

$$G = 1 + \left(\frac{49.4 \text{ k}\Omega}{\text{R}_{\text{G}}}\right) \tag{1}$$

Table 1 lists several commonly-used gains and resistor values. The 49.4-k $\Omega$  term in Equation 1 comes from the sum of the two internal 24.7-k $\Omega$  feedback resistors. These on-chip resistors are laser-trimmed to accurate absolute values. The accuracy and temperature coefficients of these resistors are included in the gain accuracy and drift specifications of the INA826.

Table 1. Commonly-Used Gains and Resistor Values

GAIN (V/V)  $R_G(\Omega)$  NEAREST

| DESIRED GAIN (V/V) | R <sub>G</sub> (Ω) | NEAREST 1% R <sub>G</sub> (Ω) |
|--------------------|--------------------|-------------------------------|
| 1                  |                    |                               |
| 2                  | 49.4 k             | 49.9 k                        |
| 5                  | 12.35 k            | 12.4 k                        |
| 10                 | 5.489 k            | 5.49 k                        |
| 20                 | 2.600 k            | 2.61 k                        |
| 50                 | 1.008 k            | 1 k                           |
| 100                | 499                | 499                           |
| 200                | 248                | 249                           |
| 500                | 99                 | 100                           |
| 1000               | 49.5               | 49.9                          |

#### 8.3.2.1 Gain Drift

The stability and temperature drift of the external gain setting resistor,  $R_G$ , also affects gain. The contribution of  $R_G$  to gain accuracy and drift can be directly inferred from the gain of Equation 1.

The best gain drift of 1 ppm/°C can be achieved when the INA826 uses G=1 without  $R_G$  connected. In this case, the gain drift is limited only by the slight mismatch of the temperature coefficient of the integrated 50-k $\Omega$  resistors in the differential amplifier ( $A_3$ ). At G greater than 1, the gain drift increases as a result of the individual drift of the 24.7-k $\Omega$  resistors in the feedback of  $A_1$  and  $A_2$ , relative to the drift of the external gain resistor  $R_G$ . Process improvements of the temperature coefficient of the feedback resistors now make possible specifying a maximum gain drift of the feedback resistors of 35 ppm/°C, thus significantly improving the overall temperature stability of applications using gains greater than 1.

Low resistor values required for high gain can make wiring resistance important. Sockets add to the wiring resistance and contribute additional gain error (such as a possible unstable gain error) at gains of approximately 100 or greater. To ensure stability, avoid parasitic capacitance of more than a few picofarads at  $R_G$  connections. Careful matching of any parasitics on both  $R_G$  pins maintains optimal CMRR over frequency; see the *Typical Characteristics* curves (Figure 19 and Figure 20).



#### 8.3.3 Offset Trimming

Most applications require no external offset adjustment; however, if necessary, adjustments can be made by applying a voltage to the REF terminal. Figure 59 shows an optional circuit for trimming the output offset voltage. The voltage applied to the REF terminal is summed at the output. The op amp buffer provides low impedance at the REF terminal to preserve good common-mode rejection.



Figure 59. Optional Trimming of the Output Offset Voltage

#### 8.3.4 Input Common-Mode Range

The linear input voltage range of the INA826 input circuitry extends from the negative supply voltage to 1 V below the positive supply and maintains 84-dB (minimum) common-mode rejection throughout this range. The common-mode range for most common operating conditions is described in the input common-mode voltage versus output voltage Typical Characteristics curves (Figure 9 through Figure 15) and the offset voltage versus common-mode voltage curves (Figure 41 through Figure 43). The INA826 can operate over a wide range of power supplies and  $V_{REF}$  configurations, thus providing a comprehensive guide to common-mode range limits for all possible conditions is impractical.

The most commonly overlooked overload condition occurs when a circuit exceeds the output swing of  $A_1$  and  $A_2$ , which are internal circuit nodes that cannot be measured. Calculating the expected voltages at the output of  $A_1$  and  $A_2$  (see Figure 58) provides a check for the most common overload conditions. The designs of  $A_1$  and  $A_2$  are identical and the outputs can swing to within approximately 100 mV of the power-supply rails. For example, when the  $A_2$  output is saturated,  $A_1$  can still be in linear operation, responding to changes in the noninverting input voltage. This difference can give the appearance of linear operation but the output voltage is invalid.

A single-supply instrumentation amplifier has special design considerations. To achieve a common-mode range that extends to single-supply ground, the INA826 employs a current-feedback topology with PNP input transistors; see Figure 58. The matched PNP transistors  $Q_1$  and  $Q_2$  shift the input voltages of both inputs up by a diode drop, and (through the feedback network) shift the output of  $A_1$  and  $A_2$  by approximately 0.8 V. With both inputs and  $V_{REF}$  at single-supply ground (negative power supply), the output of  $A_1$  and  $A_2$  is well within the linear range, allowing differential measurements to be made at the GND level. As a result of this input level-shifting, the voltages at pin 2 and pin 3 are not equal to the respective input terminal voltages (pin 1 and pin 4). For most applications, this inequality is not important because only the gain-setting resistor connects to these pins.



#### 8.3.5 Input Protection

The inputs of the INA826 are individually protected for voltages up to  $\pm 40$  V. For example, a condition of -40 V on one input and 40 V on the other input does not cause damage. However, if the input voltage exceeds (V–) – 2 V and the signal source current drive capability exceeds 3.5 mA, the output voltage switches to the opposite polarity; see Figure 17. This polarity reversal can easily be avoided by adding resistance of 10 k $\Omega$  in series with both inputs.

Internal circuitry on each input provides low series impedance under normal signal conditions. If the input is overloaded, the protection circuitry limits the input current to a safe value of approximately 8 mA. Figure 17 and Figure 18 illustrate this input current limit behavior. The inputs are protected even if the power supplies are disconnected or turned off.

### 8.3.6 Input Bias Current Return Path

The input impedance of the INA826 is extremely high—approximately 20 G $\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically 35 nA. High input impedance means that this input bias current changes very little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. Figure 60 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA826 and the input amplifiers saturate. If the differential source resistance is low, the bias current return path can be connected to one input (as shown in the thermocouple example in Figure 60). With higher source impedance, using two equal resistors provides a balanced input with possible advantages of lower input offset voltage as a result of bias current and better high-frequency common-mode rejection.



Figure 60. Providing an Input Common-Mode Current Path



#### 8.3.7 Reference Terminal

The output voltage of the INA826 is developed with respect to the voltage on the reference terminal. Often, in dual-supply operation, the reference pin (pin 6) is connected to the low-impedance system ground. In single-supply operation, offsetting the output signal to a precise mid-supply level can be useful (for example, 2.5 V in a 5-V supply environment). To accomplish this level shift, a voltage source can be tied to the REF pin to level-shift the output so that the INA826 can drive a single-supply ADC, for example.

For the best performance, keep the source impedance to the REF terminal below 5  $\Omega$ . As illustrated in the *Functional Block Diagram* section, the reference resistor is at one end of a 50-k $\Omega$  resistor. Additional impedance at the REF pin adds to this 50-k $\Omega$  resistor. The imbalance in the resistor ratios results in degraded common-mode rejection ratio (CMRR).

Figure 61 shows two different methods of driving the reference pin with low impedance. The OPA330 is a low-power, chopper-stabilized amplifier and therefore offers excellent stability over temperature. The OPA330 is available in the space-saving SC70 and even smaller chip-scale package. The REF3225 is a precision reference in the small SOT23-6 package.



Figure 61. Options for Low-Impedance Level Shifting

#### 8.3.8 Dynamic Performance

Figure 23 illustrates that, despite its low quiescent current of only 200 μA, the INA826 achieves much wider bandwidth than other INAs in its class. This achievement is a result of using TI's proprietary high-speed precision bipolar process technology. The current-feedback topology provides the INA826 with wide bandwidth even at high gains. Settling time also remains excellent at high gain because of a high slew rate of 1 V/μs.

#### 8.3.9 Operating Voltage

The INA826 operates over a power-supply range of 3 V to 36 V (±1.5 V to ±18 V). Supply voltages higher than 40 V (±20 V) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in the *Typical Characteristics* section of this data sheet.

#### 8.3.9.1 Low-Voltage Operation

The INA826 can operate on power supplies as low as ±1.5 V. Most parameters vary only slightly throughout this supply voltage range; see the *Typical Characteristics* section. Operation at very low supply voltage requires careful attention to assure that the input voltages remain within the linear range. Voltage swing requirements of internal nodes limit the input common-mode range with low power-supply voltage. The *Typical Characteristics* curves Figure 9 through Figure 15 and Figure 41 through Figure 43 describe the range of linear operation for various supply voltages, reference connections, and gains.

#### 8.3.10 Error Sources

Most modern signal-conditioning systems calibrate errors at room temperature. However, calibration of errors that result from a change in temperature is normally difficult and costly. Therefore, minimizing these errors is important by choosing high-precision components such as the INA826 that have improved specifications in critical areas that impact the precision of the overall system. Figure 62 shows an example application.



Figure 62. Example Application with G = 10 V/V and 1-V Differential Voltage

Resistor-adjustable INAs such as the INA826 show the lowest gain error in G=1 because of the inherently well-matched drift of the internal resistors of the differential amplifier. At gains greater than 1 (for instance, G=10 V/V or G=100 V/V) the gain error becomes a significant error source because of the contribution of the resistor drift of the 24.7-k $\Omega$  feedback resistors in conjunction with the external gain resistor. Except for very high gain applications, the gain drift is by far the largest error contributor compared to other drift errors, such as offset drift.



The INA826 offers excellent gain error over temperature for both G > 1 and G = 1 (no external gain resistor). Table 2 summarizes the major error sources in common INA applications and compares the two cases of G = 1 (no external resistor) and G = 10 (5.49-k $\Omega$  external resistor). As can be seen in Table 2, although the static errors (absolute accuracy errors) in G = 1 are almost twice as great as compared to G = 10, there are much fewer drift errors because of the much lower gain error drift. In most applications, these static errors can readily be removed during calibration in production. All calculations refer the error to the input for easy comparison and system evaluation.

**Table 2. Error Calculation** 

|                                          |                                                                                                               | INA826                                         |                       |                      |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------|----------------------|--|
| ERROR SOURCE                             | ERROR CALCULATION                                                                                             | SPECIFICATION                                  | G = 10 ERROR<br>(ppm) | G = 1 ERROR<br>(ppm) |  |
| ABSOLUTE ACCURACY AT 25°C                |                                                                                                               |                                                |                       |                      |  |
| Input offset voltage (μV)                | V <sub>OSI</sub> / V <sub>DIFF</sub>                                                                          | 150                                            | 150                   | 150                  |  |
| Output offset voltage (μV)               | V <sub>OSO</sub> / (G × V <sub>DIFF</sub> )                                                                   | 700                                            | 70                    | 700                  |  |
| Input offset current (nA)                | $I_{OS}$ × maximum ( $R_{S+}$ , $R_{S-}$ ) / $V_{DIFF}$                                                       | 5                                              | 50                    | 50                   |  |
| CMRR (dB)                                | $V_{CM} / (10^{CMRR/20} \times V_{DIFF})$                                                                     | 104 (G = 10),<br>84 (G = 1)                    | 63                    | 631                  |  |
| Total absolute accuracy error (ppm)      |                                                                                                               |                                                | 333                   | 1531                 |  |
| DRIFT TO 105°C                           |                                                                                                               |                                                |                       |                      |  |
| Gain drift (ppm/°C)                      | $GTC \times (T_A - 25)$                                                                                       | 35 (G = 10),<br>1 (G = 1)                      | 2800                  | 80                   |  |
| Input offset voltage drift ( $\mu$ V/°C) | $(V_{OSI\_TC} / V_{DIFF}) \times (T_A - 25)$                                                                  | 2                                              | 160                   | 160                  |  |
| Output offset voltage drift (μV/°C)      | [V <sub>OSO_TC</sub> / ( G × V <sub>DIFF</sub> )] × (T <sub>A</sub> – 25)                                     | 10                                             | 80                    | 800                  |  |
| Offset current drift (pA/°C)             | $I_{OS\_TC} \times maximum (R_{S+}, R_{S-}) \times (T_A - 25) / V_{DIFF}$                                     | 60                                             | 48                    | 48                   |  |
| Total drift error (ppm)                  |                                                                                                               |                                                | 3088                  | 1088                 |  |
| RESOLUTION                               |                                                                                                               |                                                |                       |                      |  |
| Gain nonlinearity (ppm of FS)            |                                                                                                               | 5                                              | 5                     | 5                    |  |
| Voltage noise (1 kHz)                    | $\sqrt{BW} \times \sqrt{\left(e_{NI}^2 + \left(\frac{e_{NO}}{G}\right)^2\right)^2} \times \frac{6}{V_{DIFF}}$ | e <sub>NI</sub> = 18,<br>e <sub>NO</sub> = 110 | 10                    | 10                   |  |
| Total resolution error (ppm)             |                                                                                                               |                                                | 15                    | 15                   |  |
| TOTAL ERROR                              |                                                                                                               |                                                |                       |                      |  |
| Total error                              | Total error = sum of all error sources                                                                        |                                                | 3436                  | 2634                 |  |

#### 8.4 Device Functional Modes

The INA826 has a single functional mode and is operational when the power-supply voltage is greater than 3 V  $(\pm 1.5 \text{ V})$ . The maximum power-supply voltage for the INA826 is 36 V  $(\pm 18 \text{ V})$ .



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The low power consumption, high performance, and low cost of the INA826 make the device an excellent instrumentation amplifier for many applications. The INA826 can be used in many low-power, portable applications because the device has a low quiescent current (200  $\mu$ A, typ) and comes in a small 8-pin WSON package. The input protection circuitry, low maximum gain drift, low offset voltage, and 36-V maximum supply voltage also make the INA826 an ideal choice for industrial applications as well.

## 9.2 Typical Application

Figure 63 shows a three-terminal programmable-logic controller (PLC) design for the INA826. This PLC reference design accepts inputs of ±10 V or ±20 mA. The output is a single-ended voltage of 2.5 V ±2.3 V (or 200 mV to 4.8 V). Many PLCs typically have these input and output ranges.



Figure 63. Three-Terminal PLC Design

#### 9.2.1 Design Requirements

This design has these requirements:

Supply voltage: ±15 V, 5 VInputs: ±10 V, ±20 mA

Output: 2.5 V, ±2.3 V

#### 9.2.2 Detailed Design Procedure

There are two modes of operation for the circuit shown in Figure 63: current input and voltage input. This design requires  $R_1 >> R_2 >> R_3$ . Given this relationship, the current input mode transfer function is given by Equation 2.

$$V_{OUT-I} = V_D \times G + V_{REF} = -(I_{IN} \times R_3) \times G + V_{REF}$$

where

G represents the gain of the instrumentation amplifier

(2)



## **Typical Application (continued)**

The transfer function for the voltage input mode is shown by Equation 3.

$$V_{OUT-V} = V_D \times G + V_{REF} = -\left(V_{IN} \times \frac{R_2}{R_1 + R_2}\right) \times G + V_{REF}$$
(3)

 $R_1$  sets the input impedance of the voltage input mode. The minimum typical input impedance is 100 k $\Omega$ . 100 k $\Omega$  is selected for  $R_1$  because increasing the  $R_1$  value also increases noise. The value of  $R_3$  must be extremely small compared to  $R_1$  and  $R_2$ . 20  $\Omega$  for  $R_3$  is selected because that resistance value is much smaller than  $R_1$  and yields an input voltage of ±400 mV when operated in current mode (±20 mA).

Equation 4 can be used to calculate  $R_2$  given  $V_D = \pm 400$  mV,  $V_{IN} = \pm 10$  V, and  $R_1 = 100$  k $\Omega$ .

$$V_{D} = V_{IN} \times \frac{R_{2}}{R_{1} + R_{2}} \rightarrow R_{2} = \frac{R_{1} \times V_{D}}{V_{IN} - V_{D}} = 4.167 \text{ k}\Omega$$
(4)

The value obtained from Equation 4 is not a standard 0.1% value, so 4.12 k $\Omega$  is selected. R<sub>1</sub> and R<sub>2</sub> also use 0.1% tolerance resistors to minimize error.

The ideal gain of the instrumentation amplifier is calculated with Equation 5.

$$G = \frac{V_{OUT} - V_{REF}}{V_{D}} = \frac{4.8 \text{ V} - 2.5 \text{ V}}{400 \text{ mV}} = 5.75 \frac{\text{V}}{\text{V}}$$
 (5)

Using the INA826 gain equation, the gain-setting resistor value is calculated as shown by Equation 6.

$$G_{INA826} = 1 + \frac{49.4 \text{ k}\Omega}{R_G} \rightarrow R_G = \frac{49.4 \text{ k}\Omega}{G_{INA826} - 1} = \frac{49.4 \text{ k}\Omega}{5.75 - 1} = 10.4 \text{ k}\Omega$$
(6)

10.4  $k\Omega$  is a standard 0.1% resistor value that can be used in this design. Finally, the output RC filter components are selected to have a -3-dB cutoff frequency of 1 MHz.

#### 9.2.3 Application Curves

Figure 64 and Figure 65 illustrate typical characteristic curves for Figure 63.





## 9.3 System Examples

#### 9.3.1 Circuit Breaker

Figure 66 shows the INA826 used in a circuit breaker application.



Figure 66. Circuit Breaker Example

## 9.3.2 Programmable Logic Controller (PLC) Input

The INA826 used in an example programmable logic controller (PLC) input application is shown in Figure 67.



Figure 67. ±10-V, 4-mA to 20-mA PLC Input

Additional application ideas are illustrated in Figure 68 to Figure 72.



#### 9.3.3 Using TINA-TI SPICE-Based Analog Simulation Program with the INA826

TINA is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macromodels in addition to a range of both passive and active models. TINA provides all the conventional dc, transient, and frequency domain analysis of SPICE as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer users the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

Figure 68 and Figure 70 illustrate example TINA-TI circuits for the INA826 that can be used to develop, modify, and assess the circuit design for specific applications. Links to download these simulation files are provided in this section.

#### NOTE

These files require that either the TINA software (from DesignSoft) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

The circuit in Figure 68 is used to convert inputs of ±10 V, ±5 V, or ±20 mA to an output voltage range from 0.5 V to 4.5 V. The input selection depends on the settings of SW<sub>1</sub> and SW<sub>2</sub>. Further explanation as well as the TINA-TI simulation circuit is provided in the compressed file that can be downloaded at the following link: *PLC Circuit*.



Figure 68. Two-Terminal Programmable Logic Controller (PLC) Input



Figure 69 is an example of a LEAD I ECG circuit. The input signals come from leads attached to the right arm (RA) and left arm (LA). These signals are simulated with the circuitry in the corresponding boxes. Protection resistors ( $R_{PROT1}$  and  $R_{PROT2}$ ) and filtering are also provided. The OPA333 is used as an integrator to remove the gained-up dc offsets and servo the INA826 outputs to  $V_{REF}$ . Finally, the right leg drive is biased to a potential (+ $V_S$  / 2) and inverts and amplifies the average common-mode signal back into the patient's right leg. This architecture reduces the 50- and 60-Hz noise pickup.



Figure 69. ECG Circuit



Figure 70 shows an example of how the INA826 can be used for low-side current sensing. The load current ( $I_{LOAD}$ ) creates a voltage drop across the shunt resistor ( $R_{SHUNT}$ ). This voltage is amplified by the INA826 with gain set to 100. The output swing of the INA826 is set by the common-mode voltage (which is 0 V in low-side current sensing) and power supplies. Therefore, a dual-supply circuit is implemented. The load current is set from 1 A to 10 A, corresponding to an output voltage range from 350 mV to 3.5 V. The output range can be adjusted by changing the shunt resistor and the gain of the INA826. Click the following link to download the TINA-TI file: *Current Sensing Circuit*.



Copyright © 2016, Texas Instruments Incorporated

Figure 70. Low-Side Current Sensing



Figure 71 shows an example of how the INA826 can be used for RTD signal conditioning. This circuit creates an excitation current ( $I_{SET}$ ) by forcing 2.5 V from the REF5025 across  $R_{SET}$ . The zero-drift, low-noise OPA188 creates the virtual ground that maintains a constant differential voltage across  $R_{SET}$  with changing common-mode voltage. This voltage is necessary because the voltage on the positive input of the INA826 fluctuates over temperature as a result of the changing RTD resistance. Click the following link to download the TINA-TI file: *RTD Circuit*.



Figure 71. RTD Signal Conditioning



The circuit in Figure 72 creates a precision current  $I_{SET}$  by forcing the INA826  $V_{DIFF}$  across  $R_{SET}$ . The input voltage  $V_{IN}$  is amplified to the output of the INA826 and then divided down by the gain of the INA826 to create  $V_{DIFF}$ .  $I_{SET}$  can be controlled either by changing the value of the gain-set resistor  $R_{G}$ , the set resistor  $R_{SET}$ , or by changing  $V_{OUT}$  through the gain of the composite loop. Care must be taken to ensure that the changing load resistance  $R_{L}$  does not create a voltage on the negative input of the INA826 that violates the compliance of the common-mode input range. Likewise, the voltage on the output of the OPA170 must remain compliant throughout the changing load resistance for this circuit to function properly.



Figure 72. Precision Current Source



## 10 Power Supply Recommendations

The nominal performance of the INA826 is specified with a supply voltage of ±15 V and mid-supply reference voltage. The device can also be operated using power supplies from ±1.5 V (3 V) to ±18 V (36 V) and non mid-supply reference voltages with excellent performance. Parameters that can vary significantly with operating voltage and reference voltage are illustrated in the *Typical Characteristics* section.

## 11 Layout

## 11.1 Layout Guidelines

Attention to good layout practices is always recommended. Keep traces short and, when possible, use a printed circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Place 0.1-µF bypass capacitors close to the supply pins. Apply these guidelines throughout the analog circuit to improve performance and provide benefits such as reducing the electromagnetic-interference (EMI) susceptibility.

The INA826EVM is intended to provide basic functional evaluation of the INA826. An image of the INA826EVM is provided in Figure 73. The INA826EVM is also available for purchase through the TI eStore.

## 11.1.1 CMRR vs Frequency

The INA826 pinout is optimized for achieving maximum CMRR performance over a wide range of frequencies. However, care must be taken to ensure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals. In addition, parasitic capacitance at the gain-setting pins can also affect CMRR over frequency. For example, in applications that implement gain switching using switches or PhotoMOS $^{\text{®}}$  relays to change the value of  $R_{\text{G}}$ , choose the component so that the switch capacitance is as small as possible.



## 11.2 Layout Example



Figure 73. INA826 Example Layout

The INA826EVM provides the following features:

- · Intuitive evaluation with silkscreen schematic
- · Easy access to nodes with surface-mount test points
- Advanced evaluation with two prototype areas
- Reference voltage source flexibility
- Convenient input and output filtering



## 12 器件和文档支持

## 12.1 文档支持

#### 12.1.1 相关文档

《OPAx330 50uV VOS、0.25uV/°C、35uA CMOS 运算放大器零漂移系列》(文献编号: SBOS432)

《REF32xx 4ppm/℃、100μA、SOT23-6 系列电压基准》(文献编号: SBVS058)

《REF50xx 低噪声、极低漂移、高精度电压基准》(文献编号: SBOS410)

《INA333 微功耗 (50uA)、零漂移、轨到轨输出仪表放大器》(文献编号: SBOS445)

《PGA280 零漂移高压可编程增益仪表放大器》(文献编号: SBOS487)

《INA159 高精度、0.2 级增益转换差分放大器》(文献编号: SBOS333)

《PGA11x 带多路复用器的零漂移可编程增益放大器》(文献编号: SBOS424)

《INA826EVM 用户指南》(文献编号: SBOU115)

TINA-TI 软件文件夹

## 12.2 接收文档更新通知

如需接收文档更新通知,请访问 www.ti.com.cn 网站上的器件产品文件夹。点击右上角的*提醒我* (Alert me) 注册后,即可每周定期收到已更改的产品信息。有关更改的详细信息,请查阅已修订文档中包含的修订历史记录。

#### 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 商标

E2E is a trademark of Texas Instruments.

PhotoMOS is a registered trademark of Panasonic Electric Works Europe AG.

All other trademarks are the property of their respective owners.

#### 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





7-Oct-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish (6) | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|-------------------------|---------|
| INA826AID        | ACTIVE | SOIC         | D                  | 8    | 75             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | INA826                  | Samples |
| INA826AIDGK      | ACTIVE | VSSOP        | DGK                | 8    | 80             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | IPDI                    | Samples |
| INA826AIDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | IPDI                    | Samples |
| INA826AIDR       | ACTIVE | SOIC         | D                  | 8    | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | INA826                  | Samples |
| INA826AIDRGR     | ACTIVE | SON          | DRG                | 8    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | IPEI                    | Samples |
| INA826AIDRGT     | ACTIVE | SON          | DRG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR | -40 to 125   | IPEI                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

7-Oct-2016

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       |       | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA826AIDGKR | VSSOP | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA826AIDR   | SOIC  | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| INA826AIDRGR | SON   | DRG                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| INA826AIDRGT | SON   | DRG                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| 7 III GITTIOTOTOTO GITO TIOTITICA |              |                 |      |      |             |            |             |
|-----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| INA826AIDGKR                      | VSSOP        | DGK             | 8    | 2500 | 346.0       | 346.0      | 41.0        |
| INA826AIDR                        | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| INA826AIDRGR                      | SON          | DRG             | 8    | 3000 | 367.0       | 367.0      | 35.0        |
| INA826AIDRGT                      | SON          | DRG             | 8    | 250  | 210.0       | 185.0      | 35.0        |

## D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# DGK (S-PDSO-G8)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



# DRG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. SON (Small Outline No-Lead) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. JEDEC MO-229 package registration pending.



## DRG (S-PWSON-N8)

### PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Exposed Thermal Pad Dimensions

4206881-2/1 03/15

NOTE: All linear dimensions are in millimeters





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-SM-782 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



#### 重要声明

德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。

TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 己认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。

复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。

买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够(1)预见故障的危险后果,(2)监视故障及其后果,以及(3)降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和该等应用中所用 TI 产品的功能。

TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI资源。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。

设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。

TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。

如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非己由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。

TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。

设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司