

新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### INTRODUCTION

The NT7086PQ is a LCD driver LSI that is fabricated by low power CMOS high voltage process technology.

In segment drive mode, it can be interfaced in 1-bit serial or 4-bit parallel method by the controller. In common drive mode, dual type mode is applicable. And in segment mode application, the power down function reduces power consumption.

#### **FEATURES**

- Power supply voltage:  $+5 V \pm 10\%$ ,  $+3V \pm 10\%$
- Supply voltage for display: 6 to 28 V (V<sub>DD</sub>-V<sub>EE</sub>)
- 4-bit parallel/1-bit serial data processing (in segment mode)...
- Single mode operation / dual mode operation (in common mode).
- Power down function (in segment mode).
- Applicable LCD duty: 1/64 ~ 1/256
- Interface

| DRIVERS                   |          |  |  |  |  |
|---------------------------|----------|--|--|--|--|
| COM(cascade) SEG(cascade) |          |  |  |  |  |
| NT7086PQ                  | NT7086PQ |  |  |  |  |

- High voltage CMOS process.
- Available PKG type: bare chip, 100-LQFP, 100-QFP



**PAD PITCH** 

**PAD WIDTH** 

**PAD LENGTH** 

### Neotec Semiconductor Ltd.

新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0



 $= 0.5 \, \mathrm{mm}$ 

 $= 1.0 (\pm 0.1) \text{ mm}$ 

= 0.20 (+0.07,-0.03) mm



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### NT 7086PQ 100 QFP PACKAGE



PKG TYPE = 100-QFP

PKG THICKNESS =  $3.00 (\pm 0.40) \text{ mm}$ 

PKG SIZE =  $24.80(\pm 0.20) \text{ X } 18.8 (\pm 0.20) \text{ mm}$ 

PAD PITCH = 0.65 mm

PAD WIDTH =  $0.30 (\pm 0.10) \text{ mm}$ PAD LENGTH =  $2.4 (\pm 0.20) \text{ mm}$ 



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **PAD DIAGRAM** *Note:* Please connects the substrate to V<sub>DD</sub> or Floating





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **PAD LOCATION**

| Pad No. | Pad name | X                     | ${f Y}$  | Pad No. | Pad name | X                                     | $\mathbf{Y}$ |
|---------|----------|-----------------------|----------|---------|----------|---------------------------------------|--------------|
| 1       | SC51     | -1313.50              | 1746.00  | 51      | SC1      | 1542.00                               | -1754.00     |
| 2       | SC52     | -1544.00              | 1746.00  | 52      | SC2      |                                       | -1629.00     |
| 3       | SC53     | <b>A</b>              | 1621.00  | 53      | SC3      |                                       | -1504.00     |
| 4       | SC54     |                       | 1496.00  | 54      | SC4      |                                       | -1379.00     |
| 5       | SC55     |                       | 1371.00  | 55      | SC5      |                                       | -1254.00     |
| 6       | SC56     |                       | 1246.00  | 56      | SC6      |                                       | -1129.00     |
| 7       | SC57     |                       | 1121.00  | 57      | SC7      |                                       | -1004.00     |
| 8       | SC58     |                       | 996.00   | 58      | SC8      |                                       | -879.00      |
| 9       | SC59     |                       | 871.00   | 59      | SC9      |                                       | -754.00      |
| 10      | SC60     |                       | 746.00   | 60      | SC10     |                                       | -629.00      |
| 11      | SC61     |                       | 621.00   | 61      | SC11     |                                       | -504.00      |
| 12      | SC62     |                       | 496.00   | 62      | SC12     |                                       | -379.00      |
| 13      | SC63     |                       | 371.00   | 63      | SC13     |                                       | -254.00      |
| 14      | SC64     |                       | 246.00   | 64      | SC14     |                                       | -129.00      |
| 15      | SC65     |                       | 121.00   | 65      | SC15     |                                       | -4.00        |
| 16      | SC66     | A Second              | -4.00    | 66      | SC16     |                                       | 121.00       |
| 17      | SC67     | 4                     | -129.00  | 67      | SC17     |                                       | 246.00       |
| 18      | SC68     | A                     | -254.00  | 68      | SC18     | A A                                   | 371.00       |
| 19      | SC69     | 4                     | -379.00  | 69      | SC19     | A A A A A A A A A A A A A A A A A A A | 496.00       |
| 20      | SC70     | A                     | -504.00  | 70      | SC20     | 4                                     | 621.00       |
| 21      | SC71     |                       | -629.00  | 71      | SC21     | 4                                     | 746.00       |
| 22      | SC72     | At the second         | -754.00  | 72      | SC22     | A SECTION                             | 871.00       |
| 23      | SC73     |                       | -879.00  | 73      | SC23     | At the second                         | 996.00       |
| 24      | SC74     |                       | -1004.00 | 74      | SC24     |                                       | 1121.00      |
| 25      | SC75     |                       | -1129.00 | 75      | SC25     |                                       | 1246.00      |
| 26      | SC76     |                       | -1254.00 | 76      | SC26     |                                       | 1371.00      |
| 27      | SC77     |                       | -1379.00 | 77      | SC27     |                                       | 1496.00      |
| 28      | SC78     |                       | -1504.00 | 78      | SC28     |                                       | 1621.00      |
| 29      | SC79     | <b>+</b>              | -1629.00 | 79      | SC29     |                                       | 1746.00      |
| 30      | SC80     |                       | -1754.00 | 80      | SC30     | 1311.50                               |              |
| 31      | ERB      | -1218.40              | <b>A</b> | 81      | SC31     | 1186.50                               | <b>A</b> 488 |
| 32      | VEE      | -1048.70              |          | 82      | SC32     | 1061.50                               |              |
| 33      | V5       | -923.70               |          | 83      | SC33     | 936.50                                | 4            |
| 34      | V43      | -798.70               |          | 84      | SC34     | 811.50                                |              |
| 35      | V12      | -673.70               |          | 85      | SC35     | 686.50                                | A HILLS      |
| 36      | V0       | -548.7 <mark>0</mark> |          | 86      | SC36     | 561.50                                |              |
| 37      | CS       | -380 <mark>.00</mark> |          | 87      | SC37     | 436.50                                |              |
| 38      | M        | -255.00               |          | 88      | SC38     | 311.50                                |              |
| 39      | DISPOFFB | -130.00               |          | 89      | SC39     | 186.50                                |              |
| 40      | VDD      | -5.00                 |          | 90      | SC40     | 61.50                                 |              |
| 41      | SHL      | 120.10                |          | 91      | SC41     | -63.50                                |              |
| 42      | VSS      | 245.10                |          | 92      | SC42     | -188.50                               |              |
| 43      | D4_DR    | 370.10                |          | 93      | SC43     | -313.50                               |              |
| 44      | D3_DM    | 495.10                |          | 94      | SC44     | -438.50                               |              |
| 45      | D2_DL    | 620.10                |          | 95      | SC45     | -563.50                               |              |
| 46      | D1_SID   | 745.10                |          | 96      | SC46     | -688.50                               |              |
| 47      | CL2      | 870.10                | ↓        | 97      | SC47     | -813.50                               |              |
| 48      | AMS      | 995.10                | ▼        | 98      | SC48     | -938.50                               | ▼            |
| 49      | CL1      | 1120.10               |          | 99      | SC49     | -1063.50                              |              |
| 50      | ELB      | 1245.10               |          | 100     | SC50     | -1188.50                              |              |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **BLOCK DIAGRAM**





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

# **BLOCK DESCRIPTION**

| NAME                                                                      | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                     | COM / SEG |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Clock control                                                             | Generates latch clock (LCK), shift clock (SCK) and control clock timing according to the input of CL1, CL2 and control inputs (CS, AMS). In common driver application mode, this block generates the shift clock (LCK) for the common data Bi-directional shift register.                                                                                                                                                    | COM / SEG |
| Data latch control                                                        | Determines the direction of segment data shift, and input data of each Data latch Bi-directional shift register. In 4-bit segment data parallel transfer mode, data is shifted by a 4-bit unit. In common driver application mode, data is transferred to the common data shift register directly, which disables this block.                                                                                                | SEG       |
| Power down function                                                       | Controls the clock enable state of the current driver according to the input value of enable pin (ELB or ERB). If enable input value is "Low", every clock of the current driver is enabled and the clock control block works. But if enable input is "High", current driver is disabled and the input data value has no effect on the output level. So power consumption can be lowered.                                    | SEG       |
| Output level selector                                                     | Controls the output voltage level according to the input control pin (M and DISPOFFB) (refer to PIN DESCRIPTION).                                                                                                                                                                                                                                                                                                            | COM / SEG |
| 20x4-bitsegm<br>ent data<br>bi-directional<br>shift register              | Stores output data value by shifting the input values. In 1-bit serial interface mode application, all 80 shift clocks (SCK) are needed to store all the display data. But in 4-bit parallel transfer mode application, only 20 clocks are needed. In common driver application mode, this block does not work.                                                                                                              | SEG       |
| 80-bit data<br>latch /<br>common data<br>bi-directional<br>shift register | In segment driver application mode, the data from the 20x4-bit segment data shift register are latched for segment driver output. In single-type common driver application, 1-bit input data (from DL or DR pin) is shifted and latched by the direction according to the SHL signal input. In dual-type common application mode, 80-bit registers are divided by two blocks and controlled Independently (refer to NOTE 3). | COM / SEG |
| 80-bit level shifter                                                      | Voltage level shifter block for high voltage part. The inputs of this block are of logical voltage level and the outputs of this block are at high voltage level value. These values are input in to the driver.                                                                                                                                                                                                             | SEG       |
| 80-bit 4-level<br>driver                                                  | Selects the output voltage level according to M and latched data value. If the data value is "High" the driver output is at selected voltage level (V0 or V5), and in the reverse case the driver output value is at the non-selected level (V12 or V43). In segment driver application mode, non-selected output value is V2 or V3 and when in common driver application, this value becomes V1 or V4.                      | SEG       |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

# PIN DESCRIPTION

| PIN               | I/O | NAME                                     | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                     | INTERFACE  |
|-------------------|-----|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| VDD               |     | Power                                    | Logical "High" input port (+5V±10%, +3V± 10%)                                                                                                                                                                                                                                                                                                                                                                                                                | Power      |
| VSS               |     | supply                                   | 0V (GND)                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 OWCI     |
| VEE               |     |                                          | Logical "Low" for high voltage part                                                                                                                                                                                                                                                                                                                                                                                                                          |            |
| V0,V12,<br>V43,V5 | Ι   | LCD driver<br>output<br>voltage<br>level | Bias supply voltage input to drive the LCD.<br>Bias voltage divided by the resistance is<br>usually used as a supply voltage source (refer<br>to NOTE 2).                                                                                                                                                                                                                                                                                                    | Power      |
| SC1~SC80          | 0   | LCD driver output                        | Display data output pin which corresponds to the respective latch contents. One of V0, V12, V34 and V5 is selected as a display driving voltage source according to the combination of the latched data level and M signal (refer to NOTE 1).                                                                                                                                                                                                                | LCD        |
| CL2               | I   | Data shift clock                         | Clock pulse input for the bi-directional shift register.  In segment driver application mode, the data is shifted to 20 x4-bit segment data shift. The clock pulse, which was input when the enable bit (ELB/ERB) is in not active condition, is invalid.  In common driver application mode, the data is shifted to 80-bit common data bi-directional shift register by the CL1 clock. Hence, this clock pin is not used (Open or connect this pin to VDD). | Controller |
| М                 | I   | AC signal<br>for LCD<br>driver<br>output | Alternate signal input pin for LCD driving. Normal frame inversion signal is input in to this pin.                                                                                                                                                                                                                                                                                                                                                           | Controller |
| CL1               | I   | Data latch<br>clock                      | <ul> <li>In segment driver application mode, this signal is used for latching the shift register contents at the falling edge of this clock pulse. CL1 pulse "High" level initializes power-down function block.</li> <li>In common driver application mode, CL1 is used as a shifting clock of common output data.</li> </ul>                                                                                                                               | Controller |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

# PIN DESCRIPTION (CONTINUED)

| PIN                                  | I/O | NAME                                                                                | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | INTERFACE  |
|--------------------------------------|-----|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| DISPOFFB                             | I   | Display<br>OFF control                                                              | Control input pin to fix the driver output (SC1~SC80) to V0 level, during "Low" value input. LCD becomes non-selected by V0 level output from every output of segment drivers and every output of common drivers.                                                                                                                                                                                                                                                                                                                                                                                                                            | Controller |
| CS                                   | I   | COM / SEG<br>mode<br>control                                                        | When CS = "Low", NT7086PQ is used as an 80-bit segment driver.  When CS = "High", NT7086PQ is set to an 80-bit common driver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VDD/VSS    |
| AMS                                  | I   | Application mode select                                                             | According to the input value of the AMS and the CS pin, application mode of NT7086PQ is differs as shown below.  CS AMS Application mode COM/SEG  0 0 4-bit parallel interface mode  1 1-bit serial interface mode  1 Single type application Mode  1 Dual type application mode  COM  COM  COM  COM  COM  COM  COM  CO                                                                                                                                                                                                                                                                                                                      | VDD/VSS    |
| D1_SID,<br>D2_DL,<br>D3_DM,<br>D4_DR | I/O | Display data<br>input/ serial<br>input data/<br>left, right<br>data input<br>output | -In segment driver mode, these pins are used as 4-bit data input pin (when 4-bit parallel interface mode AMS= "low"), or D1_SID is used as serial data input pin and other pins are not used (connect these to VDD) (when 1-bit serial interface mode AMS= "high")In common driver mode, the data is shifted from D2_DL (D4_DR) to D4_DR (D2_DL), when in single interface mode (AMS= "Low"). In dual-type application case, the data are shifted from D2_DL and D3_DM (D4_DR and D3_DM) to D4_DR(D2_DL). In each case the direction of the data shift and the connection of data pins are determined by SHL input (refer to NOTE 3, NOT 4). | Controller |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

# PIN DESCRIPTION (CONTINUED)

| PIN      | I/O | NAME                          |                                                                       | <b>FUNCTION</b>                                                                                                                                                                                                                                                              |     | INTERFACE |  |
|----------|-----|-------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|--|
| SHL      | I   | Shift<br>direction<br>control | When SHL = " right. When SHL = ' (refer to NOT)                       |                                                                                                                                                                                                                                                                              |     |           |  |
| EID EDD  | I/O | Enable data                   | is enabled only<br>ERB) is "Low<br>several drivers<br>state of each d | In segment driver mode, the internal operation is enabled only when enable input (ELB or ERB) is "Low" (power down function). When several drivers a serially connected, the enable state of each driver is shifted according to the SHL input. Connect these pins as below. |     |           |  |
| ELB, ERB | I/O | input/                        | SHL                                                                   | A contract                                                                                                                                                                                                                                                                   |     |           |  |
|          |     | output                        | SIIL                                                                  | ELB                                                                                                                                                                                                                                                                          | ERB | A second  |  |
|          |     |                               | L                                                                     | Z A                                                                                                                                                                                                                                                                          |     |           |  |
|          |     |                               | Н                                                                     |                                                                                                                                                                                                                                                                              |     |           |  |
|          |     |                               | -In common dr<br>function is not                                      |                                                                                                                                                                                                                                                                              |     |           |  |

# **NOTE 1. Output level control**

| "X". | don | 't | care |
|------|-----|----|------|

| M   | Latched data | DISPOFFB | Output level | (CS1~CS80) |
|-----|--------------|----------|--------------|------------|
| IVI | Lateneu data | DISTOFFD | SEG Mode     | COM Mode   |
| L   | L            | Н        | V12(V2)      | V12(V1)    |
| L   | Н            | Н        | V0           | V5         |
| Н   | L            | Н        | V43(V3)      | V43(V4)    |
| Н   | Н            | Н        | V5           | V0         |
| X   | X            | L        | V0           | V0         |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### **NOTE 2. LCD Driving Voltage Application Circuit**

(1) Segment driver application (CS = "Low")



(2) Common driver application (CS = "High")





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **NOTE 3. Data Shift Direction according to Control Signals**

(1) When CS = "Low" (segment driver application)

| nput pin                         |
|----------------------------------|
|                                  |
| 1_SID,<br>2_DL,<br>3_DM,<br>4_DR |
| D1_SID                           |
|                                  |
| D                                |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

# (2) When CS = "High" (common driver application)

| AMS | SHL | Application mode             | Data Direction                                         | Input pin       |
|-----|-----|------------------------------|--------------------------------------------------------|-----------------|
|     | L   | Single-type                  | S S S C C C C C C C C C C C C C C C C C                | D2_DL           |
| L   | Н   | Application<br>mode<br>(COM) | S S S S C C C C C C C C C C C C C C C C                | D4_DR           |
|     |     |                              | (D2_DL) Imput data (D4_DR)                             |                 |
| п   | L   | Dual-type<br>Application     | Shift direction  S S S S S S S S S S S S S S S S S S S | D2_DL,<br>D3_DM |
| Н   | Н   | mode<br>(COM)                | Shift direction  S S S S C C C C C C C C C C C C C C C | D4_DR,<br>D3_DM |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **NOTE 4. Usage of Data Pins**

| COM /           | Application mode                            |                            |            | Data int     | erface pin     |                       |
|-----------------|---------------------------------------------|----------------------------|------------|--------------|----------------|-----------------------|
| SEG<br>(CS pin) | (AMS pin)                                   | SHL                        | D1_SID     | D2_DL        | D3_DM          | D4_DR                 |
| SEG<br>(CS      | 4-bit parallel interface mode (AMS = "Low") | X                          | D1 (input) | D2 (input)   | D3 (input)     | D4(input)             |
| ="Low")         | 1-bit serial interface mode (AMS = "High")  | X SID (input) Connect to V |            | SID (input)  |                | et to V <sub>DD</sub> |
|                 | single-type application                     | L                          | onon       | DL (input)   | Open           | DR (output)           |
| COM             | mode (AMS = "Low")                          | Н                          | open       | DL (output)  |                | DR (input)            |
| (CS<br>="High"  | dual-type application mode                  | L                          | onan       | DL (input1)  | DM (input2)    | DR (output2)          |
| )               | (AMS = "High")                              | Н                          | open       | DL (output2) | DM<br>(input2) | DR (input1)           |

### MAXIMUM ABSOLUTE LIMIT

| Characteristic                     | Symbol       | Value                    | Unit |
|------------------------------------|--------------|--------------------------|------|
| Power supply voltage               | $V_{DD}$     | -0.3~+7.0                |      |
| Driver supply voltage              | $V_{LCD}$    | 0~+30                    | V    |
| Input voltage                      | $V_{\rm IN}$ | $-0.3 \sim V_{DD} + 0.3$ |      |
| Operating temperature              | Topr         | -30~+85                  | °C   |
| Storag <mark>e temperatu</mark> re | Tstg         | -55~+150                 | C    |

NOTE: Voltage greater than above may do damage to the circuit.



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### **ELECTRICAL CHARACTERISTICS**

#### **DC CHARACTERISTICS**

### (1) Segment Driver Application

 $(V_{SS} = 0V, Ta = -30 \sim +85^{\circ}C)$ 

| Characteristic              | Symbol        | Test Condition                                     | Min.                 | Typ. | Max.        | Unit      |
|-----------------------------|---------------|----------------------------------------------------|----------------------|------|-------------|-----------|
| Operating                   | $V_{ m DD}$   | -                                                  | 2.7                  |      | 5.5         |           |
| Voltage 1 V <sub>LCD</sub>  |               | $V_{IN}=V_{DD}-V_{EE}$                             | 6                    |      | 28          | v         |
| Input voltage (1)           | $ m V_{IH}$   | -                                                  | $0.8V_{\mathrm{DD}}$ |      | $V_{DD}$    | Y         |
| input voitage (1)           | $V_{\rm IL}$  |                                                    | 0                    |      | $0.2V_{DD}$ |           |
| Input voltage (2)           | $V_{OH}$      | $I_{CH}=-0.4$ mA                                   | $V_{DD}$ -0.4        |      | -           | V         |
| Input voltage (2)           | $V_{OL}$      | $I_{OH}$ =-0.4mA                                   | -                    | -    | 0.4         | v         |
| Input leakage current 1 (1) | $I_{\rm IL1}$ | $V_{IN}=V_{DD}$ to $V_{SS}$                        | -10                  | -    | 10          | μΑ        |
| Input leakage current 2 (3) | $I_{\rm IL2}$ | $V_{IN}=V_{DD}$ to $V_{EE}$                        | -25                  | -    | 25          | $\mu$ A   |
| On resistance(4)            | $R_{ON}$      | $I_{ON}=100 \mu A$                                 | -                    | 2    | 4           | $k\Omega$ |
|                             | $I_{STBY}$    | f <sub>CL1</sub> =32kHZ, M=VSS V <sub>SS</sub> PIN | -                    | -    | 100         | $\mu$ A   |
| Supply                      | Ţ             | $V_{DD}=5V$                                        | -                    | - ,  | 5           | m 1       |
| current(5)                  | $I_{DD}$      | $f_{CL1}$ =32kHZ $F_M$ =80HZ $V_{DD}$ =3V          | -                    | - // | 2           | mA        |
|                             | $I_{EE}$      | $V_{DD}=5V$                                        | -                    | -    | 500         | $\mu$ A   |

#### **NOTES:**

- 1. Applied to CL1, CL2, ELB, ERB, D1\_SID D4\_DR, SHL, DISPOFFB, M, CS, AMS pin
- 2. ELB, ERB pin
- 3. V0, V12, V43, V5 pin
- 4.  $V_{LCD} = V_{DD} V_{EE}$ ,  $V_{0} = V_{DD} = 5V$ ,  $V_{5} = V_{EE} = -23 \text{ V}$
- $V12 = V_{DD} 2/n(V_{LCD})$ ,  $V43 = V_{EE} + 2/n(V_{LCD})$ , n = 17 (1/256 duty, 1/17 bias)
- 5.  $V0 = V_{DD}$ ,  $V12 = 1.71 V(V_{DD} = 5V)$  or  $-0.06 V(V_{DD} = 3V)$ ,
- $V43 = -19.71 \text{ V(VDD} = 5\text{V}) \text{ or } -19.94\text{V (V}_{DD} = 3\text{V}), V5 = V_{EE} = -23\text{V}, \text{ no-load condition } (1/256 \text{ duty, } 1/17 \text{ bias})$
- 4-bit parallel interface mode
- $I_{STBY}$ :  $V_{DD} = 5V$ ,  $f_{CL2} = 5.12$ MHz,  $SHL = V_{SS}$ ,  $DISPOFFB = V_{DD}$ ,  $M = V_{SS}$ , display data pattern = 0000
- $I_{DD}$ :  $V_{DD} = 3V$ ,  $f_{CL2} = 4MHz$ , display data pattern = 0101
- $V_{DD} = 5 \text{ V}$ ,  $f_{CL2} = 5.12 \text{MHz}$ , display data pattern = 0101
- $I_{EE}$ :  $V_{DD} = 5V$ ,  $f_{CL2} = 5.12$ MHz, display data pattern = 0101,  $V_{EE}$  pin



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **DC CHARACTERISTICS (CONTINUED)**

#### (2) Common Driver Application

 $(V_{ss} = 0V, Ta = -30 \sim +85^{\circ}C)$ 

| Characteristic              | Symbol            | Test Conditi                        | Min.                 | Typ.                    | Max.        | Unit        |                  |
|-----------------------------|-------------------|-------------------------------------|----------------------|-------------------------|-------------|-------------|------------------|
| Operating                   | $V_{\mathrm{DD}}$ | -                                   | 2.7                  | -                       | 5.5         |             |                  |
| Voltage 1                   | $V_{LCD}$         | $V_{IN}=V_{DD}-V$                   | 6                    | :::: <del>:</del> ::::: | 28          | V           |                  |
| Input voltage (1)           | $V_{ m IH}$       |                                     | $0.8V_{\mathrm{DD}}$ |                         | $V_{ m DD}$ | •           |                  |
| input voitage (1)           | $V_{ m IL}$       | -                                   |                      | 0                       |             | $0.2V_{DD}$ |                  |
| Input voltage (2)           | $V_{OH}$          | $I_{CH}$ =-0.4m.                    | $V_{DD}$ -0.4        | h                       | -           | V           |                  |
| Input voltage (3) $V_{OL}$  |                   | $I_{OH}$ =-0.4m.                    | -                    |                         | 0.4         | V           |                  |
| Input leakage current 1 (1) | $I_{\Pi L1}$      | $V_{\rm IN}=V_{\rm DD}$ to          | -10                  | -                       | 10          | μΑ          |                  |
| Input leakage current 2 (2) | $I_{\rm IL2}$     | $V_{IN}=0V$ , $V_{DD}=5V$           | -50                  | -125                    | -250        | $\mu$ A     |                  |
| Input leakage current 3 (4) | $I_{IL3}$         | V <sub>IN</sub> =V <sub>DD</sub> to | -25                  | -                       | 25          |             |                  |
| On resistance(5)            | $R_{ON}$          | $I_{\rm ON}=100~\mu$                | -                    | 2                       | 4           | $k\Omega$   |                  |
|                             | I <sub>STBY</sub> | f <sub>CL1</sub> =32kHZ, M=VSS      | V <sub>SS</sub> PIN  | -                       | -           | 100         |                  |
| Supply                      | T                 | A                                   | $V_{DD}=5V$          | -                       | - 1         | 200         | ,, A             |
| current(6)                  | $I_{DD}$          | $f_{CL1}$ =32kHZ $F_{M}$ =80HZ      | $V_{DD}=3V$          | -                       | -/          | 120         | $\mu \mathbf{A}$ |
|                             | $I_{\rm EE}$      |                                     | $V_{DD}=5V$          | -                       | ÷           | 150         |                  |

#### **NOTES:**

- 1. Applied to CL1, D2\_DL (SHL = LOW), D4\_DR (SHL = HIGH), SHL, DISPOFFB, M, CS, AMS pin
- 2. Pull-up input pins: CL2, D1 SID, D3 DM (AMS = HIGH), ELB (SHL = LOW), ERB (SHL = HIGH)
- 3. D2 DL (SHL = HIGH), D4 DR (SHL = LOW) pin
- 4. V0, V12, V43, V5 pin
- 5.  $V_{LCD} = V_{DD} V_{EE}$ ,  $V_{O} = V_{DD} = 5V$ ,  $V_{S} = V_{EE} = -23V$
- $V12 = V_{DD} \frac{1}{n}(V_{LCD}), V43 = V_{EE} + \frac{1}{n}(V_{LCD}), n = \frac{17(1/256 \text{ duty}, 1/17 \text{ bias})}{17(1/256 \text{ duty}, 1/17 \text{ bias})}$
- 6.  $V0 = V_{DD}$ , V12 = 3.35V ( $V_{DD} = 5V$ ) or 1.47V ( $V_{DD} = 3V$ ),
- $V43 = -21.35 \text{V} \text{ (V}_{DD} = 5 \text{ V)} \text{ or } -21.47 \text{V} \text{ (V}_{DD} = 3 \text{ V)}, V5 = V_{EE} = -23 \text{ V}, \text{ no-load condition (1/256 duty, 1/17 bias)}$

single-type mode operation : AMS =  $V_{SS}$ , SHL =  $V_{SS}$ , DISPOFFB =  $V_{DD}$ 

D1\_SID = D3\_DM = VDD, D4\_DR = OPEN, ELB = ERB = OPEN,

 $I_{STBY}$ :  $V_{DD} = 5V$ ,  $M = V_{SS}$ ,  $D2_DL = V_{SS}$ 

 $I_{DD}$ :  $f_{M} = 80$ Hz,  $D2_{DL} = V_{DD}$ 

 $V_{DD} = 3 \text{ V}$ , display data pattern = 100000000..., 01000000..., 00100000..., 000100000...

 $V_{DD} = 5 \text{ V}$ , display data pattern = 100000000..., 01000000..., 00100000..., 00010000..., ...

 $I_{EE}$ :  $f_M = 80Hz$ , D2 DL =  $V_{DD}$ 

 $V_{DD} = 5V$ , current through  $V_{EE}$  Pin, display data pattern = 10000000..., 01000000...,

00100000..., 00010000...



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### **AC CHARACTERISTICS**

### (1) Segment Driver Application

 $(V_{SS} = 0V, Ta = -30 \sim +85^{\circ}C)$ 

| Characteristic                            | Symbol                | Test condition       | (1) VDD=5V±10%           |                         |      | (2) VDD=3V±10% |                         |      | Unit    |
|-------------------------------------------|-----------------------|----------------------|--------------------------|-------------------------|------|----------------|-------------------------|------|---------|
| Characteristic                            | Symbol                | rest condition       | Min.                     | Тур.                    | Max. | Min.           | Тур.                    | Max. | Unit    |
| Clock cycle time t <sub>CY</sub> Duty=50% |                       | 125                  | :::: <del>:</del> :::::: | :::: <del>:</del> ::::: | 250  |                | :::: <del>-</del> ::::: |      |         |
| Clock pulse width                         | $t_{WCK}$             | -                    | 45                       |                         |      | 95             |                         |      |         |
| Clock rise/ fall time                     | $t_{\rm R}/t_{\rm F}$ |                      | -                        | 1                       | -    | <br>           |                         | 30   |         |
| Data set-up time                          | $t_{DS}$              |                      | 30                       | •                       |      | 65             |                         |      |         |
| Data hold time                            | $t_{ m DH}$           | - 4000               | 30                       | •                       |      | 65             | -                       |      |         |
| Clock set-up time                         | $t_{CS}$              | - A                  | 80                       | ı                       |      | 120            | 3                       | -    | ns      |
| Clock hold time                           | $t_{CH}$              | - /                  | 80                       | -                       |      | 120            | -                       | -    |         |
| Dranagation dalay time                    | $t_{ m PHL}$          | ELB output           |                          |                         | 60   | -              |                         | 125  |         |
| Propagation delay time                    |                       | ERB output           |                          |                         | 60   |                | _                       | 125  |         |
| ELD EDD got un timo                       | $t_{\mathrm{PSU}}$    | ELB input            | 30                       |                         | 6:   | 65             |                         |      |         |
| ELB,ERB set-up time                       |                       | ERB input            | 30                       | -                       | -    | 65             | _                       | Ā    |         |
| DISPOFFB low pulse                        | $t_{ m WDL}$          |                      | 1.2                      | -                       | -    | 1.2            |                         | -    | 44.0    |
| width                                     |                       | -                    |                          |                         |      |                | _                       |      | $\mu$ s |
| DISPOFFB clear time                       | $t_{\rm CD}$          | -                    | 100                      |                         | -    | 100            | - 🙏                     | -    | ns      |
| M – OUT                                   | +                     |                      |                          |                         | 1.0  |                |                         | 1.2  |         |
| propagation delay time                    | t <sub>PD1</sub>      |                      | -                        |                         | 1.0  | -              | - Æ                     | 1.2  |         |
| CL1 – O <mark>UT</mark>                   | 4                     | $t_{PD2}$ $C_L=15pF$ |                          |                         | 1.0  |                | 4                       | 1.2  | // 8    |
| propagation delay time                    | n delay time          |                      | <u>-</u>                 |                         | 1.0  |                |                         | 1.2  | $\mu$ s |
| DISPOFFB – OUT                            | t                     |                      |                          |                         | 1.0  |                |                         |      |         |
| propagation delay time t <sub>PD3</sub>   |                       |                      |                          |                         | 1.0  | 7688           |                         |      |         |

# (2) Common Driver Application

 $(V_{SS} = 0V, Ta = -30 \sim +85^{\circ}C)$ 

| Characteristic                        | Symbol                | Test condition | $(1) VDD=5V\pm 10\%$ |                                        |      | (2) $VDD=3V\pm10\%$ |          |      | Unit    |  |
|---------------------------------------|-----------------------|----------------|----------------------|----------------------------------------|------|---------------------|----------|------|---------|--|
| Characteristic                        | Symbol                | rest condition | Min.                 | Тур.                                   | Max. | Min.                | Typ.     | Max. | Unit    |  |
| Clock cycle time t <sub>CY</sub>      |                       | Duty=50%       | 250                  |                                        |      | 500                 | -        | -    |         |  |
| Clock pulse width t <sub>w</sub>      |                       | -              | 45                   | 1                                      | :    | 95                  | -        | -    | A       |  |
| Clock rise/ fall time                 | $t_{\rm R}/t_{\rm F}$ | -              | ı                    | 1                                      | 50   | -                   | -        | 50   | ns      |  |
| Data set-up time                      | $t_{\rm DS}$          | 1              | 30                   | ı                                      |      | 65                  | -        | 4    |         |  |
| Data hold time                        | $T_{DH}$              | 1              | 30                   | ı                                      |      | 65                  | -        | A    |         |  |
| DISPOFFB low pulse width              | $t_{ m WDL}$          | -              | 1.2                  | -                                      | -    | 1.2                 | -/       | -    | $\mu$ s |  |
| DISPOFFB clear time to                |                       |                | 100                  | :::::::::::::::::::::::::::::::::::::: | - ·  | 100                 |          |      | 10.0    |  |
| Output delay time                     | $t_{ m DL}$           |                |                      |                                        | 200  |                     |          | 250  | ns      |  |
| M – OUT propagation delay time        | $t_{\mathrm{PD1}}$    |                | _                    | <u>_</u>                               | 1.0  | <u>_</u>            | <u>_</u> | 1.2  |         |  |
| CL1 – OUT propagation delay time      | $t_{\rm PD2}$         | $C_L=15pF$     | -                    | -                                      | 1.0  | -                   | -        | 1.2  | $\mu$ s |  |
| DISPOFFB – OUT propagation delay time | $t_{\mathrm{PD3}}$    |                | -                    | -                                      | 1.0  | -                   | -        | 1.2  |         |  |



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### (3) Segment Driver Application Timing





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### (4) Common Driver Application Timing



(\*1) When in single-type interface mode
DI=>DDL(SHL=L), D4\_DR(SHL=H)
DO=>D4\_DR(SHL=L), D2\_DL(SHL=H)
When in dual-type interface mode
DI=>D2\_DL and D3\_DM(SHL=L), D4\_DR and D3\_DM(SHL=H)
DO=>D4\_DR(SHL=L), D2\_DL(SHL=H)





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### **POWER DOWN FUNCTION**

In the case of cascade connection of segment mode drivers, NT7086PQ has a "power down function" In order to reduce the power consumption.

| SHL | <b>Enable input</b> | Enable output | Current driver status                        | The other drivers status |
|-----|---------------------|---------------|----------------------------------------------|--------------------------|
| L   | ERB                 | ELB           | While ERB ="Low", current driver is enabled. | Disabled                 |
| Н   | ELB                 | ERB           | While ELB ="Low", current driver is enabled. | Disabled                 |

\* In the case of common driver application, power down function does not work.



#### NOTES:

- 1. SHL = High (ELB = Input, ERB = Output)
- 2. When in 4-bit parallel interface mode: n = 20 When in 1-bit serial interface mode: n = 80



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### **OPERATION TIMING DIAGRAM**

#### (1) 4-bit parallel mode interface segment driver

When SHL= "Low"



When SHL= "High"





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### (2) 1-bit serial mode interface segment driver

When SHL= "Low"



When SHL= "High"





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### (3) Single type interface mode common driver

When SHL= "Low"





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### (4) Dual-type interface mode common driver

When SHL= "Low"



### When SHL= "High"





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### (5) Common / Segment driver timing (1/200 duty)





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### APPLICATION INFORMATION

#### 1-bit serial interface mode (80 Ch. Segment mode)

a) Lower view (SHL= L, AMS= H)



b) Upper view (SHL= H, AMS= H)





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### 4-bit parallel interface mode (80 Ch. Segment driver)

a) Lower view (SHL= L, AMS = L)



b) Upper view (SHL= H, AMS = L)





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### Single type interface mode (80 Ch. Common driver)





新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

### Dual-type interface mode (40 Ch. + 40Ch. Common driver)



**NOTE:** Using this application mode (dual-type common mode), the duty ratio can be reduced to half. In case, 1/200 duty can be used to driver the 400 common LCD panel.



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### APPLICATION CIRCUIT EXAMPLE



新德科技股份有限公司



NT7086PQ LCD Driver Version 1.0

#### **PRECAUTIONS**

### Precautions when connecting or disconnecting the power supply

This IC has a high-voltage LCD driver, so it may be permanently damaged by a high current which may flow if voltage is supplied to the LCD drive power supply while the logic system power supply is floating. The details are as follows.

When connecting the power supply, connect the LCD drive power after connecting the logic system power. Furthermore, when disconnecting the power, disconnect the logic system power after disconnecting the LCD drive power.

And when connecting the logic power supply, the logic condition of this IC inside is insecure. Therefore connect the LCD drive power supply after resetting logic condition of this IC inside on /DISPOFF function. After that, cancel the /DISPOFF function after the LCD drive power supply has become stable. Furthermore, when disconnecting the power, set the LCD drive output pins to level V5 on /DISPOFF function. Then, disconnect the logic system power after disconnecting the LCD drive power.

When connecting the power supply, follow the recommended sequence shown here.



