

# AM/FM/HD-Radio™ submicron technology automotive receiver

Datasheet - production data



## **Features**



- AEC-Q100 qualified
- AM/FM reception with digital IF processing
- Fully automotive grade CMOS design
- AM/FM Band
- Low-IF, DSP-based architecture
- Very high dynamic range built-in IF-ADC
- Minimum external component count
- Very small footprint package
- Multipath noise mitigation processing
- RDS demodulation with group and block synchronization
- Compatible with HD-Radio<sup>™</sup> and DRM
- Digital Audio Output
- Fully RoHS-compliant

# Description

The TDA7708 is a single chip fully-CMOS AM/FM tuner aimed at receivers for terrestrial radio broadcasting.

The TDA7708 is a complete integrated and optimized RF tuner for AM/FM reception. It allows the implementation of AM/FM solution (and also HD-Radio™ with external STMicroelectronics's STA680 co-processor) for automotive grade receivers and other applications.

The TDA7708 combines state-of-art performance with minimum external component count, making it therefore ideal for integration into car radios and other radio devices with challenging performance, quality, reliability and, last but not least, cost requirements.

Such a low external component count is made possible by cutting-edge circuit and implementation techniques that overcome the major challenges affecting both very-low and zero IF receivers.

The TDA7708 features multiple front-end lownoise amplifiers (LNAs) to cover AM LW/MW/SW bands, and the entire FM band, with advanced DSP-controlled automatic gain control (AGC) amplifier and mixer stages.

After on-chip IF filtering, the TDA7708 digitizes the signal with a very high dynamic range ADC; it processes the complex phase-quadrature baseband signal allowing applications like multipath noise mitigation, and integrated RDS decoding.

The TDA7708 furthermore integrates the HD-Radio™ channel filtering.

Besides providing optimal AM/FM quality reception, the TDA7708 makes it the ideal solution to realize a complete HD-Radio™ receiver solution (in combination with the external STA680 HD-Radio™ decoder) or a DRM receiver (paired to the STA660DRM), with a low bill of material, high performance and real automotive grade quality and reliability.

The TDA7708CB requires a very small FW code to be downloaded for booting the IC, thus making it especially suited to systems whose microcontroller has limited code storage capability.

Table 1: Device summary

| Order code  | Package        | Packing     |
|-------------|----------------|-------------|
| TDA7708     |                | Tray        |
| TDA7708TR   | VFQFPN64       | Tape & Reel |
| TDA7708CB   | (9 x 9 x 1 mm) | Tray        |
| TDA7708CBTR |                | Tape & Reel |

# Contents

| 1 | Block dia | agram and pins description                                   | 7        |
|---|-----------|--------------------------------------------------------------|----------|
|   | 1.1       | Block diagram                                                |          |
|   | 1.2       | Pin description                                              | 8        |
| 2 | Function  | description                                                  | 12       |
|   | 2.1       | -<br>FM                                                      |          |
|   | 2.2       | AM                                                           | 12       |
|   | 2.3       | IF A/D converter                                             |          |
|   | 2.4       | Audio D/A converter                                          |          |
|   | 2.5       | VCO                                                          |          |
|   | 2.6       | PLL                                                          |          |
|   | 2.7       | Crystal oscillator                                           |          |
|   | 2.8       | DSP cluster                                                  |          |
|   | 2.9       | Digital base-band interface                                  |          |
|   |           | 2.9.1 I <sup>2</sup> S base-band serial interface            |          |
|   |           | 2.9.2 I <sup>2</sup> S configurations                        |          |
|   |           | 2.9.3 Status information data on the I2S base-band interface |          |
|   |           | 2.9.4 Base-band I <sup>2</sup> S AM/FM/DRM interface         | 17       |
|   |           | 2.9.5 Base-band I²S HD-Radio™ interface                      | 17       |
|   |           | 2.9.6 JESD204B base-band serial interface                    | 18       |
|   |           | 2.9.7 Coded LVDS bit-stream to DCOP (STA660DRM) DRM de       | ecoder21 |
|   | 2.10      | I <sup>2</sup> S - serial audio interface                    | 22       |
|   |           | 2.10.1 Connectivity to DCOP for HD-Radio™                    | 25       |
|   | 2.11      | Audio sample rate converter                                  | 25       |
|   | 2.12      | Digital-Down-Converter                                       | 26       |
|   | 2.13      | DARC interface                                               | 28       |
|   | 2.14      | Control interface                                            | 29       |
|   |           | 2.14.1 Control interface selection                           | 29       |
|   |           | 2.14.2 SPI bus protocol description                          | 29       |
|   |           | 2.14.3 I <sup>2</sup> C bus protocol description             | 31       |
|   | 2.15      | Start-up sequence                                            | 33       |
|   |           | 2.15.1 Power-up sequence                                     |          |
|   |           | 2.15.2 Start-up sequence                                     |          |
|   | 2.16      | Reset                                                        | 35       |
| 3 | Electrica | ıl specification                                             | 36       |

| TDA770 | 8               |           |                                      | Contents   |
|--------|-----------------|-----------|--------------------------------------|------------|
|        | 3.1             | Absolute  | maximum ratings                      | 36         |
|        | 3.2             | Thermal   | data                                 | 36         |
|        | 3.3             | General   | key parameters                       | 36         |
|        | 3.4             | Electrica | characteristics                      | 37         |
|        |                 | 3.4.1     | FM - section                         | 37         |
|        |                 | 3.4.2     | AM - section                         | 38         |
|        |                 | 3.4.3     | VCO                                  | 38         |
|        |                 | 3.4.4     | Phase locked loop                    | 39         |
|        |                 | 3.4.5     | IF ADC                               |            |
|        |                 | 3.4.6     | Audio DAC                            |            |
|        |                 | 3.4.7     | Digital I/O interface pins           |            |
|        |                 | 3.4.8     | I <sup>2</sup> C interface           | 43         |
|        |                 | 3.4.9     | SPI interface                        |            |
|        | 3.5             | Overall s | ystem performance                    | 44         |
|        |                 | 3.5.1     | FM system performance                | 44         |
|        |                 | 3.5.2     | AM MW system performance             | 46         |
|        |                 | 3.5.3     | AM LW system performance             | 48         |
|        |                 | 3.5.4     | AM SW overall system performance     | 48         |
|        |                 | 3.5.5     | WX system performance                | 49         |
| 4 A    | <b>Applicat</b> | ion sche  | matic                                | 50         |
| 5 P    | ackage          | informa   | tion                                 | 51         |
|        | 5.1             | VFQFPN    | I-64 (9x9x1.0mm) package information | 51         |
| 6 0    | Ovicior         | history   |                                      | <b>5</b> 2 |

List of tables TDA7708

# List of tables

| Table 1: Device summary                                                                                          |     |
|------------------------------------------------------------------------------------------------------------------|-----|
| Table 2: Pins description                                                                                        |     |
| Table 3: Status information for In-phase data (Si)                                                               | .16 |
| Table 4: Status information for Quadrature-phase data (Qi)                                                       | .16 |
| Table 5: SAI_BB timing values (I(16 bit) + Q(16 bit) and Si(16 bit) + Sq(16 bit)) for SoC-based                  |     |
| AM/FM/DRM/HD-Radio™; I/Q and status information are multiplexed on a single data line                            | .17 |
| Table 6: SAI_BB timing values (normal mode: I(16 bit)+ SI(16 bit) +Q(16 bit)+SQ(16 bit) on a single              |     |
| data line) for HD-Radio™                                                                                         | .17 |
| Table 7: SAI_BB timing values (normal mode: I(16 bit)+ Q(16 bit) on a single data line) for DCOP-based HD-Radio™ | .18 |
| Table 8: JESD204B transmitter main clocks                                                                        | .19 |
| Table 9: Status information for JESD204b interface Status High (SH) in 32-bit mode                               | .19 |
| Table 10: Status information for JESD204b interface Status Low (SL) in 32-bit mode                               |     |
| Table 11: Status information for JESD204b interface for I&Q data in 16-bit mode                                  | .19 |
| Table 12: Audio I <sup>2</sup> S configuration overview                                                          |     |
| Table 13: Audio I <sup>2</sup> S interface timing in reception mode                                              |     |
| Table 14: Audio I <sup>2</sup> S interface timing in transmission mode                                           |     |
| Table 15: Control interface configuration pins                                                                   |     |
| Table 16: Mapping of SPI pins to I2 C pins                                                                       |     |
| Table 17: Power-supply pin description                                                                           |     |
| Table 18: Start-up sequence timing                                                                               |     |
| Table 19: Reset timing                                                                                           |     |
| Table 20: Absolute maximum ratings                                                                               | .36 |
| Table 21: Thermal data                                                                                           |     |
| Table 22: General key parameters                                                                                 |     |
| Table 23: FM - section                                                                                           |     |
| Table 24: AM - section                                                                                           |     |
| Table 25: VCO                                                                                                    |     |
| Table 26: Phase locked loop                                                                                      | .39 |
| Table 27: IF ADC                                                                                                 | .39 |
| Table 28: Audio DAC                                                                                              | .39 |
| Table 29: Digital I/O interface pins                                                                             | .39 |
| Table 30: LVDS-I <sup>2</sup> S base-band transmitter characteristics                                            | .40 |
| Table 31: LVDS-I <sup>2</sup> S base-band receiver characteristics                                               | .42 |
| Table 32: JESD204B base-band transmitter characteristics                                                         |     |
| Table 33: I <sup>2</sup> C interface                                                                             | .43 |
| Table 34: SPI interface timing                                                                                   | .44 |
| Table 35: FM system performance                                                                                  |     |
| Table 36: AM MW system performance                                                                               |     |
| Table 37: AM-LW system performance                                                                               | .48 |
| Table 38: AM-SW system performance                                                                               |     |
| Table 39: WX system performance                                                                                  | .49 |
| Table 40: VFQFPN-64 (9x9x1.0 mm) package mechanical data                                                         |     |
| Table 41: Document revision history                                                                              |     |

TDA7708 List of figures

# **List of figures**

| Figure 1: I   | Functional block diagram                                                                   | 7     |
|---------------|--------------------------------------------------------------------------------------------|-------|
| Figure 2: I   | Pin out diagram (top view)                                                                 | 8     |
| Figure 3: (   | Crystal oscillator block diagram                                                           | .13   |
|               | Architecture example for a HD-Radio™ standard receiver based on DCOP with I2S              |       |
|               | pase-band data input                                                                       |       |
|               | <sup>2</sup> S standard configuration with single-ended signals                            |       |
|               | <sup>12</sup> S standard configuration with LVDS signals                                   |       |
| Figure 7: I   | <sup>12</sup> S single-port configuration                                                  | .16   |
| Figure 8:     | SAI_BB waveforms for SoC-based A M/FM/DRM/HD-Radio™. The data are the complex              |       |
|               | phase/quadrature signals I(16 bit)+ Q(16 bit) and their corresponding status information   |       |
|               | Si(16 bit)+ Sq(16 bit)                                                                     | .17   |
| Figure 9: 3   | SAI_BB waveforms for data I(16 bit)+SI(16 bit) + Q(16 bit)+SQ(16 bit) transmitted on       |       |
| <b>-</b> : 40 | a single data line; this configuration is used for implementing HDRadio™                   | .17   |
| Figure 10:    | SAI_BB waveform for data: I(16 bit) + Q(16 bit) transmitted on a single data line, in DCOP | 4-    |
| <b>-</b> '    | (STA680D)-based HD-Radio™                                                                  | .17   |
| Figure 11:    | Example SoC processor receiving the base-band signals from five RF channels based          | 40    |
| C: 40.        | on JESD204B connectivity                                                                   |       |
| Figure 12:    | JESD204b interface in analog mode (16-bit)                                                 | .20   |
|               | JESD204B interface data padding for FM/AM/DRM @ 1024 kHz in analog mode                    |       |
|               | : JESD204B interface data padding for FM/AM/DRM @ 512 kHz in Analog mode                   |       |
|               | : JESD204B interface low-rate configuration for FM/AM/DRM                                  |       |
|               | Architecture example for a DRM system based on DCOP (STA660DRM) processor                  |       |
|               | Coded LVDS base-band interface waveforms when TDA7708 is paired to DCOP                    | . 2 1 |
| rigule 16.    | STA660DRMSTA660DRM                                                                         | 22    |
| Figure 10     | Audio I <sup>2</sup> S interface waveform and timing in reception mode                     |       |
|               | Audio I S interface waveform and timing in transmission mode                               |       |
|               | Audio l'e interface wavelorni and timing in transmission mode                              |       |
|               | Audio I <sup>2</sup> S interface 32/24/20/16-bit data                                      |       |
|               | Signal connectivity to DCOP HD-Radio™ digital co-processor                                 |       |
|               | Digital-Down-Converter block diagram                                                       |       |
| Figure 25:    | Cumulative CIC+CFIR Frequency response for AM/FM/HD-Radio™ (top: full band;                |       |
| 9             | bottom: close-up in-band view)                                                             | .27   |
| Figure 26:    | FIR1 frequency response for AM/FM/HD-Radio™                                                | .28   |
|               | System architecture for VICS reception                                                     |       |
|               | SPI interface write cycle                                                                  |       |
|               | SPI interface read cycle                                                                   |       |
|               | SPI interface burst-read cycle                                                             |       |
| Figure 31:    | Example of data transfer on the I <sup>2</sup> C bus                                       | .31   |
| Figure 32:    | Example I <sup>2</sup> C write operation                                                   | .32   |
| Figure 33:    | Example of I <sup>2</sup> C read operation                                                 | .32   |
| Figure 34:    | Start-up sequence                                                                          | .34   |
|               | Reset timing                                                                               |       |
|               | : AM capacitive antenna dummy                                                              |       |
|               | CMOS base-band timing diagram in half-cycle mode                                           |       |
|               | LVDS-transmitter pin characteristics                                                       |       |
|               | LVDS-I <sup>2</sup> S base-band pin timing diagram for half-cycle mode                     |       |
|               | LVDS-I <sup>2</sup> S base-band pin timing diagram for full-cycle mode                     |       |
|               | I2C bus timing diagram                                                                     |       |
| •             | SPI interface timing                                                                       |       |
|               | FM input setup                                                                             |       |
|               | AM MW input setup                                                                          |       |
| rigure 45:    | AM LW input setup                                                                          | .48   |
|               |                                                                                            |       |

| List of figures                                   | TDA7708 |
|---------------------------------------------------|---------|
| Figure 46: AM SW input setup                      | 48      |
| Figure 47: Weather-band input setup               |         |
| Figure 48: AM/FM application example              |         |
| Figure 49: VFQFPN-64 (9x9x1.0 mm) package outline |         |



# 1 Block diagram and pins description

# 1.1 Block diagram

Figure 1: Functional block diagram



# 1.2 Pin description

Figure 2: Pin out diagram (top view)



**Table 2: Pins description** 

|     | Table 211 me decempaten |     |          |                            |                         |                    |  |  |  |
|-----|-------------------------|-----|----------|----------------------------|-------------------------|--------------------|--|--|--|
| Pin | Pin name                | 1/0 | Function | Description                | Main alternate function | Equivalent circuit |  |  |  |
| 1   | NC                      | /-  | 1        | Not connected              | -                       |                    |  |  |  |
| 2   | SIG_GND_WX              |     | Ground   | Always connected to ground | -                       | -                  |  |  |  |
| 3   | WX_IN                   | I   | WX       | Weather band LNA input.(1) | -                       | - COCCURRENTS      |  |  |  |

| Pin | Pin name   | 1/0 | Function | Description                                                                  | Main alternate function | Equivalent circuit |
|-----|------------|-----|----------|------------------------------------------------------------------------------|-------------------------|--------------------|
| 4   | REF1_FM    | 0   | FM       | 2.5V regulator output                                                        | -                       |                    |
| 5   | NC         | -   | -        | -                                                                            | -                       | -                  |
| 6   | NC         | -   | -        | -                                                                            | -                       | -                  |
| 7   | NC         | -   | -        | -                                                                            | -                       | -                  |
| 8   | NC         | -   | -        | -                                                                            |                         | -                  |
| 9   | FM_IN      | I   | FM       | FM LNA input. <sup>(1)</sup>                                                 |                         | 50 kΩ              |
| 10  | SIG_GND_FM | -   | Ground   | FM signal ground. (2)                                                        | -                       | -                  |
| 11  | SIG_GND_FM | -   | Ground   | FM signal ground. (2)                                                        | -                       | -                  |
| 12  | VCC_FM     | -   | Supply   | FM power supply. (2)                                                         | -                       | -                  |
| 13  | REF_AM     | I/O | AM       | AM reference decoupling. In case AM is not used, it can be left unconnected. | -                       |                    |
| 14  | AM_IN      | 1   | AM       | AM LNA input. <sup>(1)</sup>                                                 | -                       |                    |
| 15  | GND_RF     | -   | Ground   | RF ground                                                                    | -                       | -                  |
| 16  | VCC_RF     | I   | Supply   | RF 3.3V power supply                                                         | -                       | -                  |
| 17  | REF2       | I/O | -        | Reference decoupling 2.5V                                                    | -                       |                    |
| 18  | NC         | -   | -        | Not connected                                                                | -                       | -                  |
| 19  | GND_PLL    | -   | -        | PLL ground                                                                   | -                       | -                  |
| 20  | VCC_PLL    | I   | -        | PLL supply 3.3V                                                              | -                       | -                  |

|     | k diagram and |     |                     |                               |                          | IDATTOO            |
|-----|---------------|-----|---------------------|-------------------------------|--------------------------|--------------------|
| Pin | Pin name      | 1/0 | Function            | Description                   | Main alternate function  | Equivalent circuit |
| 21  | XTO           | 0   | Oscillator          | Crystal output                | -                        | -                  |
| 22  | XTI           | I   | Oscillator          | Crystal input                 | -                        | -                  |
| 23  | GND_GLOBAL    | -   | -                   | Global Ground                 | -                        | -                  |
| 24  | VCC_GLOBAL    | I   | -                   | Global 3.3V power supply      | -                        | -                  |
| 25  | DAC_L         | 0   | DAC                 | DAC output left               | TEST_IF_I                |                    |
| 26  | GND_DAC       | -   | Ground              | DAC ground                    | -                        | -                  |
| 27  | DAC_R         | 0   | DAC                 | DAC output right              | TEST_IF_Q                |                    |
| 28  | BLEND         | I   | -                   | HD blend input                | GPIO5                    | 7                  |
| 29  | GPIO1         | I/O | -                   | General purpose I/O 1         | CH0_Q                    |                    |
| 30  | BB_D0         | I/O | -                   | BB I2S data0                  | CH0_I                    |                    |
| 31  | BB_WS         | I/O | -                   | BB I2S word select            | -                        | <b>\</b>           |
| 32  | BB_CLK        | I/O |                     | BB I2S clock                  | -                        | GACCOURT-MODORP'S  |
| 33  | GND_DIG       | -   | -                   | Digital I/O Ground            | -                        | -                  |
| 34  | NC            | -   |                     | Not connected                 | -                        | -                  |
| 35  | VDD_IO        | 1   | -                   | Digital I/O 3.3V power supply | -                        | -                  |
| 36  | GPIO12        | I/O | <b>A</b> - <b>C</b> | General purpose I/O 12        | -                        |                    |
| 37  | GPIO13        | 1/0 | -                   | General purpose I/O 13        | -                        |                    |
| 38  | AIF1_DO0      | I/O | -                   | Audio SAI data 0              | General<br>purpose I/O 0 |                    |
| 39  | AIF1_DIN      | 1/0 | ·                   | Audio SAI data input          | General<br>purpose I/O 6 |                    |
| 40  | AIF1_WS       | I/O | -                   | Audio SAI word strobe         | General<br>purpose I/O 7 | SACCOMPINIONES:    |
| 41  | AIF1_CLK      | I/O | -                   | Audio SAI bit clock           | General<br>purpose I/O 8 |                    |
| 42  | NC            |     | 1                   | Not connected                 | -                        | -                  |
| 43  | GND_DIG       |     | -                   | Digital core Ground           | -                        | -                  |
| 44  | VREG_1V2      | 0   | -                   | 1.2V Regulator output         | -                        | -                  |
| 45  | VDD_R         | I   | -                   | Digital power supply          | -                        | -                  |
| 46  | VDD_R         | I   | -                   | Digital power supply          | -                        | -                  |
|     |               |     |                     |                               |                          |                    |



# TDA7708

# Block diagram and pins description

| Pin | Pin name       | I/O | Function            | Description              | Main alternate function | Equivalent circuit |
|-----|----------------|-----|---------------------|--------------------------|-------------------------|--------------------|
| 47  | NC             | -   | -                   | Not connected            | -                       | -                  |
| 48  | GND_DIG        | -   | -                   | Digital core ground      | -                       | -                  |
| 49  | RSTN           | 1   | -                   | Reset (Active Low)       | -                       |                    |
| 50  | IRQ            | 0   | Control interface   | Interrupt output         | -                       |                    |
| 51  | SPI_CS         | I   | Control interface   | SPI chip select          | -                       |                    |
| 52  | SPI_MISO       | 0   | Control interface   | SPI data output          | -                       |                    |
| 53  | SPI_MOSI       | I   | Control interface   | SPI data input           | I2C data                | CACCOUNT MANAGER   |
| 54  | SPI_CLK        | I   | Control interface   | SPI clock                | I2C clock               |                    |
| 55  | TEST_D         | I/O | -                   | Reserved                 | -                       | -                  |
| 56  | TEST_A         | I/O | -                   | Reserved                 | -                       | -                  |
| 57  | VCC_ADC        | I   | -                   | ADC 3.3V power supply    | -                       | -                  |
| 58  | NC             | -   | -                   | Not connected            | -                       | -                  |
| 59  | DEC2_ADC       | I/O | ADC                 | ADC reference            | -                       | -                  |
| 60  | REF1_ADC       | 1/0 | ADC                 | ADC reference decoupling | -                       |                    |
| 61  | NC             | -   | <b>A</b> - <b>\</b> | Not connected            | -                       | -                  |
| 62  | NC             | -   | -                   | Not connected            | -                       | -                  |
| 63  | GND_RF         | -   | Ground              | RF ground                | -                       | -                  |
| 64  | NC             | 1   | -                   | Not connected            | -                       | -                  |
| -   | EXPOSED<br>PAD | -   | -                   | Global ground            | -                       | -                  |

## Notes:

 $<sup>^{(1)}</sup>$ RF input pins, when unused, should be terminated to ground with a 10nF capacitor

 $<sup>\</sup>ensuremath{^{(2)}}\mbox{Ground}$  and supply pins cannot be left floating.

Function description TDA7708

# 2 Function description

## 2.1 FM

The FM signal path is composed by a low-noise-amplifier (LNA) with stepped AGC and an over-tone-rejection mixer. The FM input signal is amplified by the high input impedance LNA with superior linearity and very low noise figure.

The amplifier gain is switchable in 2 dB-steps; the gain is fully controlled by the AGC processing running onto the DSP. The RF signal is then converted into low-IF by a high linearity passive mixer with overtone-rejection structure.

The low-IF signal is then converted into the digital domain by the IF ADC for frequency demodulation and further digital signal processing.

## 2.2 AM

The AM path is composed by the AM LNA with stepped AGC, an automatically tuned RF filter, the AM over-tone-rejection (OTR) mixer and the IF filter.

The 6 dB-stepped AGC gain is fully controlled by the software running onto the DSP.

OTR is a key issue in low-IF AM receivers because of the large input signal bandwidth; TDA7708 achieves excellent OTR by means of both a high linearity tunable RF filter, and the OTR mixer that rejects up to the 21st harmonic.

The low-IF at the output of the IF-filter is then digitalized by the IF ADC for amplitude demodulation and further signal processing.

# 2.3 IF A/D converter

The IF digital to analog converter has a 4<sup>th</sup> order multi-bit topology; it features very high dynamic range and linearity.

The IF-ADC sampling frequency is determined by a control algorithm running on the DSP: this advanced technique changes the sampling frequency depending on the tuning frequency with the goal of avoiding the disturbances generated by the switching discrete-time sections of the IFADC.

## 2.4 Audio D/A converter

The high-quality audio DAC converts to the analog domain the stereo signal resulting from the digital processing or coming from one of the digital audio interfaces.

The audio DAC is implemented by using an efficient fully integrated 3<sup>rd</sup> order, single-bit SD architecture with low out-of-band noise thus avoiding being a potential source of disturbances for the AM antenna.

The DAC is capable of generating a full scale signal of 1 V<sub>rms</sub>.

## 2.5 VCO

The VCO is fully integrated without any external tuning component. It covers the entire FM band including EU, US, Japan, East-Europe, Weather-Band, all AM-bands including LW, MW and SW.

# 2.6 PLL

The very high speed fractional PLL has a SD structure; the extremely fast switching PLL settles within 200 µs, as needed by fast RDS applications. The PLL has a fully integrated loop filter, thus not requiring any external component.

# 2.7 Crystal oscillator

The device works with a 36.864 MHz fundamental tone crystal. The frequency of oscillation has been selected in order to avoid crystal harmonics to fall inside either FM or AM bands.

An automatic level control (ALC) circuit has been designed in order to reduce the harmonic content over the crystal that could potentially be a source of electro-magnetic interference. The crystal oscillator block diagram is shown in *Figure 3: "Crystal oscillator block diagram"*.



Figure 3: Crystal oscillator block diagram

# 2.8 DSP cluster

TDA7708 embeds a cluster of DSP cores aimed at running advanced signal processing and other key tuner processing functions. The software-defined signal processing allows the flexibility needed by the receivers that need to differentiate from competition.

The DSP cluster provides the needed computational power for:

- Control of digital down-conversion of the IF-signal to zero-IF;
- FM channel selection with variable bandwidth;
- FM/AM noise blanking;
- FM/AM demodulation;
- Weak-signal-processing including soft-mute, high-cut, stereo-blend and quality detection;
- FM stereo decoding with stereo-blend;
- RDS demodulation including error correction and block synchronization with automatic generation of an RDS interrupt for the host microprocessor;
- Autonomous control of RDS-AF tests.

# 2.9 Digital base-band interface

The TDA7708 transmits the digital base-band I/Q signal to the external processor, such as DCOP for HD-Radio or a SoC.

For maximum flexibility, three different base-band links are available for connecting the tuner to the decoder:

- High speed I<sup>2</sup>S-like
- JESD204B serial interface
- Coded LVDS bit-stream to DRM DCOP (STA660DRM)

A multi-channel configurable I2S audio interface is available as well.

## 2.9.1 I<sup>2</sup>S base-band serial interface

This standard serial interface is needed when pairing TDA7708 to an external I<sup>2</sup>S-enabled processor.

The I<sup>2</sup>S interface can operate either in 3V3 CMOS single-ended or in LVDS mode.

There are known system drawbacks when employing a 3.3 V single-ended I2S-like format for transmitting data at high rates in a radio tuner device; these ranges from electromagnetic interference radiation to a large number of signal wires used for the interconnection. On the contrary, LVDS interfaces are recommended for easier application design, highest performance and immunity to disturbances.

The SAI\_BB supports the different modes as shown by the signal waveforms in *Figure 5*, *Figure 6* and *Figure 7*, and; the corresponding timings are specified in *Table 5*, *Table 6* and *Table 7*.

Timing and level specifications for the I2S base-band interface configurations are detailed in Section 3.4.7: "Digital I/O interface pins".

Figure 4: Architecture example for a HD-Radio™ standard receiver based on DCOP with I2S base-band data input



# 2.9.2 I<sup>2</sup>S configurations

## I<sup>2</sup>S standard configuration

TDA7708 features a standard I<sup>2</sup>S interface, operating both with single-ended and differential signals, as shown in *Figure 5: "I2S standard configuration with single-ended signals"* and *Figure 6: "I2S standard configuration with LVDS signals"*.

External LVDS converters are not required in case the SoC processor features LVDS input pads for the I<sup>2</sup>S link. The half-cycle mode is recommended for standard I<sup>2</sup>S implementations.

Figure 5: I<sup>2</sup>S standard configuration with single-ended signals



Figure 6: I2S standard configuration with LVDS signals



# I<sup>2</sup>S single port configuration

In addition to standard configuration, the TDA7708 allows for a single-port I<sup>2</sup>S connectivity, i.e. the SoC receives a single clock/word-strobe pair and multiple data lines as shown in *Figure 7: "I2S single-port configuration"*.

The single port configuration requires the signals to be transmitted in LVDS and in full-cycle.



Figure 7: I<sup>2</sup>S single-port configuration

# 2.9.3 Status information data on the I<sup>2</sup>S base-band interface

The implementation of AM/FM processing into a SoC requires the tuner to inform the processor on the status of tuner AGCs. The formatting of the Si and Qi information is shown in *Table 3:* "Status information for In-phase data (Si)" and *Table 4:* "Status information for Quadrature-phase data (Qi)".

Table 3: Status information for In-phase data (Si)

| 15 | 14    | 13:6                          | 5  | 4                   | 3  | 2:0         |
|----|-------|-------------------------------|----|---------------------|----|-------------|
| NU | 0 → I | Overall Gain (1dB resolution) | NU | Noise Blanker Event | NU | State Event |

Table 4: Status information for Quadrature-phase data (Qi)

| 15 | 14                | 13:9                      | 8:6                       | 5:0 |
|----|-------------------|---------------------------|---------------------------|-----|
| NU | $0 \rightarrow Q$ | RF Gain (2 dB resolution) | IF Gain (2 dB resolution) | NU  |



## 2.9.4 Base-band I<sup>2</sup>S AM/FM/DRM interface

The complex AM/FM/DRM/HD-Radio™ I/Q baseband signal is sent to the external system on chip by using the serial digital output interface SAI\_BB.

Figure 8: SAI\_BB waveforms for SoC-based A M/FM/DRM/HD-Radio™. The data are the complex phase/quadrature signals I(16 bit)+ Q(16 bit) and their corresponding status information Si(16 bit)+ Sq(16 bit)



Table 5: SAI\_BB timing values (I(16 bit) + Q(16 bit) and Si(16 bit) + Sq(16 bit)) for SoC-based AM/FM/DRM/HD-Radio™; I/Q and status information are multiplexed on a single data line

| Symbol            | Parameter   | Condition   | Rate   | Unit |
|-------------------|-------------|-------------|--------|------|
| -                 | Data rate   |             | 1024   | kSps |
| f <sub>ws</sub>   | Word strobe | Master mode | 2048   | kHz  |
| f <sub>bclk</sub> | Bit clock   |             | 65.536 | MHz  |

Additionally 512 kSps rate is available with 2 x data replication.

## 2.9.5 Base-band I<sup>2</sup>S HD-Radio<sup>™</sup> interface

The I/Q base-band signal needed for implementing an HD-Radio<sup>™</sup> receiver is sent to the external processor by using the serial digital output interface SAI BB.

Figure 9: SAI\_BB waveforms for data I(16 bit)+SI(16 bit) + Q(16 bit)+SQ(16 bit) transmitted on a single data line; this configuration is used for implementing HDRadio™



Table 6: SAI\_BB timing values (normal mode: I(16 bit)+ SI(16 bit) +Q(16 bit)+SQ(16 bit) on a single data line) for HD-Radio™

| Symbol            | Parameter   | Rate     |        | Unit |
|-------------------|-------------|----------|--------|------|
| -                 | Data rate   | 744.192  | 768    | kSps |
| f <sub>ws</sub>   | Word strobe | 1488.384 | 1536   | kHz  |
| f <sub>bclk</sub> | Bit clock   | 47.628   | 49.152 | MHz  |

Figure 10: SAI\_BB waveform for data: I(16 bit)+ Q(16 bit) transmitted on a single data line, in DCOP (STA680D)-based HD-Radio™



Table 7: SAI\_BB timing values (normal mode: I(16 bit)+ Q(16 bit) on a single data line) for DCOP-based HD-Radio™

| Symbol            | Parameter   | Rate    |        |        | Unit |
|-------------------|-------------|---------|--------|--------|------|
| -                 | Data rate   | 744.192 | 912    | 650    | kSps |
| f <sub>ws</sub>   | Word strobe | 744.192 | 912    | 650    | kHz  |
| f <sub>bclk</sub> | Bit clock   | 23.814  | 29.184 | 20.800 | MHz  |

## 2.9.6 JESD204B base-band serial interface

TDA7708 features a standard JESD204B serial interface; this standard was originally created through the JEDEC committee to standardize and reduce the number of data inputs/outputs between high-speed data converters and other devices. Fewer interconnections simplify the PCB layout and allow smaller form factor realization without impacting the overall system performance.

The JESD204B interface offers several advantages over I2S CMOS and LVDS base-band interfaces in terms of speed, pin-count and EMI reduction; in fact, the JESD204B base-band interface is superior in terms of EMI mitigation to the single-ended CMOS I2S, since it uses differential low voltage signals, but it requires fewer pins than a standard LVDS interface.

Figure 11: Example SoC processor receiving the base-band signals from five RF channels based on JESD204B connectivity



The JESD204B physical layer is based on LVDS; a lane rate of 372.096 MHz for HDRadio™ systems is used as shown in *Table 8: "JESD204B transmitter main clocks"*.

The tuner transmission mode is based on the "Multiple Tuner Single Line" architecture, with 16 bits transmitted data (I/Q and status for each tuner stream) and configurable data scrambling and 8b10b coding.

577

TDA7708 has deterministic latency of Subclass 2 in order to reduce the number of signals required by the JESD204B link. SYNC signal is supported in single ended CMOS format as well.

Table 8: JESD204B transmitter main clocks

| Symbol | Parameter                         | Ratio  | DAB mode                                 | HD mode                                  | Unit |
|--------|-----------------------------------|--------|------------------------------------------|------------------------------------------|------|
| -      | (Local) Multi Frame Clock<br>LMFC | 1      | 2048/K                                   | 744.192/K                                | kHz  |
| -      | Frame clock                       | K      | 2048                                     | 744.192                                  | kHz  |
| -      | Character clock                   | K*F    | 32.768                                   | 37.2096                                  | MHz  |
| -      | Bit clock                         | K*F*10 | 327.680                                  | 372.096                                  | MHz  |
| -      | 204B transmitter device clock     | K*F*10 | 327.680                                  | 372.096                                  | MHz  |
| -      | 204B reference clock              | D      | 327.680 (high rate) or 36.864 (low rate) | 372.096 (high rate) or 36.864 (low rate) | MHz  |

#### Status data transmitted on the JESD204B base-band interface

The implementation of AM/FM processing onto a SoC requires the tuner to inform the SoC on the status of tuner AGCs. The format of the transferred information is shown in the *following tables*.

Table 9: Status information for JESD204b interface Status High (SH) in 32-bit mode

| 15 | 14                | 13:6                          | 5  | 4                   | 3  | 2:0         |
|----|-------------------|-------------------------------|----|---------------------|----|-------------|
| NU | $0 \rightarrow I$ | Overall Gain (1dB resolution) | NU | Noise Blanker Event | NU | State Event |

Table 10: Status information for JESD204b interface Status Low (SL) in 32-bit mode

| 15 | 14      | 13:9                      | 8:6                       | 5:0 |
|----|---------|---------------------------|---------------------------|-----|
| NU | $0\toQ$ | RF Gain (2 dB resolution) | IF Gain (2 dB resolution) | NU  |

Table 11: Status information for JESD204b interface for I&Q data in 16-bit mode

| 15:9                          | 8:4                                | 3                   | 2:0         |
|-------------------------------|------------------------------------|---------------------|-------------|
| Overall gain (1dB resolution) | RF gain + IF gain (2dB resolution) | Noise blanker event | State event |

## Analog mode

When configured to this mode, the JESD204B interface allows implementing a multi-tuner system aiming at receiving AM/FM/DRM signals.

A 16-bit mode is available for implementing an AM/FM system; the corresponding data formatting is shown in the *next figure*.

Function description TDA7708

Figure 12: JESD204b interface in analog mode (16-bit)



Figure 13: JESD204B interface data padding for FM/AM/DRM @ 1024 kHz in analog mode



Figure 13: "JESD204B interface data padding for FM/AM/DRM @ 1024 kHz in analog mode" shows a FM/AM/DRM output at 1024 kSps; in this case the output channels are replicated twice in order to fit the transmission rate.

Figure 14: JESD204B interface data padding for FM/AM/DRM @ 512 kHz in Analog mode



Figure 14: "JESD204B interface data padding for FM/AM/DRM @ 512 kHz in Analog mode" shows a FM/AM/DRM output at 512 kSps; in this case the output channels are replicated four times in order to fit the transmission rate.

A low rate mode is available as well: this configuration is available uniquely for implementing a FM/AM/DRM receiver and no padding is inserted to transmit the (low rate) signal. The data formatting is shown in the *next figure*.

Figure 15: JESD204B interface low-rate configuration for FM/AM/DRM



577

# Analog and HD-Radio™ mode

The structure of the data frame used for implementing an HD-Radio<sup>™</sup> is shown in the next figure with a 16-bit implementation; no data padding is used in this case.

Figure 16: JESD204b interface for HD-Radio™ mode (16-bit)



# 2.9.7 Coded LVDS bit-stream to DCOP (STA660DRM) DRM decoder

This custom interface is needed in order to pair the TDA7708 to the DCOP (STA660) for implementing a complete DRM receiver and decoder.

The complex phase-quadrature base-band signals, after being coded by a custom sigmadelta modulation, are sent to the STA660 base-band processor using a double data rate LVDS digital interface.

Figure 17: Architecture example for a DRM system based on DCOP (STA660DRM) processor

SDRAM

FLASH

FLASH

DCOP DRM decoder

By SPI

L2C/SPI

CODEC

with DSP

GADG 16081615559PS

Function description TDA7708

... SDM\_CLK\_N SDM\_CLK\_P LVDS signals

... SDM\_DATA0\_N SDM\_DATA0\_P LVDS signals

Figure 18: Coded LVDS base-band interface waveforms when TDA7708 is paired to DCOP STA660DRM

# 2.10 I<sup>2</sup>S - serial audio interface

The I<sup>2</sup>S audio interface (a.k.a SAI interface) provides stereo in/output audio-bus interfaces (e.g. to an external audio-processor, external digital-radio decoder) using the I<sup>2</sup>S protocol. This standard protocol requires a bit clock line, a word select line and data lines.

Two independent SAI interfaces are available in order to operate at different audio data rates. Each interface has dedicated clock lines: AIF1\_CLK, AUX\_CLK are the bit clock lines, while AIF1\_WS, AUX\_WS are the word select (frame) clock lines.

AIF1\_DIN is the receiver input line, while AIF1\_DO0 and AUX\_DATA are the transmitter output lines.

In master mode both the bit and frame clock are configured as outputs, in slave mode these pins are set as inputs.

The bit clock has one pulse for each discrete bit of data on the data lines; the bit clock operates at a frequency which is a multiple of the sample rate.

| Channels | World<br>length | Bits  | Master /Slave<br>mode | Input<br>Rate/kSps | Output Rate<br>/kSps  | Max. bit clock frequency |
|----------|-----------------|-------|-----------------------|--------------------|-----------------------|--------------------------|
| 1x2 In   | 16/24/32        | 16/24 | M/S                   | 32-48              | -                     | 3.072 MHz                |
| 1x2 Out  | 16/24/32        | 16/24 | s                     | -                  | 32-48                 | 3.072 MHz                |
| 1x2 Out  | 16/24/32        | 16/24 | M                     | -                  | 32, 44.1, 45.6,<br>48 | 3.072 MHz                |

Table 12: Audio I<sup>2</sup>S configuration overview

Figure 19: Audio I<sup>2</sup>S interface waveform and timing in reception mode





The polarity of the signals and the data bit-shift direction can be selected by configuration bits.

Table 13: Audio I<sup>2</sup>S interface timing in reception mode

| Symbol            | Parameter                   | Condition   | Min. | Тур. | Max. | Unit |
|-------------------|-----------------------------|-------------|------|------|------|------|
| tclk              | Minimum Clock Cycle (CLK)   | -           | 50   | 1    | 1    | ns   |
| tclkh             | Minimum bit clock high time | -           | 25   | •    | 1    | ns   |
| t <sub>CLKL</sub> | Minimum bit clock low time  | 1           | 25   | •    | -    | ns   |
| twss              | Word-select setup time      | slave mode  | 5    | -    | -    | ns   |
| t <sub>WSH</sub>  | Word-select hold time       | slave mode  | 3    | •    | 1    | ns   |
| twsp              | Word-select delay           | master mode | -    | -    | 4    | ns   |
| t <sub>DS</sub>   | Data setup time             | -           | 5    | •    | 1    | ns   |
| t <sub>DH</sub>   | Data_hold time              | -           | 5    | -    | -    | ns   |

Figure 20: Audio I<sup>2</sup>S interface waveform and timing in transmission mode





The polarity of the signals and the data bit-shift direction can be selected by configuration bits.

Table 14: Audio I<sup>2</sup>S interface timing in transmission mode

| Symbol           | Parameter                   | Condition   | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------|-------------|------|------|------|------|
| tclk             | Minimum Clock Cycle (CLK)   | -           | 50   | •    | 1    | ns   |
| tclkh            | Minimum bit clock high time | -           | 25   | •    | 1    | ns   |
| tclkl            | Minimum bit clock low time  | -           | 25   | -    | -    | ns   |
| twss             | Word-select setup time      | slave mode  | 5    | -    | -    | ns   |
| t <sub>WSH</sub> | Word-select hold time       | slave mode  | 5    | -    | -    | ns   |
| twsp             | Word-select delay           | master mode | 5    | -    |      | ns   |
| t <sub>DD</sub>  | Data delay                  | -           | -    | -    | 5    | ns   |

The SAI can be configured via software for operating either in master or in slave mode. The frame length is selectable as 16/32 bits per word, with either 16/24 valid bits. *Figure 21:* "Audio I2S interface 16-bit data" shows the default setting of SAI for the 16-bit mode. Different settings for clock polarity, word clock polarity, transmission mode (I<sup>2</sup>S mode) and data direction (either MSB or LSB first transmission) are possible, and can be configured by software.

Figure 22: "Audio I2S interface 32/24/20/16-bit data" shows the supported I2S protocols.

Figure 21: Audio I<sup>2</sup>S interface 16-bit data



Figure 22: Audio I<sup>2</sup>S interface 32/24/20/16-bit data



# 2.10.1 Connectivity to DCOP for HD-Radio™

TDA7708 can generate a 2.9184 MHz clock signal on pin-30 (GPIO13) that can be used by DCOP-HD as reference clock as shown in *Figure 23: "Signal connectivity to DCOP HD-Radio™ digital co-processor"* thus not requiring a dedicated crystal on the digital co-processor.

The electrical characteristic is specified in Table 29: "Digital I/O interface pins".

Figure 23: Signal connectivity to DCOP HD-Radio™ digital co-processor

# 2.11 Audio sample rate converter

The sample rate converter block consists of three independent sample rate converters (SRC) for stereo input or output. SRC is able to convert input frequencies between 32 kHz and 48 kHz to internal audio processing rate and vice versa.

The integrated LPF channel limits the bandwidth of the input signal to  $f_{sout}/2$  in case of down-sampling (i.e.  $f_{sin} > f_{sout}$ ) to get an alias-free output signal.

The sample rates needed for the conversion are automatically computed. Each SRC includes a sample clock jitter rejection function that can be enabled separately. The input-signal word-width is 20-bits for all the three sample rate converters; the output signal word-width can be either 20-bits or 16-bits for each SRC.

# 2.12 Digital-Down-Converter

The signal from the IF-ADC is filtered and down-sampled to a lower rate by mean of a digital down converter (DDC).

The DDC is a cascade of a phase-quadrature complex digital mixer, down-sampling filters and image rejection (IR) processing; the block diagram of the DDC is shown in *Figure 24:* "Digital-Down-Converter block diagram".

The high-precision complex digital mixer in the DDC performs mixing of the low-IF signal to Zero-IF (ZIF).

The image rejection processing provides additional suppression of image signals on top of the intrinsic image rejection provided by the RF mixer. The IR processing is designed in order to have very fast convergence for alternative-frequency tests.



Figure 24: Digital-Down-Converter block diagram

The overall CIC+CFIR frequency response for AM/FM/HD/DRM is reported in the *next figure*.



Figure 25: Cumulative CIC+CFIR Frequency response for AM/FM/HD-Radio™ (top: full band; bottom: close-up in-band view)



The FIR1 frequency response for AM/FM/HD/DRM is reported in the next figure.

Magnitude Response (dB)

-20

-20

-20

-20

-108 dB

-100

-120

0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 GADG1708160826PS

Figure 26: FIR1 frequency response for AM/FM/HD-Radio™

After the Image Rejection block and the DISS filter, there is a 78<sup>th</sup> order FIR with programmable coefficients (18-bit quantization), named FIR2, which can be used either as channel filter for HD-FM, FM or as anti-alias filter (in front of the sample rate conversion made by SRC BB).

Albeit FIR2 coefficients are programmable, a set of default parameters for each operative mode has been coded in IC ROM.

# 2.13 DARC interface

A single-line VICS interface is available on TDA7708.

The MPX signal is up-sampled at high frequency and modulated in FSK, thus carrying exactly the same information as an analog MPX signal.

The resulting bit-stream can feed the analog-MPX input of an external VICS decoder.



Figure 27: System architecture for VICS reception

## 2.14 Control interface

Configuration and control data are written to the TDA7708 via the control interface. The control interface supports two standard protocols: I<sup>2</sup>C and SPI slave.

#### 2.14.1 Control interface selection

The TDA7708 control interface can be configured to be either in I<sup>2</sup>C, SPI or JTAG mode. Applying either high or low levels at Pin 55, Pin 52 and Pin 50, as indicated in *Table 15:* "Control interface configuration pins", selects the device operation mode.

The configuration is latched (i.e. made effective) when the RSTN line is released, going from low to high (when RSTN is low, the IC is in reset mode).

The voltage level forced to the boot pins must be released to start the system operation a suitable time after the RSTN line has gone high.

In order to set a high level to the boot configuration pins it is necessary to use an external pull-up resistor smaller than 10 k $\Omega$ , to override the internal pull-down resistor (nominal 50 k $\Omega$ ).

| CONF2, Pin 55<br>(TEST_D) | CONF1,Pin 52<br>(SPI_MISO) | CONF0,Pin 50<br>(IRQ) | Boot mode         |
|---------------------------|----------------------------|-----------------------|-------------------|
| 1                         | -                          | -                     | JTAG              |
| 0                         | 0                          | 0                     | I2C address C2/C3 |
| 0                         | 0                          | 1                     | I2C address C8/C9 |
| 0                         | 1                          | 0                     | I2C address C0/C1 |
| 0                         | 1                          | 1                     | SPI               |

Table 15: Control interface configuration pins

The function of control interface pins (pin 51 to 54) varies depending on the selected protocol as shown in the *next table*.

| Pin # | I <sup>2</sup> C | SPI      |
|-------|------------------|----------|
| 51    | -                | SPI_CS   |
| 52    | -                | SPI_MISO |
| 53    | I2C_SDA          | SPI_MOSI |
| 54    | I2C_SCL          | SPI_CLK  |

Table 16: Mapping of SPI pins to I<sup>2</sup> C pins

# 2.14.2 SPI bus protocol description

The SPI requires four signals: clock (CLK), master output/slave input (MOSI - for communication from host controller to TDA7708), master input/slave output (MISO - for communication from the TDA7708 to the host micro-controller) and chip select (CS). CLK is generated by the master device (typically the host micro-controller) and it is used for synchronization. MOSI and MISO are the data lines. The protocol is implemented to support 32 bits of command/address and 32 or 24 bits of data. The master-device pulls down the TDA7708 CS line in order to address it and start the communication. The protocol does not have any transmission acknowledgment.

Among the four possible modes, the data are latched on the clock rising edge, with CPOL = 1 and CPHA = 1. According to the specification of this mode, the polarity of the CLK line is high when no communication is taking place.

A "write" communication example is shown in the next figure, for a generic number of bits.

Figure 28: SPI interface write cycle



The cycle is initiated by the high-to-low transition of the SPI\_CS line. The CLK pulses clock the instruction and the data into the MOSI line. Data is transmitted MSB first.

The read cycle is illustrated in *Figure 29: "SPI interface read cycle"*. It is similar to the write cycle, except that instead of the data word being clocked into MOSI during the second half of the cycle, the data word is clocked out of MISO.

Figure 29: SPI interface read cycle



Read and write "burst-mode" transfers are supported. For a block transfer, multiple data words are transmitted following the memory read or write instruction. The data words are read from or written sequentially starting at the address contained in the instruction. The sequential access terminates when the CS line goes high. *Figure 30: "SPI interface burst-read cycle"* shows a register block read cycle. In the illustration, three subsequent register locations are read starting at address N. The block write cycle is similar, except of course when data is clocked into MOSI.

Figure 30: SPI interface burst-read cycle



In all cases, the control interface is reset when CS goes high. If the final CLK is not received before CS goes high, then the cycle will end prematurely. For a read cycle, the transfer of data will terminate; for a write cycle, no data will be written.

## 2.14.3 I<sup>2</sup>C bus protocol description

The TDA7708 control interface can be configured to comply with standard I<sup>2</sup>C protocol.

The TDA7708's I<sup>2</sup>C address is selected at startup by setting Pin 55, Pin 52 and Pin 50 to either high or low, as shown in *Table 15: "Control interface configuration pins"*.

The I<sup>2</sup>C communication requires two signals: clock (SCL) and data (SDA - bidirectional). The protocol specifies an optional acknowledge signal after any 8-bit transmission.

Each data byte is 8-bits long and must be followed by an acknowledge bit. A start condition is defined as a high to low transition of the SDA signal with SCL high, and a stop condition is defined as a low to high transition of the SDA signal with SCL high. A pulse of the SCL clock signal indicates the transfer of data or an acknowledge bit on the SDA pin. The transmitting device drives SDA data during clock periods 1-8.

The SDA signal is always driven as an open collector output and an external pull-up resistor is required for proper operation.

The receiving device acknowledges by driving SDA low during the 9<sup>th</sup> clock pulse. Master devices always generate the SCL clock and initiate transactions.

SDA MSB LSB RW ACK MSB LSB ACK STOP CONDITION

START CONDITION

GADG1708160914PS

Figure 31: Example of data transfer on the I<sup>2</sup>C bus

## I<sup>2</sup>C write operation

The write sequence consists of the following phases:

- 1. START: SDA line transitioning from high to low with SCL fixed to high. This indicates that a new transmission is starting;
- 2. DATA LATCHING: on the rising SCL edge. The SDA line can vary only when SCL is low (otherwise its transitions are interpreted as either a START or a STOP transition);
- 3. ACKNOWLEDGE: on the 9th SCL pulse the microprocessor keeps the SDA line high, and the IC pulls it down in case the communication has been successful. Lack of the acknowledge pulse generation from the TDA7708 indicates a communication failure; the chip-address byte must be sent at the beginning of the transmission according to the mode chosen at start-up during boot for "write"; as many data bytes as needed can follow the address before the communication is terminated;
- 4. STOP: SDA line transitioning from low to high with SCL high. This indicates the end of the transmission.

A "write" communication example is shown in *Figure 32: "Example I2C write operation"*, for an unspecified number of data bytes.

Function description TDA7708

# Figure 32: Example I<sup>2</sup>C write operation



## I<sup>2</sup>C read operation

The "read" sequence is similar to the "write" and it has the same constraints for start, stop, data-latching; "read" and "write" operations differ by:

- The chip-address must always be sent by the host to the TDA7708; the address must be C3 (if C2 had been selected at boot), C9 (if C8 had been selected at boot) or C1 (if C0 had been selected at boot);
- The header is transmitted after the chip address (the same happens for "write") before data are transferred from the TDA7708 to the microprocessor;
- When data are transmitted from the TDA7708 to the μP, the latter keeps the SDA line high;
- Acknowledge pulse is generated by the host microprocessor for those data bytes that
  are sent by the TDA7708 to the micro. Microcontroller's failing to generate an ACK
  pulse on the 9<sup>th</sup> clock pulse has the same effect on the TDA7708 as a STOP.

Dashed lines represent transmissions from the to the microprocessor. A "read" communication example is shown in *Figure 33: "Example of I2C read operation"*, for an unspecified number of data bytes.

The maximum clock speed is 400 kbit/s.

Figure 33: Example of I<sup>2</sup>C read operation



# 2.15 Start-up sequence

This section describes the sequence required to start TDA7708.

# 2.15.1 Power-up sequence

TDA7708 requires eight pins to be supplied by an external 3.3 V source as shown in *Table* 17: "Power-supply pin description". Dedicated supply pins for the most sensitive blocks allow using external filtering and an even distribution of by-passing capacitors; these techniques allow improving the rejection to the power supply noise.

In order to decrease the thermal power to be dissipated by the IC, Pin45 and pin46 need to be supplied by dumping the 3.3 V supply with a series resistance, as shown in the application diagram.

| T . I I . 4 = |   | <b>D</b> |       |     | •   |        |       |
|---------------|---|----------|-------|-----|-----|--------|-------|
| I anie 17     | • | Power-su | ınnıv | , n | ın  | descri | ntion |
| 1 4510 17     | - |          | PPU   | , ~ | ••• | 4000.  | Puvi  |

| Table 17.1 over Supply pill description |                    |           |                                         |  |
|-----------------------------------------|--------------------|-----------|-----------------------------------------|--|
| Pin#                                    | Pin name           | Direction | Description                             |  |
| External                                | power supply       |           |                                         |  |
| 16                                      | VCC_RF             | Input     | RF supply                               |  |
| 20                                      | VCC_PLL            | Input     | PLL supply                              |  |
| 24                                      | VCC_GLOBAL         | Input     | Analog supply                           |  |
| 35                                      | VDD_IO             | Input     | Digital I/O supply                      |  |
| 45                                      | VDD_R              | Input     | Digital back-end 1.2 V regulator supply |  |
| 46                                      | VDD_R              | Input     | Digital back-end 1.2 V regulator supply |  |
| 57                                      | VCC_ADC            | Input     | IF-ADC supply                           |  |
| Internall                               | y regulated supply |           |                                         |  |
| 4                                       | REF1_FM            | Output    | Internally regulated 2.5 V output       |  |
| 44                                      | VREG_1V2           | Output    | Internally regulated 1.2 V output       |  |
| 12                                      | VCC_FM             | Input     | 2.5 V FM supply                         |  |

It is strictly forbidden to connect any external load to the internally regulated supplies on pin 4 and pin 44.

# 2.15.2 Start-up sequence

The recommended start-up sequence is shown in *Figure 34: "Start-up sequence"* with values listed in *Table 18: "Start-up sequence timing"*.

The supply to the digital core (pin 46 and 45) needs to be derived from the main 3V3 supply.

Table 18: Start-up sequence timing

|                    |                          | •         |      |      |      |      |
|--------------------|--------------------------|-----------|------|------|------|------|
| Symbol             | Parameter                | Condition | Min. | Тур. | Max. | Unit |
| <b>t</b> 3V3,R     | 3.3 V supply rise-time   | -         | 1    | 1    | 1    | ms   |
| t <sub>S,R</sub>   | Power-up time            | -         | 100  | -    | (    | μs   |
| treset,r           | Reset rise-time          | -         | 1    | 1    | 1    | μs   |
| t <sub>RESET</sub> | Stable active reset time | -         | 10   | -    | -    | μs   |
| tLATCH             | Configuration latch time | -         | 10   | -    | -    | μs   |
| tвоот              | Boot time                | -         | 1    | -    | -    | ms   |

Figure 34: Start-up sequence



# 2.16 Reset

The reset line drives the global reset of all the digital gates.

Reset timings are shown in Figure 35: "Reset timing" and in Table 19: "Reset timing".

Figure 35: Reset timing



Table 19: Reset timing

| Symbol               | Parameter         | Condition | Min. | Тур. | Max. | Unit |
|----------------------|-------------------|-----------|------|------|------|------|
| treset,f             | Reset fall-time   | -         |      | -    | 1    | μs   |
| t <sub>RESET,R</sub> | Reset rise-time   | -         | -    | -    | 1    | μs   |
| treset               | Active reset time | -         | 10   | -    | -    | μs   |

# 3 Electrical specification

# 3.1 Absolute maximum ratings

Table 20: Absolute maximum ratings

| Symbol           | Parameter                                       | Test condition                    | Min                    | Тур        | Max | Units |
|------------------|-------------------------------------------------|-----------------------------------|------------------------|------------|-----|-------|
| Vcc              | Abs. supply voltage                             | -                                 | -0.5                   | -0.5 - 3.6 |     | V     |
| T <sub>stg</sub> | Storage temperature                             | -                                 | -55                    | ı          | 150 | °C    |
|                  | ESD absolute minimum withstand                  | Human Body model                  | > ±2000 (              |            | (1) |       |
| V <sub>ESD</sub> |                                                 | Charged device model              | > ±500  <sup>(2)</sup> |            |     | V     |
| VESD             | voltage                                         | Charged device model, corner pins |                        | > ±750     | =   |       |
| -                | Max. input at any pin (latch-up characteristic) | I <sub>INMAX</sub>                |                        | ±100       |     | mA    |

#### Notes:

# 3.2 Thermal data

Table 21: Thermal data

| Symbol                | Parameter                              | Test condition                        | Value | Units |
|-----------------------|----------------------------------------|---------------------------------------|-------|-------|
| R <sub>th j-amb</sub> | Thermal resistance junction-to-ambient | Multilayer 2s2p as per JEDEC JESD51-7 | 27    | °C/W  |

# 3.3 General key parameters

Table 22: General key parameters

| i auto == contra noj parametere |                                         |                                             |      |     |      |       |  |
|---------------------------------|-----------------------------------------|---------------------------------------------|------|-----|------|-------|--|
| Symbol                          | Parameter                               | Test condition                              | Min  | Тур | Max  | Units |  |
| Vcc                             | 3.3 V supply voltage                    | _                                           | 3.15 | 3.3 | 3.45 | V     |  |
| lcc                             | Supply current                          | FM @108 MHz, active interfaces (10 pF load) | 1    | 1   | 350  | mA    |  |
| T <sub>amb</sub>                | Ambient Temperature Range               | -                                           | -40  | 1   | 85   | °C    |  |
| T <sub>j_oper</sub>             | Operative Junction Temp                 | -                                           | -    | -   | 125  | °C    |  |
| $V_{\text{DDR}}$                | Digital core unregulated supply voltage | -                                           | 1.5  | 1   | -    | >     |  |
| $I_{DDR}$                       | Digital core supply current             | -                                           | -    | -   | 119  | mA    |  |
| P <sub>diss</sub>               | Dissipated power (1)                    | R <sub>ext</sub> = 12 Ohm                   | -    | -   | 1    | W     |  |

#### Notes:

<sup>(1)|±1000|</sup> on pin 14

<sup>(2)|±400|</sup> on pin 14

 $<sup>^{(1)}</sup> Total$  power dissipated inside the IC is Vcc \* Icc - Rext \* IDDR^2.

# 3.4 Electrical characteristics

 $V_{CC}$  = 3.15 V to 3.45 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

## 3.4.1 FM - section

Table 23: FM - section

| Symbol                       | Parameter                                  | Test condition                                                                | Min  | Тур | Max  | Units |
|------------------------------|--------------------------------------------|-------------------------------------------------------------------------------|------|-----|------|-------|
| FM input                     |                                            |                                                                               |      |     |      |       |
| RF Gain                      | Voltage gain                               | Including pre-selector Measured at single ended test output @ maximum IF gain | 40.5 | 42  | 43.5 | dB    |
|                              |                                            | Resistance @ 100 MHz                                                          | -    | 1   | -    | kΩ    |
| Z <sub>in</sub>              | LNA input impedance                        | Capacitance at max LNA gain<br>@ 100 MHz                                      |      | 33  | -    | pF    |
| NF                           | Overall Noise Figure                       | Including pre-selector Measured at single ended test output                   | -    | 6   | 8    | dB    |
| IIP3                         | 3 <sup>rd</sup> order intercept point      | Max gain (@ ∆f = 1MHz)                                                        | 115  | 120 | -    | dΒμV  |
| LO harm                      | LO harmonic suppression                    | N = 2 - 5 including pre-<br>selection                                         | -    | 70  | -    | dB    |
| FM AGC                       |                                            |                                                                               |      |     |      |       |
| FM<br>AGC <sub>th,LOW</sub>  | RF AGC threshold Low (programmable by FW)  | Far off interferer                                                            | 75   | -   | -    | dΒμV  |
| FM<br>AGCth,HIGH             | RF AGC threshold High (programmable by FW) | Far off interferer                                                            | -    | -   | 82   | dΒμV  |
| FM<br>AGC <sub>deltath</sub> | RF AGC threshold spread                    |                                                                               | -2.5 | -   | 2.5  | dB    |
| G <sub>steps,RF</sub>        | RF AGC gain steps                          |                                                                               | 1    | 2   | 3    | dB    |
| AGC <sub>R,RF</sub>          | RF AGC range                               |                                                                               | 34   | 36  | -    | dB    |
| G <sub>steps,IF</sub>        | IF AGC gain steps                          |                                                                               | 1.5  | 2   | 2.5  | dB    |
| AGC <sub>R,IF</sub>          | IF AGC range                               |                                                                               | 5    | 6   | 7    | dB    |

## 3.4.2 **AM** - section

 $F_{rf}$  = 999 kHz (1000 kHz for US), unless otherwise specified

Figure 36: AM capacitive antenna dummy



Table 24: AM - section

| Symbol                       | Parameter                                  | Test condition                                          | Min | Тур  | Max | Units    |
|------------------------------|--------------------------------------------|---------------------------------------------------------|-----|------|-----|----------|
| AM input                     |                                            |                                                         |     |      |     |          |
| RF Gain                      | Voltage gain                               | AM dummy in to single ended test output                 | 14  | 15   | 16  | dB       |
| 7                            | LNA input impedance                        | Resistance @ 1 MHz                                      | 1   | 11.3 | -   | kΩ       |
| Z <sub>in</sub>              |                                            | Capacitance @ 1 MHz                                     | -   | 120  | ı   | pF       |
| Noise                        | LNA Input noise                            | At LNA input                                            | -   | 0.7  | 0.9 | nV/√(Hz) |
| IIP3                         | 3 <sup>rd</sup> order intercept point      | Maximum gain, capacitive dummy antenna (@ Δf = 100 kHz) | 130 | 133  | -   | dΒμV     |
| IIP2                         | 2 <sup>nd</sup> order intercept point      | Maximum gain, capacitive dummy antenna                  | 155 | 165  | -   | dΒμV     |
| LO harm                      | LO harmonic suppression                    | N = 2 - 21                                              | -   | 70   | -   | dB       |
| AM AGC                       |                                            |                                                         |     |      |     |          |
| AM<br>AGC <sub>th,LOW</sub>  | RF AGC threshold Low (programmable by FW)  |                                                         | 88  | -    | -   | dΒμV     |
| AM<br>AGC <sub>th,HIGH</sub> | RF AGC threshold High (programmable by FW) |                                                         | -   | -    | 96  | dΒμV     |
| AM<br>AGC <sub>deltath</sub> | RF AGC threshold spread                    |                                                         | -3  | -    | 3   | dB       |
| G <sub>steps,RF</sub>        | AGC gain steps                             | -                                                       | 5   | 6    | 7   | dB       |
| AGC <sub>R,RF</sub>          | AGC range                                  | -                                                       | 46  | 48   | -   | dB       |

## 3.4.3 VCO

Table 25: VCO

| Symbol               | Parameter             | Test condition | Min  | Тур | Max  | Units |
|----------------------|-----------------------|----------------|------|-----|------|-------|
| F <sub>VCO_MIN</sub> | Minimum VCO frequency | -              | -    | -   | 4800 | MHz   |
| Fvco_max             | Maximum VCO frequency | -              | 6080 | -   | -    | MHz   |

## 3.4.4 Phase locked loop

Table 26: Phase locked loop

| Symbol            | Parameter          | Test condition            | Min | Тур  | Max | Units  |
|-------------------|--------------------|---------------------------|-----|------|-----|--------|
|                   |                    | values referred @ 100 MHz |     |      |     |        |
|                   |                    | @ 1 kHz                   |     | -113 |     |        |
| PN <sub>PLL</sub> | Phase Noise of PLL | @ 10 kHz                  |     | -115 |     | dBc/Hz |
|                   |                    | @ 100 kHz                 |     | -125 |     |        |
|                   |                    | @ 1 MHz                   |     | -145 |     |        |
| f <sub>step</sub> | Tuning step FM     | Programmable by FW        | 1   | 1    |     | kHz    |

## 3.4.5 IF ADC

Table 27: IF ADC

| Symbol             | Parameter                         | Test condition           | Min | Тур | Max | Units            |
|--------------------|-----------------------------------|--------------------------|-----|-----|-----|------------------|
| DR <sub>FM</sub>   | Dynamic range in FM               | BW = ±100 kHz            | 94  | 97  | -   | dB               |
| DR <sub>AM</sub>   | Dynamic range in AM               | BW = ±3 kHz              | 110 | 113 | -   | dB               |
| SFDR <sub>AM</sub> | Spurious free Dynamic range in AM | $BW = \pm 3 \text{ kHz}$ | 105 | -   | -   | dB               |
| FSIFADC            | Full scale input voltage          | Differential             | -   | 1.4 | •   | V <sub>rms</sub> |

## 3.4.6 Audio DAC

Table 28: Audio DAC

| Symbol           | Parameter           | Test condition                       | Min  | Тур  | Max  | Units |
|------------------|---------------------|--------------------------------------|------|------|------|-------|
| V <sub>out</sub> | Max. output voltage | Full scale                           | 0.85 | 0.95 | -    | Vrms  |
| BW               | Bandwidth           | 3dB attenuation (programmable by FW) | -    | 19.5 | ,    | kHz   |
| Rout             | Output resistance   |                                      | 150  | 180  | 210  | Ω     |
| Onoise           | Output noise        | -                                    | -    | 10   | 30   | μVrms |
| D                | Distortion          | -6 dBFS                              | -    | 0.03 | 0.05 | %     |

# 3.4.7 Digital I/O interface pins

Table 29: Digital I/O interface pins

| Symbol             | Parameter                 | Test condition           | Min    | Тур | Max                    | Units |
|--------------------|---------------------------|--------------------------|--------|-----|------------------------|-------|
| -                  | High level output voltage | I <sub>out</sub> = 1 mA  | 2.9    | 3.2 | -                      | V     |
| -                  | Low level output voltage  | I <sub>out</sub> = -1 mA | -      | 0.1 | 0.3                    | V     |
| -                  | Input voltage range       | -                        | 0      | -   | V <sub>CC</sub> + 0.15 | V     |
| -                  | High level input voltage  | -                        | 2.0    | -   | -                      | V     |
| -                  | Low level input voltage   | -                        | -      | -   | 0.8                    | V     |
| Т                  | Cycle period              | -                        | 15.258 | -   | •                      | ns    |
| t <sub>R</sub>     | Rise time                 | 15 pF load (high-speed)  | -      | -   | 4.5                    | ns    |
| t <sub>f</sub>     | Fall time                 | 15 pF load (high-speed)  | -      | -   | 4.5                    | ns    |
| T <sub>delay</sub> | Delay time (half cycle)   | 15 pF load               | 0      | -   | 3                      | ns    |



Figure 37: CMOS base-band timing diagram in half-cycle mode

Table 30: LVDS-I<sup>2</sup>S base-band transmitter characteristics

| Symbol                | Parameter                   | Test condition                                                | Min    | Тур | Max  | Units |
|-----------------------|-----------------------------|---------------------------------------------------------------|--------|-----|------|-------|
| Vон                   | High level output voltage   | R <sub>load</sub> = 100 Ω                                     | -      | -   | 1475 | mV    |
| Vol                   | Low level output voltage    | $R_{load} = 100 \Omega$                                       | 925    | -   | ı    | mV    |
| Vod                   | Output differential voltage | R <sub>load</sub> = 100 Ω                                     | 250    | -   | 400  | mV    |
| Vos                   | Output offset voltage       | R <sub>load</sub> = 100 Ω                                     | 1250   | -   | 1275 | mV    |
| R <sub>O,diff</sub>   | Output impedance            | Differential                                                  | 75     | 100 | 125  | Ω     |
| Т                     | Cycle period                |                                                               | 15.258 | -   | 1    | ns    |
| t <sub>R</sub>        | Rise time                   | 20% - 80%; supporting up to three LVDS RX load (1)            | -      | -   | 2    | ns    |
| t <sub>f</sub>        | Fall time                   | 20% - 80%; supporting up to three LVDS RX load <sup>(1)</sup> | -      | -   | 2    | ns    |
| T <sub>delay,HC</sub> | Delay time (half cycle)     | 15 pF load                                                    | 1      | -   | 3.7  | ns    |
| T <sub>delay,FC</sub> | Delay time (full cycle)     | 15 pF load                                                    | 1      | -   | 10   | ns    |
| T <sub>setup</sub>    | Full cycle                  | No load, for slave tuner interface                            | 3.8    | -   | -    | ns    |
| T <sub>hold</sub>     | Full cycle                  | No load, for slave tuner interface                            | 0.2    | -   | -    | ns    |

#### Notes:

 $^{(1)}$ In case of multiple LVDS RX the termination resistor of each LVDS RX is 100  $\Omega$  but it depends on the number of parallel LVDS RX

Figure 38: LVDS-transmitter pin characteristics



Figure 39: LVDS-I<sup>2</sup>S base-band pin timing diagram for half-cycle mode



GADG1708161201PS

Bit clock · Word -strobe data T<sub>delay</sub> Thold

Figure 40: LVDS-I<sup>2</sup>S base-band pin timing diagram for full-cycle mode

Table 31: LVDS-<sup>12S</sup> base-band receiver characteristics

| Symbol               | Parameter                             | Test condition | Min  | Тур | Max | Units |
|----------------------|---------------------------------------|----------------|------|-----|-----|-------|
| V <sub>CM</sub>      | Common mode input voltage             | -              | 0.4  | -   | 2.4 | V     |
| Vidth                | Input differential voltage            | -              | -100 | -   | 100 | mV    |
| R <sub>IN,diff</sub> | Receiver differential input impedance | -              | 75   | -   | 125 | Ω     |
| Cin                  | Input capacitance                     | -              | -    | -   | 5   | pF    |

Table 32: JESD204B base-band transmitter characteristics

| Symbol          | Parameter                   | Test condition            | Min  | Тур | Max  | Units |
|-----------------|-----------------------------|---------------------------|------|-----|------|-------|
| V <sub>OH</sub> | High level output voltage   | R <sub>load</sub> = 100 Ω | -    | -   | 1475 | mV    |
| Vol             | Low level output voltage    | $R_{load} = 100 \Omega$   | 925  | -   | •    | mV    |
| Vod             | Output differential voltage | $R_{load} = 100 \Omega$   | 250  | -   | 400  | mV    |
| Vos             | Output offset voltage       | $R_{load} = 100 \Omega$   | 1250 | -   | 1275 | mV    |
| Ro,diff         | Output impedance            | Differential              | 75   | 100 | 125  | Ω     |
| -               | Maximum operating frequency | -                         | -    | -   | 400  | MHz   |
| DC              | Duty cycle                  | -                         | 40   | -   | -    | %     |
| t <sub>R</sub>  | Rise time                   | 20% - 80%                 | -    | -   | 1.5  | ns    |
| t <sub>f</sub>  | Fall time                   | 20% - 80%                 | -    | -   | 1.5  | ns    |

#### 3.4.8 I<sup>2</sup>C interface

The following parameters apply to the serial bus communication when I2C protocol has been selected at start-up. The parameters of the following table are defined as in Figure 41: "I2C bus timing diagram"

Table 33: I<sup>2</sup>C interface

| Table 66. F & Interface |                                                          |                   |     |         |      |       |  |
|-------------------------|----------------------------------------------------------|-------------------|-----|---------|------|-------|--|
| Symbol                  | Parameter                                                | Test<br>condition | Min | Тур     | Max  | Units |  |
| fscL                    | SCL Clock frequency                                      | -                 | ı   | 100     | 500  | kHz   |  |
| t <sub>AA</sub>         | SCL low to SDA data valid                                | -                 | -   | 300     | ,    | ns    |  |
| t <sub>buf</sub>        | Time the bus must be kept free before a new transmission | -                 | -   | 4.7     | -    | μs    |  |
| thd-sta                 | START condition hold time                                | -                 | 4.0 | -       | -    | μs    |  |
| tLOW                    | Clock low period                                         | -                 | 4.7 | <u></u> | -    | μs    |  |
| t <sub>HIGH</sub>       | Clock high period                                        | -                 | 4.0 | -       |      | μs    |  |
| tsu-sda                 | START condition setup time                               | -                 | 4.7 | -       | -    | μs    |  |
| thd-dat                 | Data input hold time                                     | -                 | 0   | -       | -    | μs    |  |
| tsu-dat                 | Data input setup time                                    | -                 | 250 | -       | -    | ns    |  |
| t <sub>R</sub>          | SDA & SCL rise time                                      | -                 |     | -       | 1000 | ns    |  |
| t <sub>F</sub>          | SDA & SCL full time                                      | -                 | -   | -       | 300  | ns    |  |
| t <sub>SU-STOP</sub>    | Stop condition setup time                                | ,                 | 4.0 | -       | -    | μs    |  |
| tон                     | Data out time                                            | -                 | -   | 300     | -    | ns    |  |

**t**HIGH **tLOW** SCL tSU-STA **tSUBTOP** tSD-DAT tHD-STA SDA IN I t<sub>DH</sub>

Figure 41: I2C bus timing diagram

#### 3.4.9 SPI interface

The following parameters apply to the serial bus communication when SPI protocol has been selected at start-up. The parameters of the following table are defined as in *Figure 42: "SPI interface timing"* 

**Symbol Parameter Test condition** Min Тур Max **Units** Maximum Clock Frequency MHz 4 fsck CSN lead time Trailing CSN to leading SCK 25 ns Trailing SCK to leading CSN  $t_{t}$ CSN trail time 25 ns Leading CSN to trailing CSN  $t_{i}$ CSN idle time 250 ns MOSI to SCK setup time 25 ns tsu3 MOSI to SCK hold time 25 tнз ns SCK to MISO hold time 25 t<sub>D3</sub> ns

Table 34: SPI interface timing





## 3.5 Overall system performance

#### 3.5.1 FM system performance

Antenna level equivalence: 0 dB $\mu$ V = 1  $\mu$ Vrms (nominal antenna terminal voltage with 50  $\Omega$  dummy load).

Figure 43: FM input setup



Input level referred to 50  $\Omega$  antenna dummy output. F<sub>rf</sub> = 98.1 MHz, V<sub>rf</sub> = 60 dB $\mu$ V, mono modulation, f<sub>dev</sub> = 40 kHz, f<sub>audio</sub> = 1 kHz audio. De-emphasis = 50  $\mu$ s, unless otherwise specified.

Table 35: FM system performance

| Parameter                                                   | Test condition                                                                                                                                       | Min  | Тур  | Max   | Units |
|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
| Tuning range FM Eu                                          | can be modified by the user                                                                                                                          | 87.5 | -    | 108   | MHz   |
| Tuning step FM Eu                                           | can be modified by the user                                                                                                                          | -    | 100  | -     | kHz   |
| Tuning range FM US                                          | can be modified by the user                                                                                                                          | 87.5 | -    | 107.9 | MHz   |
| Tuning step FM US                                           | can be modified by the user                                                                                                                          | -    | 200  | -     | kHz   |
| Tuning range FM Jp                                          | can be modified by the user                                                                                                                          | 76   | -    | 90    | MHz   |
| Tuning step FM Jp                                           | can be modified by the user                                                                                                                          | -    | 100  | -     | kHz   |
| Tuning range FM Eeu                                         | can be modified by the user                                                                                                                          | 65   | -    | 74    | MHz   |
| Tuning step FM Eeu                                          | can be modified by the user                                                                                                                          | -    | 100  | -     | kHz   |
| Sensitivity                                                 | S/N = 26 dB                                                                                                                                          | -    | -12  | -8    | dΒμV  |
| S/N                                                         | $V_{rf} = 10 \text{ dB}\mu\text{V}$                                                                                                                  | 63   | 66   | -     | dB    |
|                                                             | $V_{rf} = 60 \text{ dB}\mu\text{V}, \text{mono}$                                                                                                     | 84   | 87   | -     | dB    |
| Ultimate S/N                                                | V <sub>rf</sub> = 60 dBµV, Dev = 75 kHz, mono                                                                                                        | 90   | 93   | -     | dB    |
| Offinate 3/19                                               | V <sub>rf</sub> = 60 dBµV, Dev = 68.25 kHz,<br>Pilot = 6.75kHz, Stereo                                                                               | 74   | 79   | -     | dB    |
| Distortion                                                  | Deviation = 75 kHz                                                                                                                                   | -    | 0.01 | 0.05  | %     |
| Max deviation                                               | THD = 3%, V <sub>rf</sub> = 60 dBµV                                                                                                                  | 150  | 165  | -     | kHz   |
| Adjacent channel Selectivity<br> ∆F  = 100 kHz (D/U ratio)  | SINAD = 26 dB<br>Desired: $V_{\rm ff}$ = 40 dB $\mu$ V,<br>Dev = 22.5 kHz, $f_{\rm mod}$ = 400 Hz<br>Undesired: Dev = 22.5 kHz, $f_{\rm mod}$ =1 kHz | 58   | 65   | -     | dB    |
| Alternate Channel Selectivity<br> ΔF  = 200 kHz (D/U ratio) | SINAD = 26 dB<br>Desired: $V_{rf}$ = 40 dB $\mu$ V,<br>dev = 40 kHz, $f_{mod}$ = 400 Hz<br>Undesired: Dev = 40 kHz,<br>$f_{mod}$ = 1 kHz             | 60   | 70   | -     | dB    |
| Two Signal Selectivity<br> ∆F  =1 MHz (D/U ratio)           | SINAD = 26 dB<br>Desired: $V_{rf}$ = 20 dB $\mu$ V;<br>dev = 40 kHz, $f_{mod}$ = 400 Hz<br>Undesired:: $f_{mod}$ = 1 kHz,<br>Dev = 40 kHz            | 78   | 85   | -     | dB    |
| Two Signal Selectivity<br> ∆F  =10MHz (D/U ratio)           | SINAD = 26 dB<br>Desired: $V_{rf}$ = 20 dB $\mu$ V,<br>dev = 40 kHz, $f_{mod}$ = 400 Hz<br>Undesired: $f_{mod}$ = 1 kHz,<br>Dev = 40 kHz             | 81   | 88   | -     | dB    |

| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Test condition                                                                                                                                                                                      | Min | Тур | Max | Units |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| There is no long for the same of the same o | SINAD = 26 dB<br>Desired: $V_{rf}$ = 20 dB $\mu$ V,<br>dev = 40 kHz, $f_{mod}$ = 400 Hz,<br>Undesired1: $\pm$ 400 kHz,<br>dev = 40 kHz, $f_{mod}$ = 1 kHz<br>Undesired2: $\pm$ 800 kHz, unmodulated | 89  | 94  | -   | dΒμV  |
| Three signal performance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SINAD = 26 dB<br>Desired: $V_{rf}$ = 20 dB $\mu$ V,<br>dev = 40 kHz, $f_{mod}$ = 400 Hz,<br>Undesired1: $\pm$ 4MHz,<br>dev = 40 kHz, $f_{mod}$ = 1 kHz<br>Undesired2: $\pm$ 8MHz, un-modulated      | 91  | 96  | ·   | dΒμV  |

## 3.5.2 AM MW system performance

Antenna level equivalence: 0 dB $\mu$ V = 1  $\mu$ V<sub>rms</sub>

50 Ω 30 Ω 15 pF PCB UNDER TEST

Figure 44: AM MW input setup

Level referred to SG output before antenna dummy; dummy antenna load as shown above  $F_{rf}$  = 999 kHz (1000 kHz for US),  $V_{rf}$  = 74 dB $\mu$ V, mod = 30%,  $f_{audio}$  = 400 Hz, unless otherwise specified.

Table 36: AM MW system performance

| Parameter                    | Test condition                      | Min | Тур | Max  | Units |
|------------------------------|-------------------------------------|-----|-----|------|-------|
| Tuning range MW EU/JP        | can be modified by the user         | 531 | -   | 1629 | kHz   |
| Tuning step MW EU/JP         | can be modified by the user         | -   | 9   | ı    | kHz   |
| Tuning range MW US           | can be modified by the user         | 530 | -   | 1710 | kHz   |
| Tuning step MW US            | can be modified by the user         |     | 10  | •    | kHz   |
| Concitivity                  | S/N = 20 dB                         | -   | 19  | 22   | dΒμV  |
| Sensitivity                  | S/N = 20  dB (DNR = OFF)            | -   | 25  | 28   | dΒμV  |
| Ultimate S/N                 | $V_{rf} = 80 \text{ dB}\mu\text{V}$ | 76  | 81  | •    | dB    |
| Distortion                   | Mod = 80%                           | -   | 0.1 | 0.3  | %     |
|                              | SINAD = 26 dB,                      |     |     |      |       |
| Adjacent channel Selectivity | Desired = 40 dBμV,                  | 56  | 66  |      | dB    |
| ∆F  = 9 kHz                  | m = 30%, 400 Hz                     | 96  | 00  | -    |       |
|                              | Undesired: m = 30%, 1 kHz           |     |     |      |       |

| Parameter                                    | Test condition                                                                                                                                                                                                                          | Min | Тур | Max | Units |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Alternate Channel Selectivity<br> ΔF  =18kHz | SINAD = 26 dB, Desired = 40 dBµV, m = 30%, 400 Hz Undesired: m = 30%, 1 kHz                                                                                                                                                             | 56  | 66  | -   | dB    |
| Strong signal interferer                     | $\begin{split}  \Delta F  &= 40 \text{ kHz} \\ \text{Desired: } V_{\text{rf}} &= 40 \text{ dB}\mu\text{V} \\ \text{Undesired: } V_{\text{rf}} &= 110 \text{ dB}\mu\text{V}, \\ m &= 30\%, _{\text{fmod}} &= 1 \text{ kHz} \end{split}$  | 18  | 22  |     | dB    |
| SNR                                          | $\begin{split}  \Delta F  &= 400 \text{ kHz} \\ \text{Desired: } V_{\text{rf}} &= 40 \text{ dB}\mu\text{V} \\ \text{Undesired: } V_{\text{rf}} &= 110 \text{ dB}\mu\text{V}, \\ m &= 30\%, f_{\text{mod}} = 1 \text{ kHz} \end{split}$  | 17  | 21  |     | dB    |
| Strong signal interferer suppression         | $ \Delta F $ = 40 kHz<br>Desired: $V_{rf}$ = 40 dB $\mu$ V<br>Undesired: $V_{rf}$ = 110 dB $\mu$ V,<br>$m$ = 30%, $f_{mod}$ = 1 kHz                                                                                                     | 1   | 0.1 | 5.0 | dB    |
|                                              | $\begin{split}  \Delta F  &= 400 \text{kHz} \\ \text{Desired: } V_{\text{rf}} &= 40 \text{ dB}\mu\text{V} \\ \text{Undesired: } V_{\text{rf}} &= 110 \text{ dB}\mu\text{V}, \\ m &= 30\%,  f_{\text{mod}} &= 1 \text{ kHz} \end{split}$ | 1   | 0.1 | 5.0 | dB    |
| Strong signal interferor                     | $ \Delta F $ = 40 kHz<br>Desired: $V_{rf}$ = 80 dB $\mu$ V<br>Undesired: $V_{rf}$ = 110 dB $\mu$ V, m=30%, f <sub>mod</sub> = 1 kHz<br>(noise increase by cross-mod)                                                                    | -   | 2   | 5   | dB    |
| Strong signal interferer cross-modulation    | $ \Delta F $ = 400 kHz<br>Desired: V <sub>rf</sub> = 80 dB $\mu$ V<br>Undesired: V <sub>rf</sub> = 110 dB $\mu$ V,<br>m = 30%, f <sub>mod</sub> = 1 kHz<br>(noise increase by cross-mod)                                                | -   | 2   | 5   | dB    |
| Maximum signal handling                      | 50 Ohm direct, THD < 3%                                                                                                                                                                                                                 | 125 | -   | -   | dΒμV  |
| Image rejection                              |                                                                                                                                                                                                                                         | 100 | -   | -   | dB    |

## 3.5.3 AM LW system performance

Antenna level equivalence:  $0 dB\mu V = 1\mu V_{rms}$ 

Figure 45: AM LW input setup



Level referred to SG EMF output before antenna dummy; dummy antenna load as shown above  $f_{rf} = 216 \text{ kHz}$ ,  $V_{rf} = 74 \text{ dB}\mu\text{V}$ , mod = 30%,  $f_{audio} = 400 \text{ Hz}$ , unless otherwise specified.

Table 37: AM-LW system performance

| Parameter       | Test condition                | Min | Тур | Max | Units |
|-----------------|-------------------------------|-----|-----|-----|-------|
| Tuning range LW | (can be modified by the user) | 144 | -   | 288 | kHz   |
| Tuning step LW  | (can be modified by the user) | -   | 1   | -   | kHz   |
| Sensitivity     | S/N = 20dB                    | -   | 24  | 27  | dΒμV  |
| Ultimate S/N    | V <sub>rf</sub> = 80 dBµV     | 73  | 78  | -   | dB    |
| Distortion      | m = 80%                       | -   | 0.1 | 0.3 | %     |
| Image rejection | -                             | -   | 80  | -   | dB    |

## 3.5.4 AM SW overall system performance

Antenna level equivalence:  $0 dB\mu V = 1 \mu V_{rms}$ 

Figure 46: AM SW input setup



Level referred to SG EMF output before antenna dummy; dummy antenna load as shown above  $f_{\rm rf} = 6000$  kHz,  $V_{\rm rf} = 74$  dB $\mu$ V, mod = 30%,  $f_{\rm audio} = 400$  Hz, unless otherwise specified.

Table 38: AM-SW system performance

| Parameter       | Test condition                      | Min  | Тур | Max   | Units |
|-----------------|-------------------------------------|------|-----|-------|-------|
| Tuning range SW | can be modified by the user         | 2300 | 1   | 30000 | kHz   |
| Tuning step SW  | can be modified by the user         | -    | 1   | -     | kHz   |
| Sensitivity     | S/N = 20 dB                         | -    | 17  | 20    | dΒμV  |
| Ultimate S/N    | $V_{rf} = 80 \text{ dB}\mu\text{V}$ | 77   | 82  | -     | dB    |
| Distortion      | m = 80%                             | -    | 0.1 | 0.3   | %     |
| Image rejection | -                                   | -    | 80  | -     | dB    |

577

## 3.5.5 WX system performance

Antenna level equivalence: 0 dB $\mu$ V = 1 $\mu$ Vrms (Antenna terminal voltage with 50 Ohm dummy load).

Figure 47: Weather-band input setup



Input level referred to 50 Ohm dummy antenna output; antenna dummy as shown above.  $F_{rf} = 162.475 \text{ MHz}$ ,  $V_{rf} = 60 \text{ dB}\mu\text{V}$ , mono modulation,  $f_{dev} = 2 \text{ kHz}$ ,  $f_{audio} = 400 \text{ Hz}$  audio. De-emphasis = 75  $\mu$ s.

Table 39: WX system performance

| Parameter                                                                                                                                                      | Test condition                                                                                                         | Min | Тур | Max | Units |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Sensitivity                                                                                                                                                    | S/N = 26 dB                                                                                                            | -8  | -11 | -   | dΒμV  |
| Ultimate S/N                                                                                                                                                   | $V_{rf} = 60 \text{ dB}\mu\text{V}$                                                                                    | 77  | 82  | -   | dB    |
| Distortion                                                                                                                                                     | Deviation = 4.5 kHz                                                                                                    | -   | 0.1 | 0.3 | %     |
| Max deviation                                                                                                                                                  | THD = 3%                                                                                                               | 5   | -   | -   | kHz   |
| Adjacent channel Selectivity                                                                                                                                   | $\Delta F$ = 25 kHz, SINAD = 30 dB<br>Desired: 40 dB $\mu$ V, dev = 2.0 kHz, 400 Hz<br>Undesired: Dev = 2.0 kHz, 1 kHz | 60  | -   | -   | dB    |
| $\Delta F = 50 \text{kHz}, \text{SINAD} = 30 \text{ dB}$ Alternate Channel Selectivity Desired: 40 dBµV, dev = 2.0 kHz, 400 Hz Undesired: Dev = 2.0 kHz, 1 kHz |                                                                                                                        |     | -   | -   | dB    |

Application schematic TDA7708

# 4 Application schematic

Figure 48: AM/FM application example



#### 5 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

#### 5.1 VFQFPN-64 (9x9x1.0mm) package information

TOP VIEW **BOTTOM VIEW** ⊕ fff ⊗ CAB // ccc C △ eee C D D1 ⊕ fff ⊚CBA 0.80 DIA SEE DETAIL A В SECTION C-C SCALE: NONE TERMINAL TIP DETAIL A SCALE: NONE 8511068 B A0ZG GAPGPS03460

Figure 49: VFQFPN-64 (9x9x1.0 mm) package outline

Table 40: VFQFPN-64 (9x9x1.0 mm) package mechanical data

|                  | Dimensions  |      |      |            |        |        |  |
|------------------|-------------|------|------|------------|--------|--------|--|
| Ref              | Millimeters |      |      | Inches (1) |        |        |  |
|                  | Min.        | Тур. | Max. | Min.       | Тур.   | Max.   |  |
| Θ                | -           | -    | 14   | -          | -      | 0.5511 |  |
| А                | -           | -    | 1.0  | -          | -      | 0.0394 |  |
| A1               | 0.00        | -    | 0.05 | 0.0000     | •      | 0.0020 |  |
| A2               | 0.55        | -    | 0.80 | 0.0217     | ı      | 0.0314 |  |
| A3               | 0.20 REF    |      |      | 0.0079 REF |        |        |  |
| b <sup>(2)</sup> | 0.18        | 0.25 | 0.30 | 0.0070     | 0.0098 | 0.0118 |  |
| b1               | -           | 0.15 | -    | -          | 0.0059 | -      |  |

|                   | Dimensions |             |                |                |            |        |  |
|-------------------|------------|-------------|----------------|----------------|------------|--------|--|
| Ref               |            | Millimeters |                |                | Inches (1) |        |  |
|                   | Min.       | Тур.        | Max.           | Min.           | Тур.       | Max.   |  |
| D                 | 9.00 BSC   |             |                |                | 0.3543 BSC |        |  |
| D1 <sup>(3)</sup> |            | 8.75 BSC    |                |                | 0.3444 BSC |        |  |
| D2                | -          | 6.70        | -              | -              | 0.2638     | -      |  |
| е                 |            | 0.50 BSC    |                |                | 0.0197 BSC |        |  |
| Е                 |            | 9.00 BSC    |                |                | 0.3543 BSC |        |  |
| E1 <sup>(3)</sup> | 8.75 BSC   |             | 0.3444 BSC     |                |            |        |  |
| E2                | -          | 6.70        | -              | -              | 0.2638     | -      |  |
| L                 | 0.30       | -           | 0.50           | 0.0118         | -          | 0.0197 |  |
| L1                | 0.15 REF   |             |                |                | 0.0059 REF |        |  |
| L2                | -          | 0.10        | ı              | -              | 0.0039     | -      |  |
| Р                 | -          | -           | 0.60           |                | -          | 0.0236 |  |
|                   |            | Tole        | erance of forr | n and position |            |        |  |
| aaa               | 0.15       |             |                | 0.0059         |            |        |  |
| bbb               | 0.10       |             |                | 0.0039         |            |        |  |
| ccc               | 0.10       |             |                | 0.0039         |            |        |  |
| ddd               |            | 0.05        |                | 0.0019         |            |        |  |
| eee               |            | 0.08        |                | 0.0031         |            |        |  |
| fff               |            | 0.10        |                | 0.0039         |            |        |  |

#### **Notes**

<sup>(3)</sup>D1 and E1 are Maximum plastic body size dimensions including mold mismatch. Dimensions D1 and E1 do not include mold flash or protrusions. Allowable mold flash or protrusions is "0.25 mm (0.0098 inch)" per side.



The package is compliant to IPC/JEDEC J-STD-020D June 2007 standard Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices, MSL Level 3.

<sup>(1)</sup> Values in mm are converted into inches and rounded to 4 decimal digits.

<sup>(2)</sup> Maximum allowable burr is 0.076 mm in all directions.

TDA7708 Revision history

# 6 Revision history

Table 41: Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                      |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 26-Aug-2016 | 1        | Initial release.                                                                                                                                                                                                                                                                             |
| 22-Sep-2016 | 2        | Removed row Pin 42 in <i>Table 17: "Power-supply pin description"</i> .  Removed the word Pin 42 in <i>Figure 34: "Start-up sequence"</i> .                                                                                                                                                  |
| 03-Nov-2016 | 3        | Updated:  Table 2: "Pins description"  Figure 10: "SAI_BB waveform for data: I(16 bit)+ Q(16 bit) transmitted on a single data line, in DCOP (STA680D)-based HD-Radio™"  Table 17: "Power-supply pin description"  Figure 48: "AM/FM application example"                                    |
| 08-Mar_2017 | 4        | Updated: Figure 7: "I2S single-port configuration" Max. value of $V_{cc}$ parameter in Table 20: "Absolute maximum ratings"                                                                                                                                                                  |
| 19-Apr-2017 | 5        | Updated:  Section 2.14.2: "SPI bus protocol description"  Overall Noise Figure in Table 23: "FM - section"  Input voltage range max value in Table 29: "Digital I/O interface pins";                                                                                                         |
| 10-May-2017 | 6        | Added 'RDS demodulation' to Section "Features".  Updated:  Section 2.9.4: "Base-band I2S AM/FM/DRM interface"  Table 7: "SAI_BB timing values (normal mode: I(16 bit)+ Q(16 bit) on a single data line) for DCOP-based HD-Radio™ "                                                           |
| 15-Dec-2017 | 7        | Added TDA7708CB order code and updated description in cover page.  Updated:  Table 13: "Audio I2S interface timing in reception mode"  Table 14: "Audio I2S interface timing in transmission mode"  Table 20: "Absolute maximum ratings"  Table 23: "FM - section"  Table 24: "AM - section" |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

