### EE 533 Lab #7

# **ARM ISA Compatible Processor Core in NetFPGA**

Young Cho - youngcho@isi.edu

Integrate additional functional units to your processor core Datapath from the end of the previous lab to execute RISC instructions. This processor must incrementally support a subset of ARM ISA that can run assembly programs generated by an ARM C compiler. ISA should include all the instructions that use the functions defined by your ALU, branch instructions, and load/store instructions (if needed).

Ultimately, you must write and execute a simple bubble sort program for your processor that sorts N numbers randomly arranged in the data memory and demonstrates the correctness of the processor using NetFPGA.

An example bubble sort program is as follows:

#### sort.c

```
int main() {
  int array[10] = {323, 123, -455, 2, 98, 125, 10, 65, -56, 0};
  int i, j, swap;

for (i = 0; i < 10; i++) {
  for (j = i+1; j < 10; j++) {
    if (array[j] < array[i]) {
      swap = array[j];
      array[j] = array[i];
      array[i] = swap;
    }
  }
}</pre>
```

#### **ARM C/C++ cross-compiler Installation**

First, you must install and use ARM C/C++ compiler freely available here:

https://developer.arm.com/downloads/-/arm-gnu-toolchain-downloads

There are several versions of the compiler for different operating systems. Download and install one compatible with your development computer or virtual machine based on your preference. Once you successfully install the software, you should be able to easily get to a terminal that allows you to run the ARM gcc compiler.

For example, starting the script in Windows 11 version of the ARM compiler v14.2.1 will open a terminal to execute the compiler by typing "arm-none-eabi-gcc-14.2.1.exe". The names of the compiler will differ depending on the version.

## Assembly code for Bubble Sort

Write a bubble sort C program like the example above and save it to a folder where the gcc is executable. Then translate the program into an ARM assembly program with command similar to the following:

```
> arm-none-eabi-gcc -S sort.c
```

If all goes well, there should be a newly generated equivalent assembly program named "sort.s". This is the assembly program that you must convert into machine code, like the following example, which your processor should be able to execute.

The goal of this step is to understand what the compiler generates and how it is used by the hardware. Test out the compiler to see what the output assembly code looks like. Write a program that compares assembly code and the generated binary code and allows you to reverse engineer the association between sections of the codes.

```
.cpu arm7tdmi
                                                      lsl
                                                              r3, r3, #2
                                                               r3, r3, #4
        .arch armv4t
                                                       sub
        .fpu softvfp
                                                               r3, r3, fp
                                                       add
                                                               r2, [r3, #-52]
        .eabi attribute 20, 1
                                                       ldr
        .eabi_attribute 21, 1
                                                       ldr
                                                               r3, [fp, #-8]
        .eabi attribute 23, 3
                                                       lsl
                                                               r3, r3, #2
        .eabi attribute 24, 1
                                                       sub
                                                               r3, r3, #4
        .eabi_attribute 25, 1
                                                       add
                                                               r3, r3, fp
                                                       ldr
                                                               r3, [r3, #-52]
        .eabi_attribute 26, 1
        .eabi_attribute 30, 6
                                                       cmp
                                                               r2, r3
        .eabi_attribute 34, 0 \,
                                                       bge
                                                               .L4
        .eabi_attribute 18, 4
                                                       ldr
                                                               r3, [fp, #-12]
        .file
               "sort.c"
                                                       lsl
                                                               r3, r3, #2
        .text
                                                       sub
                                                               r3, r3, #4
        .section
                         .rodata
                                                       add
                                                               r3, r3, fp
                                                               r3, [r3, #-52]
        .align 2
                                                       ldr
.LC0:
                                                               r3, [fp, #-16]
                                                       str
        .word
                323
                                                       ldr
                                                               r3, [fp, #-8]
                                                               r3, r3, #2
        .word
                123
                                                       lsl
                -455
                                                               r3, r3, #4
        .word
                                                       sub
        .word
                                                       add
                                                               r3, r3, fp
        .word
                98
                                                       ldr
                                                               r2, [r3, #-52]
                125
                                                       ldr
                                                               r3, [fp, #-12]
        .word
                                                       lsl
                                                               r3, r3, #2
                10
        .word
                65
                                                       sub
                                                               r3, r3, #4
        .word
        .word
                -56
                                                       add
                                                               r3, r3, fp
                                                               r2, [r3, #-52]
r3, [fp, #-8]
        .word
                                                       str
                                                       ldr
        .text
                                                               r3, r3, #2
        .align
                                                       lsl
                                                               r3, r3, #4
        .global main
                                                       sub
        .syntax unified
                                                       add
                                                               r3, r3, fp
                                                       ldr
                                                               r2, [fp, #-16]
        .arm
        .type main, %function
                                                               r2, [r3, #-52]
                                                       str
main:
                                              .L4:
        @ Function supports interworking.
                                                       ldr
                                                               r3, [fp, #-12]
        @ args = 0, pretend = 0, frame =
                                                       add
                                                               r3, r3, #1
56
                                                               r3, [fp, #-12]
                                                       str
                frame_needed
        @
                                          1,
                                              .L3:
uses_anonymous_args = 0
                                                       ldr
                                                               r3, [fp, #-12]
        push
                {fp, lr}
                                                       cmp
                                                               r3, #9
        add
                fp, sp, #4
                                                       ble
                                                               .L5
                                                       ldr
                                                               r3, [fp, #-8]
        sub
                sp, sp, #56
        ldr
                r3, .L8
                                                       add
                                                               r3, r3, #1
                ip, fp, #56
                                                               r3, [fp, #-8]
        sub
                                                       str
                lr, r3
                                               .L2:
        mov
                                                               r3, [fp, #-8]
                lr!, {r0, r1, r2, r3}
        ldmia
                                                       ldr
                ip!, {r0, r1, r2, r3}
                                                       cmp
                                                               r3, #9
        stmia
        ldmia
                lr!, {r0, r1, r2, r3}
                                                       ble
                                                               .L6
                ip!, {r0, r1, r2, r3}
                                                               r3, #0
        stmia
                                                       mov
        ldm
                lr, {r0, r1}
                                                       mov
                                                               r0, r3
        stm
                ip, {r0, r1}
                                                       sub
                                                               sp, fp, #4
                                                       @ sp needed
        mov
                r3, #0
                r3, [fp, #-8]
        str
                                                       pop
                                                               {fp, lr}
        b
                 .L2
                                                       bx
                                                               lr
                                               .L9:
.L6:
                                                       .align 2
        ldr
                r3, [fp, #-8]
        add
                r3, r3, #1
                                               .L8:
        str
                r3, [fp, #-12]
                                                       .word
                                                               .LC0
        b
                 .L3
                                                       .size
                                                               main, .-main
                                                       .ident "GCC: (Arm GNU Toolchain
.L5:
                r3, [fp, #-12]
                                              14.2.Rel1
                                                            (Build arm-14.52))
                                                                                     14.2.1
        ldr
                                              20241119"
```

Since you control your design, you are not constrained to anything (or at least not too many.) So, make your design as ambitious as you can and want. You can even have vector instructions. This is a computer architecture course, NOT A REAL-LIFE situation where you are usually motivated by cost and performance, so be creative, but make sure you can complete your design by the end of the due dates.

You may study the ARM ISA to identify and use the fields for all your instruction types. Otherwise, you may come up with your fields. Your approach to your design doesn't matter as long as the core executes the ARM compiler-generated code correctly. On the other hand, your report must specify the ISA fields and how they are used to execute the assembly code. Furthermore, you must submit details on how assembly programs are converted into machine codes using your code generation scripts and programs. You must describe and demonstrate how your analysis scripts/program works.

At the end of this step, your team must identify a subset of ISA that your processor needs to integrate to execute a generated simple bubble sort ARM assembly program.

## **Pipelined Processor on NetFPGA**



Figure 1: DLX 5-stage Pipelined Processor

Complete the pipelined processor design by extending and modifying the resulting Datapath of the prior laboratory. You should add ALU, controllers, and other components to make the Datapath execute the generated sort program. You may make any changes to the Datapath. The lab's ultimate goal is to make the ARM code run on your processor core in NetFPGA. The result of this part should look somewhat like the pipelined processor described in Patterson and Hennessey's book (Figure 1 - Computer Organization and Design: The Hardware/Software Interface).

You must be able to load the binary code into the processor design on NetFPGA and demonstrate the system's correctness.

### **Submission and Demonstration**

• Draw a high-level design of the datapath. The figure should depict the communication between the components.

- Include the following in your report:
  - o Screen Capture of Schematics
  - o Generated Verilog Files
  - o GitHub records and descriptions per team member
  - o The transcript of a sequence of commands typed to the interface
  - o The sort code as a readable assembly code
  - o The internal memory dump that shows the array data before and after sort program execution
- Demonstration YouTube video must also show your interface to your processor via software/hardware registers.