# Blackfin EZ-Extender Manual

Revision 3.0, January 2005

Part Number 82-000735-01

Analog Devices, Inc. One Technology Way Norwood, Mass. 02062-9106



# **Copyright Information**

© 2005 Analog Devices, Inc., ALL RIGHTS RESERVED. This document may not be reproduced in any form without prior, express written consent from Analog Devices, Inc.

Printed in the USA.

## **Limited Warranty**

The Blackfin EZ-Extender is warranted against defects in materials and workmanship for a period of one year from the date of purchase from Analog Devices or from an authorized dealer.

#### Disclaimer

Analog Devices, Inc. reserves the right to change this product without prior notice. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under the patent rights of Analog Devices, Inc.

#### Trademark and Service Mark Notice

The Analog Devices logo, Blackfin, Blackfin logo, VisualDSP++, the VisualDSP++ logo, CROSSCORE, the CROSSCORE logo, and EZ-KIT Lite are registered trademarks of Analog Devices, Inc.

All other brand and product names are trademarks or service marks of their respective owners.

#### **Regulatory Compliance**

The Blackfin EZ-Extender has been certified to comply with the essential requirements of the European EMC directive 89/336/EEC (inclusive 93/68/EEC) and, therefore, carries the "CE" mark.

The Blackfin EZ-Extender has been appended to Analog Devices Development Tools Technical Construction File referenced "DSPTOOLS1" dated December 21, 1997 and was awarded CE Certification by an appointed European Competent Body and is on file.



The EZ-KIT Lite evaluation system contains ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused EZ-KIT Lite boards in the protective shipping package.



# **CONTENTS**

#### **PREFACE**

| Purpose of This Manual                      |
|---------------------------------------------|
| Intended Audience ix                        |
| Manual Contents                             |
| What's New in This Manual x                 |
| Technical or Customer Support x             |
| Supported Products xi                       |
| Product Information xi                      |
| MyAnalog.com xi                             |
| Processor Product Information xii           |
| Related Documents xii                       |
| Online Technical Documentation xiv          |
| Accessing Documentation From VisualDSP++ xv |
| Accessing Documentation From Windowsxv      |
| Accessing Documentation From Webxvi         |
| Printed Manualsxvi                          |
| VisualDSP++ Documentation Setxvi            |
| Hardware Tools Manualsxvi                   |
| Processor Manualsxvii                       |

| Data Sheets xvii                                |
|-------------------------------------------------|
| Notation Conventions xviii                      |
| EZ-EXTENDER INTERFACES                          |
| ADC and Mixed-Signal HSC Interface              |
| DAC HSC Interface                               |
| Camera Interface                                |
| LCD Interface 1-4                               |
| EZ-EXTENDER HARDWARE REFERENCE                  |
| System Architecture                             |
| DIP Switches and Jumpers                        |
| Direction Control Switch (SW1)                  |
| Clock Routing Switch (SW2)                      |
| General Frame Sync Routing Switch (SW3)         |
| LCD Frame Sync Routing Switch (SW4)             |
| MISO Disconnect Jumper (P7)                     |
| SMA Connector Clock Disconnect Jumper (P10) 2-9 |
| PPI Data Routing Jumper (P36)                   |
| External Clock Disable Jumper (P37) 2-10        |
| BILL OF MATERIALS                               |
| INDEX                                           |

# **PREFACE**

Thank you for purchasing the Blackfin EZ-Extender, Analog Devices (ADI) extension board to the EZ-KIT Lite<sup>®</sup> evaluation system for ADSP-BF533 and ADSP-BF561 Blackfin<sup>®</sup> processors.

The Blackfin processors are embedded processors that support a Media Instruction Set Computing (MISC) architecture. This architecture is the natural merging of RISC, media functions, and digital signal processing (DSP) characteristics towards delivering signal processing performance in a microprocessor-like environment.

The Blackfin EZ-Extender is designed to be used in conjunction with the ADSP-BF533 or ADSP-BF561 EZ-KIT Lite evaluation system. The EZ-KIT Lite includes an evaluation suite of VisualDSP++® software, which is limited in program memory size for use solely with the EZ-KIT Lite product. VisualDSP++ is a powerful programming tool with flexibility that significantly decreases the time required to port software code to a processor, reducing time-to-market.

To learn more about Analog Devices development software, go to http://www.analog.com/processors/tools/.

Example programs are available to demonstrate the capabilities of the Blackfin EZ-Extender board.

The Blackfin EZ-Extender is a separately sold assembly that plugs onto the expansion interface of the ADSP-BF533 and ADSP-BF561 EZ-KIT Lite evaluation system.

The board extends the capabilities of the evaluation system by providing a connection between the Parallel Peripheral Interface (PPI) of the ADSP-BF533 processor (the PPI0 and PPI1 interfaces of the ADSP-BF561 processor), an Analog Devices High-Speed Converter (HSC) evaluation board, a camera evaluation board, and an LCD display device. Moreover, the extender broadens the range of the EZ-KIT Lite applications by providing surface mounted (SMT) footprints for breadboard capabilities and access to all of the pins on the EZ-KIT Lite's expansion interface.

#### The extender features:

- High-Speed Converter (HSC) Evaluation Board Interface
  - ✓ 40-pin, right angle, 0.1 in. spacing, female socket to connect to analog-to-digital converter (ADC) boards
  - 40-pin straight, 0.1 in. spacing header to connect to digital-to-analog converter (DAC) boards
  - Switches for routing and direction selection
  - RJ45 with Serial Peripheral Interconnect (SPI) to configure converter registers
- Camera Interface
  - Connection to OmniVision OV6630AA Evaluation Boards
  - ✓ 32-pin, right angle, 0.1 in. spacing, female socket
- LCD Interface
  - 32-pin, right angle FLZ-type connector to connect to LCD displays
- SMT Footprint Area
  - → 1206 and 805 footprints
  - SOIC24 and SOIC20 footprints

- Dimensions
  - 5 in (H) x 5 in

# **Purpose of This Manual**

The *Blackfin EZ-Extender Manual* describes the operation and configuration of the components on the board. A schematic and a bill of materials are provided as a reference for future ADSP-BF533 and ADSP-BF561 Blackfin processor board designs.

# Intended Audience

This manual is a user's guide and reference to the Blackfin EZ-Extender. Programmers who are familiar with the Analog Devices Blackfin processor architecture, operation, and development tools are the primary audience for this manual.

Programmers who are unfamiliar with VisualDSP++ or EZ-KIT Lite evaluation software should refer to the *ADSP-BF533 EZ-KIT Lite Evaluation System Manual* or *ADSP-BF561 EZ-KIT Lite Evaluation System Manual*, VisualDSP++ online Help, and user's or getting started guides. For the locations of these documents, refer to "Related Documents".

# **Manual Contents**

The manual consists of:

- Chapter 1, "EZ-Extender Interfaces" on page 1-1 Provides basic board information.
- Chapter 2, "EZ-Extender Hardware Reference" on page 2-1 Provides information on the hardware aspects of the board.

#### What's New in This Manual

- Appendix A, "Bill Of Materials" on page A-1
   Provides a list of components used to manufacture the Blackfin EZ-Extender board.
- Appendix B, "Schematics" on page B-1
  Provides the resources to allow extender board-level debugging or
  to use as a reference design.
- This appendix is not part of the online Help. The online Help viewers should go to the PDF version of the *Blackfin EZ-Extender Manual* located in the Docs\EZ-KIT Lite Manuals folder on the installation CD to see the schematics. Alternatively, the schematics can be found at the Analog Devices Web site, www.analog.com/processors.

# What's New in This Manual

This revision of the *Blackfin EZ-Extender Manual* has been updated for VisualDSP++ 4.0.

# **Technical or Customer Support**

You can reach Analog Devices, Inc. Customer Support in the following ways:

- Visit the Embedded Processing and DSP products Web site at http://www.analog.com/processors/technicalSupport
- E-mail tools questions to dsptools.support@analog.com
- E-mail processor questions to dsp.support@analog.com
- Phone questions to 1-800-ANALOGD

- Contact your Analog Devices, Inc. local sales office or authorized distributor
- Send questions by mail to:

```
Analog Devices, Inc.
One Technology Way
P.O. Box 9106
Norwood, MA 02062-9106
USA
```

# **Supported Products**

The Blackfin EZ-Extender is designed as an extension to the ADSP-BF533 and ADSP-BF561 EZ-KIT Lite evaluation systems.

# **Product Information**

You can obtain product information from the Analog Devices Web site, from the product CD-ROM, or from the printed publications (manuals).

Analog Devices is online at www.analog.com. Our Web site provides information about a broad range of products—analog integrated circuits, amplifiers, converters, and digital signal processors.

# MyAnalog.com

MyAnalog.com is a free feature of the Analog Devices Web site that allows customization of a Web page to display only the latest information on products you are interested in. You can also choose to receive weekly e-mail notifications containing updates to the Web pages that meet your interests. MyAnalog.com provides access to books, application notes, data sheets, code examples, and more.

#### **Product Information**

#### Registration:

Visit www.myanalog.com to sign up. Click **Register** to use MyAnalog.com. Registration takes about five minutes and serves as means for you to select the information you want to receive.

If you are already a registered user, just log on. Your user name is your e-mail address.

#### **Processor Product Information**

For information on embedded processors and DSPs, visit our Web site at www.analog.com/processors, which provides access to technical publications, data sheets, application notes, product overviews, and product announcements.

You may also obtain additional information about Analog Devices and its products in any of the following ways.

- E-mail questions or requests for information to dsp.support@analog.com
- Fax questions or requests for information to 1-781-461-3010 (North America) +49 (89) 76 903-557 (Europe)
- Access the FTP Web site at ftp ftp.analog.com or ftp 137.71.23.21 ftp://ftp.analog.com

#### **Related Documents**

For information on product-related development software, see the following publications.

Table 1. Related Processor Publications

| Title                                                                                                                       | Description                                                                |
|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| ADSP-BF533 Blackfin Embedded Processor<br>Datasheet<br>ADSP-BF561 Blackfin Embedded<br>Symmetric Multi-Processor Data sheet | General functional description, pinout, and timing.                        |
| Blackfin Processor Hardware Reference                                                                                       | Description of internal processor architecture and all register functions. |
| Blackfin Processor Instruction Set Reference                                                                                | Description of all allowed processor assembly instructions.                |

Table 2. Related VisualDSP++ Publications

| Title                                                                                                    | Description                                                                  |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| ADSP-BF533 EZ-KIT Lite Evaluation<br>System Manual<br>ADSP-BF561 EZ-KIT Lite Evaluation<br>System Manual | Detailed description of the EZ-KIT Lite features and usage.                  |
| VisualDSP++ User's Guide                                                                                 | Detailed description of VisualDSP++ features and usage.                      |
| VisualDSP++ Assembler and Preprocessor<br>Manual for Blackfin Processors                                 | Description of the assembler function and commands for Blackfin processors.  |
| VisualDSP++ C/C++ Complier and<br>Library Manual for Blackfin Processors                                 | Description of the complier function and commands for Blackfin processors.   |
| VisualDSP++ Linker and Utilities Manual                                                                  | Description of the linker function and commands for the processors.          |
| VisualDSP++ Loader Manual                                                                                | Description of the loader/splitter function and commands for the processors. |

#### **Product Information**



If you plan to use the EZ-KIT Lite board in conjunction with a JTAG emulator, also refer to the documentation that accompanies the emulator.

All documentation is available online. Most documentation is available in printed form.

Visit the Technical Library Web site to access all processor and tools manuals and data sheets:

http://www.analog.com/processors/resources/technicalLibrary

#### Online Technical Documentation

Online documentation comprises the VisualDSP++ Help system, software tools manuals, hardware tools manuals, processor manuals, the Dinkum Abridged C++ library, and Flexible License Manager (FlexLM) network license manager software documentation. You can easily search across the entire VisualDSP++ documentation set for any topic of interest. For easy printing, supplementary .PDF files of most manuals are provided in the Docs folder on the VisualDSP++ installation CD.

Each documentation file type is described as follows.

| File             | Description                                                                                                                                                                                |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .CHM             | Help system files and manuals in Help format                                                                                                                                               |
| .HTM or<br>.HTML | Dinkum Abridged C++ library and FlexLM network license manager software documentation. Viewing and printing the .HTML files requires a browser, such as Internet Explorer 4.0 (or higher). |
| .PDF             | VisualDSP++ and processor manuals in Portable Documentation Format (PDF). Viewing and printing the .PDF files requires a PDF reader, such as Adobe Acrobat Reader (4.0 or higher).         |

If documentation is not installed on your system as part of the software installation, you can add it from the VisualDSP++ CD at any time by running the Tools installation. Access the online documentation from the VisualDSP++ environment, Windows® Explorer, or the Analog Devices Web site.

#### Accessing Documentation From VisualDSP++

To view VisualDSP++ Help, click on the Help menu item or go to the Windows task bar and navigate to the VisualDSP++ documentation via the **Start** menu.

To view Blackfin EZ-Extender EZ-KIT Lite Help, which is part of the VisualDSP++ Help system, use the **Contents** or **Search** tab of the Help window.

#### **Accessing Documentation From Windows**

In addition to any shortcuts you may have constructed, there are many ways to open VisualDSP++ online Help or the supplementary documentation from Windows.

Help system files (.CHM) are located in the Help folder, and .PDF files are located in the Docs folder of your VisualDSP++ installation CD-ROM. The Docs folder also contains the Dinkum Abridged C++ library and the FlexLM network license manager software documentation.

Your software installation kit includes online Help as part of the Windows<sup>®</sup> interface. These help files provide information about VisualDSP++ and the Blackfin EZ-Extender EZ-KIT Lite evaluation system.

#### **Product Information**

#### **Accessing Documentation From Web**

Download manuals at the following Web site:

http://www.analog.com/processors/resources/technicalLibrary/
manuals.

Select a processor family and book title. Download archive (.ZIP) files, one for each manual. Use any archive management software, such as WinZip, to decompress downloaded files.

#### **Printed Manuals**

For general questions regarding literature ordering, call the Literature Center at 1-800-ANALOGD (1-800-262-5643) and follow the prompts.

#### VisualDSP++ Documentation Set

To purchase VisualDSP++ manuals, call 1-603-883-2430. The manuals may be purchased only as a kit.

If you do not have an account with Analog Devices, you are referred to Analog Devices distributors. For information on our distributors, log onto http://www.analog.com/salesdir/continent.asp.

#### **Hardware Tools Manuals**

To purchase EZ-KIT Lite and In-Circuit Emulator (ICE) manuals, call 1-603-883-2430. The manuals may be ordered by title or by product number located on the back cover of each manual.

#### **Processor Manuals**

Hardware reference and instruction set reference manuals may be ordered through the Literature Center at 1-800-ANALOGD (1-800-262-5643), or downloaded from the Analog Devices Web site. Manuals may be ordered by title or by product number located on the back cover of each manual.

#### **Data Sheets**

All data sheets (preliminary and production) may be downloaded from the Analog Devices Web site. Only production (final) data sheets (Rev. 0, A, B, C, and so on) can be obtained from the Literature Center at 1-800-ANALOGD (1-800-262-5643); they also can be downloaded from the Web site.

To have a data sheet faxed to you, call the Analog Devices Faxback System at 1-800-446-6212. Follow the prompts and a list of data sheet code numbers will be faxed to you. If the data sheet you want is not listed, check for it on the Web site.

# **Notation Conventions**

Text conventions used in this manual are identified and described as follows.

| Example                      | Description                                                                                                                                                                                                                                                                                                 |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Close command<br>(File menu) | Titles in reference sections indicate the location of an item within the VisualDSP++ environment's menu system (for example, the Close command appears on the File menu).                                                                                                                                   |
| {this   that}                | Alternative required items in syntax descriptions appear within curly brackets and separated by vertical bars; read the example as this or that. One or the other is required.                                                                                                                              |
| [this   that]                | Optional items in syntax descriptions appear within brackets and separated by vertical bars; read the example as an optional this or that.                                                                                                                                                                  |
| [this,]                      | Optional item lists in syntax descriptions appear within brackets delimited by commas and terminated with an ellipse; read the example as an optional comma-separated list of this.                                                                                                                         |
| .SECTION                     | Commands, directives, keywords, and feature names are in text with letter gothic font.                                                                                                                                                                                                                      |
| filename                     | Non-keyword placeholders appear in text with italic style format.                                                                                                                                                                                                                                           |
| (i)                          | Note: For correct operation, A Note provides supplementary information on a related topic. In the online version of this book, the word Note appears instead of this symbol.                                                                                                                                |
| M                            | Caution: Incorrect device operation may result if Caution: Device damage may result if A Caution identifies conditions or inappropriate usage of the product that could lead to undesirable results or product damage. In the online version of this book, the word Caution appears instead of this symbol. |
| $\Diamond$                   | Warning: Injury to device users may result if A Warning identifies conditions or inappropriate usage of the product that could lead to conditions that are potentially hazardous for the devices users. In the online version of this book, the word Warning appears instead of this symbol.                |



Additional conventions, which apply only to specific chapters, may appear throughout this document.

# **Notation Conventions**

# 1 EZ-EXTENDER INTERFACES

The Blackfin EZ-Extender board offers the following interfaces.

- "ADC and Mixed-Signal HSC Interface"
- "DAC HSC Interface"
- "Camera Interface"
- "LCD Interface"

The following sections describe each extender interface.

# **ADC and Mixed-Signal HSC Interface**

The Blackfin EZ-Extender can connect to analog-to-digital converters (ADCs) and mixed-signal HSC evaluation boards via the ADC/Mixed-Signal HSC interface. The ADC/Mixed-Signal HSC interface consists of a 40-pin female header, which contains all of the control and data signals necessary to transfer data between the processor's PPI and the HSC evaluation board. Additionally, the extender provides a RJ45 connector, which contains all of the SPI signals necessary to configure the control registers of capable HSC converters. For a block diagram of this interface, see Figure 2-1 on page 2-2.

Before using the Blackfin EZ-Extender, familiarize yourself with the documentation and schematics of the target board and the EZ-KIT Lite. For example, on the EZ-KIT Lite, it may be necessary to disable other devices on the PPI, route the PPI clocks, and disable the push buttons.

#### **DAC HSC Interface**

To configure the Blackfin EZ-Extender to connect to an ADC or Mixed Signal HSC evaluation board, first determine the source of the PPI clock. To learn about possible clock settings, refer to "Clock Routing Switch (SW2)" on page 2-5. It is also necessary to determine the direction of the data and frame synchronization signals. The direction is dependent upon the type of the board to which you connect. With ADC boards, it is necessary to set up the data driver on the extender as a receiver. With mixed-signal boards, the data direction can change and a programmable flag is used to change the direction in real time. The frame sync signals are dependent on the external user interface; thus, the functionality of the interface must be taken into consideration. For more information, refer to "System Architecture" on page 2-1 and "DIP Switches and Jumpers" on page 2-4.

A list of ADC and mixed-signal evaluation boards compatible with the extender can be found at http://www.analog.com/processors/processors/blackfin/technicalLibrary/manuals/pdf/EZ-Extender\_to\_DSP\_Supported.pdf. Example programs can be found at ftp:// ftp.analog.com/pub/tools/patches/bf\_extender\_card.zip, when available. To learn more about Analog Devices data converters, go to http://www.analog.com.

# **DAC HSC Interface**

The Blackfin EZ-Extender can connect to digital-to-analog converter (DAC) HSC evaluation boards via the DAC HSC interface. The DAC HSC interface consists of a 40-pin male header, which contains all of the control and data signals necessary to transfer data from the processor's PPI to the DAC evaluation board. Your extender kit includes the cable used to make a connection. For more information about this interface, see Figure 2-1 on page 2-2.

Before using the Blackfin EZ-Extender, familiarize yourself with the documentation and schematics of the target board and the EZ-KIT Lite. For example, on the EZ-KIT Lite, it may be necessary to disable other devices on the PPI, route the PPI clocks, and disable the push buttons.

To configure the Blackfin EZ-Extender to connect to a DAC evaluation board, first determine the source of the PPI clock. To learn about possible clock settings, refer to "Clock Routing Switch (SW2)" on page 2-5. It is also necessary to determine the direction and source of the data and frame synchronization signals. If your processor holds more than one PPI, the DAC interface allows you to communicate with either PPIO or PPII of the processor. The direction of the frame sync signals is dependent on the target; thus, the functionality of the interface must be taken into consideration. For more information, refer to "System Architecture" on page 2-1 and "DIP Switches and Jumpers" on page 2-4.

A list of DAC HSC evaluation boards compatible with the Blackfin EZ-Extender can be found at http://www.analog.com/processors/processors/blackfin/technicalLibrary/manuals/pdf/EZ-Extender\_to\_DSP\_Supported.pdf. Example programs can be found at ftp:// ftp.analog.com/pub/tools/patches/bf\_extender\_card.zip, when available. To learn more about Analog Devices data converters, go to http://www.analog.com.

# Camera Interface

The Blackfin EZ-Extender camera interface is a right-angle 32-pin connector with control signals compatible to the ITU-R BT.656 camera interface specification. Specifically, the extender's camera interface is directly compatible with camera interface boards, such as the Omnivision OV6630AA evaluation module. To learn more about the OV6630AA evaluation module, go to http://www.ovt.com. For a block diagram of the camera interface, see Figure 2-1 on page 2-2.

#### LCD Interface

Before using the Blackfin EZ-Extender, familiarize yourself with the documentation and schematics of the target board and the EZ-KIT Lite. For example, on the EZ-KIT Lite, it may be necessary to disable other devices on the PPI, route the PPI clocks, and disable the push buttons.

To configure the Blackfin EZ-Extender to connect to a camera, first determine the source of the PPI clock. To learn about possible clock settings, refer to "Clock Routing Switch (SW2)" on page 2-5. It is also necessary to set the direction of the data and the frame sync signals. The direction of frame synchronization signals depends on the camera's configuration. The data must be set as an input to the PPI port. For more information, refer to "System Architecture" on page 2-1 and "DIP Switches and Jumpers" on page 2-4.

# LCD Interface

The LCD interface is intended to drive an LCD display device. A 32-pin, right-angle FLZ-type connector is provided to connect the data and control lines of commercially available LCD panels. For a block diagram of this interface, see Figure 2-1 on page 2-2.

A timing and functional analysis is required to determine if a specific LCD can connect to the Blackfin EZ-Extender. An example of a display which does connect to the extender is the Sharp LQ058T5DRQ1 display. For more information about the Sharp LCD panel (part number LQ058T5DRQ1), go to

http://www.sharpsma.com/fastfocus/nidetail.asp?t=DIS-PLAY&ck=f&p=PCPVTSBY3&n=2.

Please note that the power for the backlight feature of the LCD must be provided by the customer. Information on the backlight inverter module (part number LXM1614-14-11) needed to connect to the LCD panel is available at http://www.chipdocs.com/pnde-

coder/datasheets/MSEMI/LXM1614-14-11.html?ReR=IN. The part number

of the connector on the EZ-Extender is <code>JST32FLZ-SM1-R-TB</code>. The cable connecting the JST part to the data port on the LCD is available from Parlex Corporation (part number 050-32-76B).

Before using the Blackfin EZ-Extender, familiarize yourself with the documentation and schematics of the target board and the EZ-KIT Lite. For example, on the EZ-KIT Lite, it may be necessary to disable other devices on the PPI, route the PPI clocks, and disable the push buttons.

To configure the EZ-Extender to connect to the LCD interface, first determine the source of the PPI clock and the source and direction of the data and frame sync signals. If your target processor holds more than one PPI, the LCD interface allows you to communicate with either PPI0 or PPI1 of the processor. For more information, refer to "System Architecture" on page 2-1 and "DIP Switches and Jumpers" on page 2-4.

Example programs can be found at ftp:// ftp.analog.com/pub/tools/patches/bf\_extender\_card.zip, when available. To learn more about Analog Devices LCD drivers, go to http://www.analog.com.

#### **LCD** Interface

# 2 EZ-EXTENDER HARDWARE REFERENCE

This chapter describes the hardware design of the Blackfin EZ-Extender. The following topics are covered.

- "System Architecture" on page 2-1
   Describes the configuration of the extender and explains how the board components interface with the processor and EZ-KIT Lite.
- "DIP Switches and Jumpers" on page 2-4
   Describes the function of the configuration DIP switches.

# System Architecture

A detailed block diagram of the Blackfin EZ-Extender is shown in Figure 2-1. Note that the arrow in the bidirectional driver symbols denotes the direction of the driver when in transmit mode. The bidirectional driver is in transmit mode when the direction pin is pulled high. Use the diagram in conjunction with information in "DIP Switches and Jumpers" section of this manual to configure your Blackfin EZ-Extender.

Before using the EZ-Extender, familiarize yourself with the documentation and schematics of the target board and the EZ-KIT Lite. For example, on the EZ-KIT Lite, it may be necessary to disable other devices on the PPI, route the PPI clocks, and disable the push buttons.

The block diagram in Figure 2-1 shows that all of the interfaces have clock signals, frame sync signals, data signals and, possibly, general-purpose signals. Each signal's configuration depends on how your interface operates.

#### **System Architecture**



Figure 2-1. Blackfin EZ-Extender Block Diagram

2-2

#### EZ-Extender Hardware Reference

The EZ-Extender holds two clock signals, TX\_CLK and RX\_CLK. The TX\_CLK signal is used as an output to the interface you are using. The TX\_CLK signal can be generated in three ways, applying a signal via an SMA connector, populating a socket with an oscillator, or using a 27 MHz signal provided by the EZ-KIT Lite. Only one of these sources can be used at a time, the other sources must be disabled. For how to disable the TX\_CLK sources, see "SMA Connector Clock Disconnect Jumper (P10)" on page 2-9 and "External Clock Disable Jumper (P37)" on page 2-10. The RX\_CLK signal is generated by the target board. Both the TX\_CLK and RX\_CLK can be connected to the PPI\_CLK signal as an input to the processor. See "Clock Routing Switch (SW2)" on page 2-5 for more information.

The ADC/Mixed-Signal HSC interface and camera interface have two frame sync signals, FSYNC1 and FSYNC2. For information on how to set the direction and the source of these signals, refer to "Direction Control Switch (SW1)" on page 2-4 and "General Frame Sync Routing Switch (SW3)" on page 2-7.

The LCD interface has two frame sync signals, FSYNC1\_LCD and FSYNC2\_LCD. These signals are always outputs, but it is possible set the source of the signals. For more information see, "LCD Frame Sync Routing Switch (SW4)" on page 2-8.

The ADC/Mixed-Signal HSC interface and camera interface connect to the DATA\_A[15:0] parallel bus. The DAC HSC interface and the LCD interface connect to the DATA\_B[15:0] parallel bus. The DATA\_A bus is attached to only the PPI0 bus, while DATA\_B[15:0] can connect to either PPI0 or PPI1 busses. This allows access to all of the interfaces with a single PPI port or access to two separate interfaces with two PPI ports. For more information about the routing of the PPI data signals see, "PPI Data Routing Jumper (P36)" on page 2-9. To configure the direction of the DATA\_A signals, see "Direction Control Switch (SW1)" on page 2-4.

# **DIP Switches and Jumpers**

The following section describes the function of all of the jumpers and switches on the EZ-Extender. Before connecting the extender, make sure you understand each possible settings effect on your application.

# Direction Control Switch (SW1)

The PPI interface is bidirectional and half-duplex. A designated DIP switch, SW1, provides an independent direction control for the DATA\_A bus and the sync signals (FSYNC1 and FSYNC2) going to the camera interface and ADC/Mixed HSC interface, as illustrated in Figure 2-1 on page 2-2. Each of the signals can be hardwired to be either transmit or receive, or can be changed in real time using the PFO processor programmable flag pin.



If the PFO programmable flag is intended for direction control, ensure the flag is not used for other purposes on the EZ-KIT Lite board (the motherboard).

When the switch connects a direction control signal to ground (GND), the corresponding signal (or signals) being controlled is an input.

The SW1 DIP switch settings are summarized in Table 2-1 through Table 2-3.

| T11 2 1    | CIVII | <b>D</b> | D      |         | . 1 D    | • • •     | 1 2   |
|------------|-------|----------|--------|---------|----------|-----------|-------|
| Table 2-1. | SWI   | Data     | Direct | ion Con | itroi Po | sitions i | and 2 |

| SW1 Position 1 | SW1 Position 2 | Function                                                                           |
|----------------|----------------|------------------------------------------------------------------------------------|
| OFF            | OFF            | EZ-KIT Lite is transmitter                                                         |
| ON             | OFF            | PF0 sets the direction: 0 = EZ-KIT Lite is receiver 1 = EZ-KIT Lite is transmitter |
| OFF            | ON             | EZ-KIT Lite is receiver                                                            |
| ON             | ON             | Do not use                                                                         |

Table 2-2. SW1 FSYNC1 Direction Control Positions 3 and 4

| SW1 Position 3 | SW1 Position 4 | Function                                                                           |
|----------------|----------------|------------------------------------------------------------------------------------|
| OFF            | OFF            | EZ-KIT Lite is transmitter                                                         |
| ON             | OFF            | PF0 sets the direction: 0 = EZ-KIT Lite is receiver 1 = EZ-KIT Lite is transmitter |
| OFF            | ON             | EZ-KIT Lite is receiver                                                            |
| ON             | ON             | Do not use                                                                         |

Table 2-3. SW1 FSYNC2 Direction Control Positions 5 and 6

| SW1 Position 5 | SW1 Position 6 | Function                                                                           |
|----------------|----------------|------------------------------------------------------------------------------------|
| OFF            | OFF            | EZ-KIT Lite is transmitter                                                         |
| ON             | OFF            | PF0 sets the direction: 0 = EZ-KIT Lite is receiver 1 = EZ-KIT Lite is transmitter |
| OFF            | ON             | EZ-KIT Lite is receiver                                                            |
| ON             | ON             | Do not use                                                                         |

# Clock Routing Switch (SW2)

The source of the clock input signals PPIO\_CLK and PPII\_CLK are configured through the SW2 DIP switch settings, as illustrated in Figure 2-1 on page 2-2. The SW2 settings are summarized in Table 2-4 and Table 2-5.

Table 2-4. PPI0\_CLK Source Settings

| SW2 Position 1<br>RX_CLK | SW2 Position 2<br>TX_CLK | PPI0_CLK Source                                                                       |
|--------------------------|--------------------------|---------------------------------------------------------------------------------------|
| OFF                      | OFF                      | The PPIO_CLK signal is not generated by the EZ-Extender                               |
| OFF                      | ON                       | TX_CLK; this signal must be generated by one of the user-configured PPI clock sources |

#### **DIP Switches and Jumpers**

Table 2-4. PPI0\_CLK Source Settings (Cont'd)

| SW2 Position 1<br>RX_CLK | SW2 Position 2<br>TX_CLK | PPI0_CLK Source                                                                                       |
|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| ON                       | OFF                      | RX_CLK                                                                                                |
| ON                       | ON                       | RX_CLK; in this configuration, the RX_CLK signal is also routed to the TX_CLK to be used as an output |

Table 2-5. PPI1\_CLK Source Settings

| SW2 Position 3<br>RX_CLK | SW2 Position 4<br>TX_CLK | PPI1_CLK Source                                                                                       |
|--------------------------|--------------------------|-------------------------------------------------------------------------------------------------------|
| OFF                      | OFF                      | The PPI1_CLK signal is not generated by the EZ-Extender                                               |
| OFF                      | ON                       | TX_CLK; this signal must be generated by one of the user-configured PPI clock sources                 |
| ON                       | OFF                      | RX_CLK                                                                                                |
| ON                       | ON                       | RX_CLK; in this configuration, the RX_CLK signal is also routed to the TX_CLK to be used as an output |

#### Possible user-configured PPI clock sources are:

- 27 MHz clock signal from the EZ-KIT Lite (not available on ADSP-BF533 EZ-KIT Lite). See "External Clock Disable Jumper (P37)" on page 2-10.
- A local oscillator, by populating the oscillator socket (U10).
- An external clock source using the SMA connector (P11). See "SMA Connector Clock Disconnect Jumper (P10)" on page 2-9.
- Only one of these sources can be used at a time —ensure that all of the other sources are disabled.

# General Frame Sync Routing Switch (SW3)

Frame synchronization signals FSYNC1 and FSYNC2 get configured through the SW3 DIP switch settings, as illustrated in Figure 2-1 on page 2-2.

The FSYNC1 signal can be set by either the PF2 programmable flag or the processor's PPI0\_SYNC1 signal. The FSYNC2 signal can be set by either the PF3 programmable flag or the PPI0\_SYNC2 signal. Table 2-6 and Table 2-7 depict the available options. Note that the source of the PPI0\_SYNC1 and PPI0\_SYNC2 signals is dependent on the EZ-KIT Lite to which you connect.



If the PF2 or PF3 programmable flags are used, ensure the flags are not used for other purposes on the EZ-KIT Lite board (the mother board).

Table 2-6. FSYNC1 Source Settings

| SW3 Position 1<br>RX_CLK | SW3 Position 2<br>TX_CLK | FSYNC1 Source             |
|--------------------------|--------------------------|---------------------------|
| OFF                      | OFF                      | FSYNC1 signal is used     |
| OFF                      | ON                       | FSYNC1 signal is not used |
| ON                       | OFF                      | FSYNC1 = PF2              |
| _                        | _                        | All others, do not use    |

Table 2-7. FSYNC2 Source Settings

| SW3 Position 3<br>RX_CLK | SW3 Position 4<br>TX_CLK | FSYNC2 Source             |
|--------------------------|--------------------------|---------------------------|
| OFF                      | OFF                      | FSYNC2 signal is used     |
| OFF                      | ON                       | FSYNC2 signal is not used |
| ON                       | OFF                      | FSYNC2 = PF3              |
| _                        | _                        | All others, do not use    |

# LCD Frame Sync Routing Switch (SW4)

Frame synchronization signals FSYNC1\_LCD and FSYNC2\_LCD get configured through the SW4 DIP switch settings, as illustrated in Figure 2-1 on page 2-2.

The FSYNC1\_LCD signal can be set by the PF2 programmable flag, PPI0\_SYNC1, or PPI1\_SYNC1 signal. The FSYNC2\_LCD signal can be set by the PF3 programmable flag, PPI0\_SYNC2, or PPI1\_SYNC2 signal. Figure 2-8 and Figure 2-9 depict the available options.



If the PF2 or PF3 programmable flag is used, ensure the flag is not used for other purposes on the EZ-KIT Lite board (the mother board).

Table 2-8. FSYNC1\_LCD Source Settings

| SW4 Position 1<br>PF2 | SW4 Position 2<br>PPI0_SYNC1 | SW4 Position 3<br>PPI1_SYNC1 | FSYNC1_LCD Source                           |
|-----------------------|------------------------------|------------------------------|---------------------------------------------|
| OFF                   | OFF                          | OFF                          | FSYNC1_LCD signal is used                   |
| OFF                   | ON                           | OFF                          | FSYNC1_LCD = PPIO_SYNC1                     |
| OFF                   | OFF                          | OFF                          | FSYNC1_LCD = PPI1_SYNC1                     |
| ON                    | OFF                          | ON                           | FSYNC1_LCD = PF2                            |
| -                     | -                            | _                            | All other configurations should not be used |

Table 2-9. FSYNC2\_LCD Source Settings

| SW4 Position 4<br>PF2 | SW4 Position 5<br>PPI0_SYNC2 | SW4 Position 6<br>PPI1_SYNC2 | FSYNC2_LCD Source         |
|-----------------------|------------------------------|------------------------------|---------------------------|
| OFF                   | OFF                          | OFF                          | FSYNC2_LCD signal is used |
| OFF                   | ON                           | OFF                          | FSYNC2_LCD = PPIO_SYNC2   |
| OFF                   | OFF                          | OFF                          | FSYNC2_LCD = PPI1_SYNC2   |

Table 2-9. FSYNC2\_LCD Source Settings (Cont'd)

| SW4 Position 4<br>PF2 | SW4 Position 5<br>PPI0_SYNC2 | SW4 Position 6<br>PPI1_SYNC2 | FSYNC2_LCD Source                           |
|-----------------------|------------------------------|------------------------------|---------------------------------------------|
| ON                    | OFF                          | ON                           | FSYNC2_LCD = PF3                            |
| -                     | -                            | _                            | All other configurations should not be used |

# MISO Disconnect Jumper (P7)

The SO signal of the SPI connector (J1) is driven by a buffer to the DSP's MISO signal, as illustrated in Figure 2-1 on page 2-2. When the SPI connector is not in use, remove the jumper to prevent any interfering with other devices on the SPI bus.

# **SMA Connector Clock Disconnect Jumper (P10)**

The SMA connector (P11) provides the ability to input a clock from a signal generator or other clock source. This signal is first put though a buffer, as illustrated in Figure 2-1 on page 2-2. When the SMA connector is not in use, remove the jumper to prevent any interfering with other devices on the net.

# PPI Data Routing Jumper (P36)

The flexibility of the EZ-Extender to be used with the Blackfin processor's single and double PPI requires the PPI data signals to be routed accordingly. Figure 2-2 and Figure 2-3 show the data flow when P36 is installed and when it is not installed.



When connecting to the OV6630AA evaluation module, ensure that the P36 jumper is not installed. The signals attached to PPI1 are used as input by the camera.



Figure 2-2. P36 Not Installed Data Flow



Figure 2-3. P36 Installed Data Flow

# External Clock Disable Jumper (P37)

The EZ-KIT Lite provides a 27 MHz clock, which can be used as a transmit clock for all of the interfaces, as illustrated Figure 2-1 on page 2-2. When the 27 MHz clock is not being used, remove the jumper to prevent the TX\_CLK signal from being driven. For information about other transmit clock sources, see "Clock Routing Switch (SW2)" on page 2-5.

## A BILL OF MATERIALS

| Reference | Description                                                 | Reference<br>Design | Manufacturer       | Part<br>Number    |
|-----------|-------------------------------------------------------------|---------------------|--------------------|-------------------|
| 1         | 74LVX244M SOIC20<br>LOW-VOLT-OCTAL-BUFFER                   | U8                  | FAIR CHILD<br>SEMI | 74LVX244M         |
| 2         | SN74AHC1G00 SOT23-5<br>SINGLE-2-INPUT-NAND                  | U13                 | TI                 | SN74AHC1G00DBVR   |
| 3         | SN74LVC1G14DBVR<br>SOT-23-5<br>SCHMIT-TRIGGERED<br>INVERTER | U3                  | DIGI-KEY           | 296-11607-1-ND    |
| 4         | 8 PIN DIP TH-TH<br>CARRIER SOCKETED PIN                     | U7                  | MILL-MAX           | 614-93-308-31-007 |
| 5         | IDC 16X2 IDC16X2RASOC<br>SOCKET RA                          | J2                  | SAMTEC             | SSW-116-02-F-D-RA |
| 6         | IDC 20X2 IDC20X2RASOC<br>SOCKET RA                          | Ј3                  | SAMTEC             | SSW-120-02-G-D-RA |
| 7         | RJ45 8PIN CON_RJ45<br>RA                                    | J1                  | TYCO               | 1-1609214-1       |
| 8         | SMA SMA 50OHM<br>STRAIGHT<br>JACK RECEPTACLE SMA1           | P11                 | DIGI-KEY           | J500-ND           |

| Reference | Description                                           | Reference<br>Design     | Manufacturer    | Part<br>Number   |
|-----------|-------------------------------------------------------|-------------------------|-----------------|------------------|
| 9         | STRAIGHT HEADER.1X.1<br>20X2 HDR W/LATCH EJEC-<br>TOR | J4                      | АМР             | 499910-9         |
| 10        | 32-PIN CONN. NORM FLZ32<br>FLZ32                      | P8                      | JST             | 32FLZ-SM1-R-TB   |
| 11        | 51 1/8W 5% 1206                                       | R9                      | AVX             | CR1206-51R0JTR   |
| 12        | 0.00 100MW 5% 805                                     | R1                      | VISHAY          | CRCW0805 0.0 RT1 |
| 13        | 10K 0.5W 10% RES002<br>TRIM POTENTIOMETER             | R8                      | DIGI-KEY        | CT9W103-ND       |
| 14        | DIP6 SWT017                                           | SW1,<br>SW4             | DIG01           | CKN1364-ND       |
| 15        | DIP4 SWT018<br>4PIN-SMT-SWT                           | SW2,<br>SW3             | DIG01           | CKN1363-ND       |
| 16        | 0.05 45x2 CON018<br>HEADER                            | P1-3                    | SAMTEC          | TFC-145-32-F-D   |
| 17        | 1.2K 1/10W 5% 805                                     | R17,<br>R19-20          | DALE            | CRCW08051201FRT1 |
| 18        | 74LVTH16245MEA SSOP48<br>16-BIT TXRX- DONT USE<br>MTD | U1-2,<br>U10-11         | FAIRCHILD       | 74LVTH16245MEA   |
| 19        | 33 100MW 5% 805                                       | R10,<br>R13,<br>R18,R29 | AVX             | CR21-330JTR      |
| 20        | 22 1/10W 5% 805                                       | R3-4,<br>R26-27         | VISHAY/<br>Dale | CRCW0805220JRT1  |

| Reference | Description                                  | Reference<br>Design                                | Manufacturer | Part<br>Number   |
|-----------|----------------------------------------------|----------------------------------------------------|--------------|------------------|
| 21        | SN74LVC1G125 SOT23-5<br>SINGLE-3STATE-BUFFER | U5-6,U9,<br>U12,U14                                | TI           | SN74LVC1G125DBVR |
| 22        | 10uF 16V 10% B<br>TANT                       | CT1-5                                              | AVX          | TAJB106K016R     |
| 23        | IDC 2X1 IDC2X1<br>2X1 TIN                    | P7,P9-10,<br>P36-37                                | BERG         | 54101-T08-02     |
| 24        | 22 125MW 5% RNETX                            | RN1-8                                              | DIGI-KEY     | 744C083220JCT-ND |
| 25        | 10K 100MW 5% 805                             | R5-7,<br>R11-12,<br>R15-16,<br>R21-25,<br>R28, R30 | AVX          | CR21-103J-T      |
| 26        | 0.1uF 50V 10% 805<br>CERM                    | C1-10,<br>C12-26                                   | AVX          | 08055C104KAT     |















## I INDEX

| A                                                                | D                                                                                 |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| ADC (analog-to-digital converter) connecting, 1-1 interface, 1-1 | DAC (digital-to-analog converter) connecting, 1-2 interface, 1-2                  |
| ADC/mixed-signal HSC interface, 2-3                              | data                                                                              |
| architecture, EZ-Extender, 2-1                                   | converters, 1-2<br>directing, 1-2, 1-4, 1-5                                       |
| В                                                                | direction control switch (SW1), 2-4                                               |
| bidirectional driver, 2-1                                        | driver, 1-2                                                                       |
| bill of materials, A-1                                           | signals, 1-2, 2-1                                                                 |
| block diagram, EZ-Extender, 2-1                                  | transfer, 1-1                                                                     |
| breadboard capabilities, viii                                    | DATA_R bus, 2-3, 2-4                                                              |
| ,                                                                | DATA_B bus, 2-3 dimensions, ix                                                    |
| C                                                                | DIP switches, 2-4, 2-5, 2-7, 2-8                                                  |
| C                                                                | direction control switch (SW1), 2-4                                               |
| camera                                                           | direction control switch (3 w 1), 2-4                                             |
| evaluation boards, viii                                          |                                                                                   |
| interface, 2-3                                                   | E                                                                                 |
| see also OmniVision                                              | expansion interface, EZ-KIT Lite, vii                                             |
| clock                                                            | external clock disable jumper (P37), 2-10                                         |
| disconnect jumper (P10), 2-9                                     | EZ-Extender                                                                       |
| input signals, 2-5                                               | architecture, 2-1                                                                 |
| routing switch (SW2), 2-5 signals, 2-1, 2-3                      | features, viii                                                                    |
| compatible boards, 1-2                                           | г                                                                                 |
| conventions, manual, xvii                                        | F                                                                                 |
| customer support, x                                              | features, EZ-Extender, viii                                                       |
|                                                                  | FLZ-type connector, 1-4                                                           |
|                                                                  | frame sync signals, 1-4, 1-5, 2-1                                                 |
|                                                                  | FSYNC1 frame sync signal, 2-3, 2-4, 2-7<br>FSYNC1_LCD frame sync signal, 2-3, 2-8 |

## **INDEX**

| FSYNC2 frame sync signal, 2-3, 2-4, 2-7                        | N                                               |
|----------------------------------------------------------------|-------------------------------------------------|
| FSYNC2_LCD frame sync signal, 2-3, 2-8                         | notation conventions, xviii                     |
| G                                                              | 0                                               |
| general frame sync routing switch (SW3), 2-7                   | OmniVision OV6630AA camera, 2-9 see also camera |
| Н                                                              | oscillator, 2-3, 2-6                            |
| Help, online, xv<br>HSC (high-speed converter), viii, 1-1, 1-2 | socket (U10), 2-6                               |
|                                                                | P                                               |
| I                                                              | P10 (SMA connector clock disconnect) jumper,    |
| interfaces, 1-1                                                | 2-9<br>P36 (PPI data routing) jumper, 2-9       |
| ADC and mixed-signal HSC, 1-1 camera, 1-3                      | P37 (ext clock disable) jumper, 2-10            |
| DAC HSC, 1-2                                                   | P7 (MISO disconnect) jumper, 2-9                |
| LCD display, 1-4                                               | PF0 processor programmable flag, 2-4            |
| IO signals, 2-1                                                | PF2 programmable flag, 2-7, 2-8                 |
|                                                                | PF3 programmable flag, 2-7, 2-8<br>PPI, 1-1     |
| J                                                              | clocks, 1-1, 1-3, 1-4, 1-5                      |
| jumpers, 2-4, 2-9, 2-10                                        | clock sources, 2-6                              |
| Jumpero, 2 1, 2 7, 2 10                                        | data signals, 2-9                               |
| L                                                              | interface, viii                                 |
|                                                                | PPI0 bus, 2-3                                   |
| LCD                                                            | PPI0_CLK clock input signal, 2-5                |
| backlight inverter, 1-4                                        | PPI0_SYNC1 signal, 2-7, 2-8                     |
| display device, 1-4 frame sync routing switch (SW4), 2-8       | PPI0_SYNC2 signal, 2-7, 2-8                     |
| interface, 1-4, 2-3                                            | PPI1 bus, 2-3                                   |
| interface, 1-1, 2-3                                            | PPI1_CLK clock input signal, 2-5                |
| 14                                                             | PPI1_SYNC1 signal, 2-8                          |
| M                                                              | PPI1_SYNC2 signal, 2-8                          |
| MISO                                                           | PPI_CLK signal, 2-3                             |
| disconnect jumper (P7), 2-9<br>processor signal, 2-9           | programmable flags, 1-2                         |
| mixed-signal HSC                                               | R                                               |
| boards, 1-1                                                    | receivers, 1-2, 2-4                             |
| interface, 1-1                                                 | RJ45 connector, 1-1                             |
|                                                                | RX_CLK clock signal, 2-3                        |
|                                                                | _ 0 .                                           |

| S                                        | T                              |  |
|------------------------------------------|--------------------------------|--|
| SMA connector (P11), 2-3, 2-6, 2-9       | transmit                       |  |
| SO signal, 2-9                           | clock, 2-10                    |  |
| SPI                                      | mode, 2-1                      |  |
| connector (J1), 2-9                      | transmitters, 2-4              |  |
| signals, 1-1                             | TX_CLK clock signal, 2-3, 2-10 |  |
| surface mounted (SMT) footprints, viii   |                                |  |
| SW1 (direction control) switch, 2-4      | V                              |  |
| SW2 (clock routing) switch, 2-5          | •                              |  |
| SW3 (gen frame sync routing) switch, 2-7 | VisualDSP++                    |  |
| SW4 (LCD frame sync routing) switch, 2-8 | documentation, xvi             |  |
|                                          | online Help, xv                |  |