# **ADSP-BF561 EZ-KIT Lite® Evaluation System Manual**

Revision 3.1, January 2007

Part Number 82-000811-01

Analog Devices, Inc. One Technology Way Norwood, Mass. 02062-9106



## **Copyright Information**

©2007 Analog Devices, Inc., ALL RIGHTS RESERVED. This document may not be reproduced in any form without prior, express written consent from Analog Devices, Inc.

Printed in the USA.

## **Limited Warranty**

The EZ-KIT Lite evaluation system is warranted against defects in materials and workmanship for a period of one year from the date of purchase from Analog Devices or from an authorized dealer.

#### **Disclaimer**

Analog Devices, Inc. reserves the right to change this product without prior notice. Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under the patent rights of Analog Devices, Inc.

#### Trademark and Service Mark Notice

The Analog Devices icon bar and logo, VisualDSP++, the VisualDSP++ logo, Blackfin, the Blackfin logo, CROSSCORE, the CROSSCORE logo, EZ-KIT Lite, and EZ-Extender are registered trademarks of Analog Devices, Inc.

All other brand and product names are trademarks or service marks of their respective owners.

## **Regulatory Compliance**

The ADSP-BF561 EZ-KIT Lite evaluation system has been certified to comply with the essential requirements of the European EMC directive 89/336/EEC (inclusive 93/68/EEC) and, therefore, carries the "CE" mark.

The ADSP-BF561 EZ-KIT Lite evaluation system had been appended to Analog Devices Development Tools Technical Construction File referenced "DSPTOOLS1" dated December 21, 1997 and was awarded CE Certification by an appointed European Competent Body and is on file.



The EZ-KIT Lite evaluation system contains ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused EZ-KIT Lite boards in the protective shipping package.



### **PREFACE**

| Purpose of This Manual x                      | ii |
|-----------------------------------------------|----|
| Intended Audience xi                          | ii |
| Manual Contents xii                           | ii |
| What's New in This Manualxi                   | V  |
| Technical or Customer Supportxi               | V  |
| Supported Processorsx                         | V  |
| Product Informationx                          | V  |
| MyAnalog.comx                                 | V  |
| Processor Product Informationxv               | ⁄i |
| Related Documentsxv                           | ⁄i |
| Online Technical Documentationxv              | ii |
| Accessing Documentation From VisualDSP++ xvii | ii |
| Accessing Documentation From Windowsxvii      | ii |
| Accessing Documentation From Webxi            | X  |
| Printed Manualsxi                             | X  |
| VisualDSP++ Documentation Setxi               | X  |
| Hardware Tools Manualsx                       | X  |
| Processor Manualsx                            | x  |

| Notation Conventions x  USING ADSP-BF561 EZ-KIT LITE  Package Contents                                                                                                                                                                                                                                                                                                                                                                                                                                              | Data Sheets                      | xx          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------|
| Package Contents                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Notation Conventions             | xx          |
| Default Configuration 1 Installation and Session Startup 1 Evaluation License Restrictions 1 Evaluation License Restrictions 1 Memory Map 1 LEDs and Push Buttons 1 Audio Interface 1 Video Interface 1 Example Programs 1 Example Programs 1 Flash Programmer Utility 1 Background Telemetry Channel 1 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE System Architecture 2 External Bus Interface Unit 2 SPORT Audio Interface 2 Programmable Flags 2 Programmable Flags 2 Video Output (PPI1) 2 Video Output (PPI1) 2 | USING ADSP-BF561 EZ-KIT LITE     |             |
| Installation and Session Startup 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Package Contents                 | 1-2         |
| Evaluation License Restrictions 1-7 Memory Map 1-7 LEDs and Push Buttons 1-10 Audio Interface 1-11 Video Interface 1-12 Example Programs 1-13 Flash Programmer Utility 1-13 Background Telemetry Channel 1-14 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE System Architecture 2-7 External Bus Interface Unit 2-7 SPORT Audio Interface 2-7 SPI Interface 2-7 Programmable Flags 2-7 Programmable Flags 2-7 PI Interfaces 2-7 Video Output (PPI1) 2-7                                                                 | Default Configuration            | 1-3         |
| Memory Map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Installation and Session Startup | 1-5         |
| LEDs and Push Buttons 1-10 Audio Interface 1-11 Video Interface 1-12 Example Programs 1-12 Flash Programmer Utility 1-13 Background Telemetry Channel 1-14 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE System Architecture 2-2 External Bus Interface Unit 2-3 SPORT Audio Interface 2-3 SPI Interface 2-4 Programmable Flags 2-4 Programmable Flags 2-4 Video Output (PPI1) 2-5                                                                                                                                      | Evaluation License Restrictions  | 1-7         |
| Audio Interface 1-1 Video Interface 1-1 Example Programs 1-1 Flash Programmer Utility 1-1 Background Telemetry Channel 1-1 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE System Architecture 2-2 External Bus Interface Unit 2-3 SPORT Audio Interface 2-3 SPI Interface 2-4 Programmable Flags 2-4 PPI Interfaces 2-6 Video Output (PPI1) 2-7                                                                                                                                                                          | Memory Map                       | 1-7         |
| Video Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | LEDs and Push Buttons            | 1-10        |
| Example Programs 1-1: Flash Programmer Utility 1-1: Background Telemetry Channel 1-1: ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE  System Architecture 2-: External Bus Interface Unit 2-: SPORT Audio Interface 2-: SPI Interface 2-: Programmable Flags 2-: Programmable Flags 2-: Video Output (PPI1) 2-:                                                                                                                                                                                                          | Audio Interface                  | 1-11        |
| Flash Programmer Utility                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Video Interface                  | 1-12        |
| Background Telemetry Channel 1-14 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE  System Architecture 2-2  External Bus Interface Unit 2-3  SPORT Audio Interface 2-3  SPI Interface 2-4  Programmable Flags 2-4  PPI Interfaces 2-5  Video Output (PPI1) 2-7                                                                                                                                                                                                                                                            | Example Programs                 | 1-13        |
| ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE  System Architecture 2-  External Bus Interface Unit 2-  SPORT Audio Interface 2-  SPI Interface 2-  Programmable Flags 2-  PI Interfaces 2-  Video Output (PPI1) 2-  ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE  2-  External Bus Interface 2-  External Bus Interface 2-  SPORT Audio Interface 2-  Video Output (PPI1) 2-  ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE                                                                                                    | Flash Programmer Utility         | 1-13        |
| System Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Background Telemetry Channel     | 1-14        |
| External Bus Interface Unit 2 SPORT Audio Interface 2 SPI Interface 2 Programmable Flags 2 PPI Interfaces 2 Video Output (PPI1) 2                                                                                                                                                                                                                                                                                                                                                                                   | ADSP-BF561 EZ-KIT LITE HARDWARI  | E REFERENCE |
| SPORT Audio Interface 2-5 SPI Interface 2-5 Programmable Flags 2-4 PPI Interfaces 2-6 Video Output (PPI1) 2-7                                                                                                                                                                                                                                                                                                                                                                                                       | System Architecture              | 2-2         |
| SPI Interface 2-5 Programmable Flags 2-4 PPI Interfaces 2-6 Video Output (PPI1) 2-7                                                                                                                                                                                                                                                                                                                                                                                                                                 | External Bus Interface Unit      | 2-3         |
| Programmable Flags                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SPORT Audio Interface            | 2-3         |
| PPI Interfaces 2-0 Video Output (PPI1) 2-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SPI Interface                    | 2-3         |
| Video Output (PPI1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Programmable Flags               | 2-4         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | PPI Interfaces                   | 2-6         |
| Video Input (PPI0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Video Output (PPI1)              | 2-7         |
| - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Video Input (PPI0)               | 2-8         |

| UART Port                               | 2-8  |
|-----------------------------------------|------|
| Expansion Interface                     | 2-8  |
| JTAG Emulation Port                     | 2-9  |
| Jumper and DIP Switch Settings          | 2-10 |
| Video Configuration Switch (SW2)        | 2-10 |
| Boot Mode Switch (SW3)                  | 2-11 |
| Push Button Enable Switch (SW4)         | 2-12 |
| PPI Clock Select Switch (SW5)           | 2-13 |
| Test DIP Switches (SW10 and SW11)       | 2-13 |
| Audio Enable Switch (SW12)              | 2-13 |
| SPIS1/SPISS Select (SW13)               | 2-14 |
| Video Encoder Clock Select Jumper (JP1) | 2-14 |
| UART Loop Jumper (P1)                   | 2-14 |
| LEDs and Push Buttons                   | 2-15 |
| Reset Push Button (SW1)                 | 2-15 |
| Programmable Flag Push Buttons (SW6-9)  | 2-16 |
| Power LED (LED1)                        | 2-16 |
| Reset LED (LED2)                        | 2-16 |
| USB Monitor LED (ZLED3)                 | 2-17 |
| User LEDs (LED5–12, LED13–20)           | 2-17 |
| Connectors                              | 2-18 |
| Expansion Interface (J1-3)              | 2-19 |
| Audio (J4 and J5)                       | 2-19 |
| Video (J6)                              | 2-19 |

| Power (J7)                               |
|------------------------------------------|
| RS-232 (P2)                              |
| SPORT1 (P3)                              |
| SPI (P5)                                 |
| JTAG (ZP4)                               |
| ADSP-BF561 EZ-KIT LITE BILL OF MATERIALS |
| ADSP-BF561 EZ-KIT LITE SCHEMATIC         |
| Title Page B-1                           |
| Processor – External Memory Interface    |
| Processor – Programmable Flags, SPI      |
| Processor – PPI0 and PPI1 B-4            |
| Flash Memory and SDRAM B-5               |
| Audio Codec B-6                          |
| Audio Out                                |
| Audio In B-8                             |
| Audio Encoder (Video Out)                |
| Video Decoder (Video In)                 |
| Reset, Push Button Switches, UART B-11   |
| Extender Card Connectors                 |
| Power B-13                               |
| Decoupling Caps B-14                     |
| INDEX                                    |

# **PREFACE**

Thank you for purchasing the ADSP-BF561 EZ-KIT Lite<sup>®</sup>, Analog Devices, Inc. evaluation system for Blackfin<sup>®</sup> processors.

Blackfin processors support a media instruction set computing (MISC) architecture. This architecture is the natural merging of RISC, media functions, and digital signal processing (DSP) characteristics. Blackfin processors deliver signal-processing performance in a microprocessor-like environment.

The evaluation board is designed to be used in conjunction with the VisualDSP++® development environment to test the capabilities of ADSP-BF561 Blackfin processors. The VisualDSP++ development environment gives you the ability to perform advanced application code development and debug, such as:

- Create, compile, assemble, and link application programs written in C++, C, and ADSP-BF561 assembly
- Load, run, step, halt, and set breakpoints in application programs
- Read and write data and program memory
- Read and write core and peripheral registers
- Plot memory

Access to the ADSP-BF561 processor from a personal computer (PC) is achieved through a USB port or an optional JTAG emulator. The USB interface gives unrestricted access to the ADSP-BF561 processor and the evaluation board peripherals. Analog Devices JTAG emulators offer faster

communication between the host PC and target hardware. Analog Devices carries a wide range of in-circuit emulation products. To learn more about Analog Devices emulators and processor development tools, go to <a href="http://www.analog.com/dsp/tools/">http://www.analog.com/dsp/tools/</a>.

The ADSP-BF561 EZ-KIT Lite provides example programs to demonstrate the capabilities of the evaluation board.



The ADSP-BF561 EZ-KIT Lite installation is part of the VisualDSP++ installation. The EZ-KIT Lite is a licensed product that offers an unrestricted evaluation license for the first 90 days. For details about evaluation license restrictions after the 90 days, refer to "Evaluation License Restrictions" on page 1-7 and the VisualDSP++ Installation Quick Reference Card.

#### The board features:

- Analog Devices ADSP-BF561 Blackfin processor
  - 256-pin mini-BGA package
  - → 30 MHz CLKIN oscillator
- Synchronous dynamic random access memory (SDRAM)
  - ✓ 64 MB (16M x 16 bits x 2 chips)
- Flash memory
  - √ 8 MB (4M x 16 bits)
- Analog audio interface
  - → AD1836 A Analog Devices 96 kHz audio codec
  - 4 input RCA phono jacks (2 stereo channels)
  - ✓ 6 output RCA phono jacks (3 stereo channels)

- Analog video interface
  - → ADV7183A video decoder w/ 3 input RCA phono jacks
  - → ADV7179 video encoder w/ 3 output RCA phono jacks
- Universal asynchronous receiver/transmitter (UART)
  - → ADM3202 RS-232 line driver/receiver
  - → DB9 male connector
- LEDs
  - ✓ 20 LEDs: 1 power (green), 1 board reset (red), 1 USB (red), 16 general-purpose (amber), and 1 USB monitor (amber)
- Push buttons
  - 5 push buttons with debounce logic: 1 reset,
     4 programmable flags
- Expansion interface
  - PPIO, PPI1, SPI, EBIU, Timers11-0, UART, programmable flags, SPORTO, SPORT1
- Other features
  - JTAG ICE 14-pin header

The EZ-KIT Lite board holds 8 MB of flash memory, which can be used to store user-specific boot code, allowing the board to run as a stand-alone unit. The board also holds 512-Mb SDRAM, which can be used at runtime. For more information see "Memory Map" on page 1-7.

SPORTO interfaces with the AD1836A audio codec, facilitating creation of audio signal processing applications. SPORTO also attaches to an off-board connector to allow communication with other serial devices. For information about SPORTO, see "SPORT Audio Interface" on page 2-3.

#### **Purpose of This Manual**

The parallel peripheral interfaces (PPIs) of the processor connect to both a video encoder and video decoder, facilitating creation of video signal processing applications. For information on how the board utilizes the processor's PPIs, see "PPI Interfaces" on page 2-6.

The UART of the processor connects to an RS-232 line driver and a DB9 male connector, allowing you to interface with a PC or other serial device. For information about the UART, see "UART Port" on page 2-8.

Additionally, the EZ-KIT Lite board provides access to most of the processor's peripheral ports. Access is provided in the form of a three-connector expansion interface. For information about the expansion interface, see "Expansion Interface" on page 2-8.

# **Purpose of This Manual**

The ADSP-BF561 EZ-KIT Lite Evaluation System Manual provides instructions for installing the product hardware (board). The text describes the operation and configuration of the board components and provides guidelines for running your own code on the ADSP-BF561 EZ-KIT Lite. Finally, a schematic and a bill of materials are provided as a reference for future designs.

The product software installation is detailed in the *VisualDSP++ Installation Quick Reference Card*.

## Intended Audience

The primary audience for this manual is a programmer who is familiar with Analog Devices processors. This manual assumes that the audience has a working knowledge of the appropriate processor architecture and instruction set. Programmers who are unfamiliar with Analog Devices processors can use this manual but should supplement it with other texts

(such as the ADSP-BF561 Blackfin Processor Hardware Reference and Blackfin Processor Instruction Set Reference) that describe your target architecture.

Programmers who are unfamiliar with VisualDSP++ should refer to the VisualDSP++ online Help and user's or getting started guides. For the locations of these documents, see "Related Documents".

# **Manual Contents**

The manual consists of:

- Chapter 1, "Using ADSP-BF561 EZ-KIT Lite" on page 1-1
  Describes the EZ-KIT Lite functionality from a programmer's perspective and provides an easy-to-access memory map
- Chapter 2, "ADSP-BF561 EZ-KIT Lite Hardware Reference" on page 2-1 Provides information on the EZ-KIT Lite hardware components.
- Appendix A, "ADSP-BF561 EZ-KIT Lite Bill Of Materials" on page A-1 Provides a list of components used to manufacture the EZ-KIT Lite board.
- Appendix B, "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1 Provides the resources to allow EZ-KIT Lite board-level debugging or to use as a reference design.
- Appendix B now is part of the online Help. The PDF version of the ADSP-BF561 EZ-KIT Lite Evaluation System Manual is located in the Docs\EZ-KIT Lite Manuals folder on the installation CD. Alternatively, the schematics can be found on the Analog Devices Web site: www.analog.com/processors.

# What's New in This Manual

This edition of the ADSP-BF561 EZ-KIT Lite Evaluation System Manual documents ADSP-BF561 EZ-KIT Lite compliance with the RoHS and WEEE directives.

# Technical or Customer Support

You can reach Analog Devices, Inc. Customer Support in the following ways:

- Visit the Embedded Processing and DSP products Web site at http://www.analog.com/processors/technicalSupport
- E-mail tools questions to processor.tools.support@analog.com
- E-mail processor questions to processor.support@analog.com (World wide support) processor.europe@analog.com (Europe support) processor.china@analog.com (China support)
- Phone questions to 1-800-ANALOGD
- Contact your Analog Devices, Inc. local sales office or authorized distributor
- Send questions by mail to:

```
Analog Devices, Inc.
One Technology Way
P.O. Box 9106
Norwood, MA 02062-9106
USA
```

# **Supported Processors**

This EZ-KIT Lite evaluation system supports Analog Devices ADSP-BF561 Blackfin embedded processors.

## **Product Information**

You can obtain product information from the Analog Devices Web site, from the product CD-ROM, or from printed publications (manuals).

Analog Devices is online at www.analog.com. Our Web site provides information about a broad range of products—analog integrated circuits, amplifiers, converters, and digital signal processors.

## MyAnalog.com

MyAnalog.com is a free feature of the Analog Devices Web site that allows customization of a Web page to display only the latest information on products you are interested in. You can also choose to receive weekly e-mail notifications containing updates to the Web pages that meet your interests. MyAnalog.com provides access to books, application notes, data sheets, code examples, and more.

#### Registration:

Visit www.myanalog.com to sign up. Click **Register** to use MyAnalog.com. Registration takes about five minutes and serves as means for you to select the information you want to receive.

If you are already a registered user, just log on. Your user name is your e-mail address.

#### **Processor Product Information**

For information on embedded processors and DSPs, visit our Web site at www.analog.com/processors, which provides access to technical publications, data sheets, application notes, product overviews, and product announcements.

You may also obtain additional information about Analog Devices and its products in any of the following ways.

- E-mail questions or requests for information to processor.support@analog.com (World wide support) processor.europe@analog.com (Europe support) processor.china@analog.com (China support)
- Fax questions or requests for information to 1-781-461-3010 (North America) +49-89-76903-157 (Europe)

#### **Related Documents**

For information on product related development software, see the following publications.

Table 1. Related Processor Publications

| Title                                                            | Description                                                               |
|------------------------------------------------------------------|---------------------------------------------------------------------------|
| ADSP-BF561 Blackfin Embedded Symmetric Multi-Processor Datasheet | General functional description, pinout, and timing                        |
| ADSP-BF561 Blackfin Processor Hardware<br>Reference              | Description of internal processor architecture and all register functions |
| Blackfin Processor Instruction Set Reference                     | Description of all allowed processor assembly instructions                |

| Title                                                                    | Description                                                               |
|--------------------------------------------------------------------------|---------------------------------------------------------------------------|
| VisualDSP++ User's Guide                                                 | Description of VisualDSP++ features and usage                             |
| VisualDSP++ Assembler and Preprocessor<br>Manual                         | Description of the assembler function and commands                        |
| VisualDSP++ C/C++ Complier and<br>Library Manual for Blackfin Processors | Description of the complier function and commands for Blackfin processors |

mands

Table 2. Related VisualDSP++ Publications

VisualDSP++ Linker and Utilities Manual

VisualDSP++ Loader and Utilities Manual



If you plan to use the EZ-KIT Lite board in conjunction with a JTAG emulator, also refer to the documentation that accompanies the emulator.

Description of the linker function and commands

Description of the loader/splitter function and com-

All documentation is available online. Most documentation is available in printed form.

Visit the Technical Library Web site to access all processor and tools manuals and data sheets:

http://www.analog.com/processors/technicalSupport/technicalLibrary/.

#### Online Technical Documentation

Online documentation comprises the VisualDSP++ Help system, software tools manuals, hardware tools manuals, processor manuals, the Dinkum Abridged C++ library, and Flexible License Manager (FlexLM) network license manager software documentation. You can easily search across the entire VisualDSP++ documentation set for any topic of interest. For easy printing, supplementary .pdf files of most manuals are provided in the Docs folder on the VisualDSP++ installation CD.

#### **Product Information**

Each documentation file type is described as follows.

| File             | Description                                                                                                                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| .chm             | Help system files and manuals in Help format                                                                                                                                                |
| .htm or<br>.html | Dinkum Abridged C++ library and FlexLM network license manager software documentation. Viewing and printing the .html files requires a browser, such as Internet Explorer 5.01 (or higher). |
| .pdf             | VisualDSP++ and processor manuals in Portable Documentation Format (PDF). Viewing and printing the .pdf files requires a PDF reader, such as Adobe Acrobat Reader (4.0 or higher).          |

If documentation is not installed on your system as part of the software installation, you can add it from the VisualDSP++ CD at any time by running the Tools installation. Access the online documentation from the VisualDSP++ environment, Windows<sup>®</sup> Explorer, or the Analog Devices Web site.

#### Accessing Documentation From VisualDSP++

To view VisualDSP++ Help, click on the Help menu item or go to the Windows task bar and navigate to the VisualDSP++ documentation via the **Start** menu.

To view ADSP-BF561 EZ-KIT Lite Help, which is part of the VisualDSP++ Help system, use the **Contents** or **Search** tab of the Help window.

## **Accessing Documentation From Windows**

In addition to any shortcuts you may have constructed, there are many ways to open VisualDSP++ online Help or the supplementary documentation from Windows.

Help system files (.chm) are located in the Help folder, and .pdf files are located in the Docs folder of your VisualDSP++ installation CD-ROM. The Docs folder also contains the Dinkum Abridged C++ library and the FlexLM network license manager software documentation.

Your software installation kit includes online Help as part of the Windows interface. These help files provide information about VisualDSP++ and the ADSP-BF561 EZ-KIT Lite evaluation system.

#### **Accessing Documentation From Web**

Download manuals at the following Web site:

http://www.analog.com/processors/technicalSupport/technicalLibrary/.

Select a processor family and book title. Download archive (.zip) files, one for each manual. Use any archive management software, such as Win-Zip, to decompress downloaded files.

#### **Printed Manuals**

For general questions regarding literature ordering, call the Literature Center at 1-800-ANALOGD (1-800-262-5643) and follow the prompts.

#### VisualDSP++ Documentation Set

To purchase VisualDSP++ manuals, call 1-603-883-2430. The manuals may be purchased only as a kit.

If you do not have an account with Analog Devices, you are referred to Analog Devices distributors. For information on our distributors, log onto http://www.analog.com/salesdir/continent.asp.

#### **Notation Conventions**

#### **Hardware Tools Manuals**

To purchase EZ-KIT Lite and in-circuit emulator (ICE) manuals, call 1-603-883-2430. The manuals may be ordered by title or by product number located on the back cover of each manual.

#### **Processor Manuals**

Hardware reference and instruction set reference manuals may be ordered through the Literature Center at 1-800-ANALOGD (1-800-262-5643), or downloaded from the Analog Devices Web site. Manuals may be ordered by title or by product number located on the back cover of each manual.

#### **Data Sheets**

All data sheets (preliminary and production) may be downloaded from the Analog Devices Web site. Only production (final) data sheets (Rev. 0, A, B, C, and so on) can be obtained from the Literature Center at 1-800-ANALOGD (1-800-262-5643); they also can be downloaded from the Web site.

To have a data sheet faxed to you, call the Analog Devices Faxback System at 1-800-446-6212. Follow the prompts and a list of data sheet code numbers will be faxed to you. If the data sheet you want is not listed, check for it on the Web site.

## **Notation Conventions**

Text conventions used in this manual are identified and described as follows.



Additional conventions, which apply only to specific chapters, may appear throughout this document.

| Example                      | Description                                                                                                                                                                                                                                                                                                   |  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Close command<br>(File menu) | Titles in reference sections indicate the location of an item within the VisualDSP++ environment's menu system (for example, the Close command appears on the File menu).                                                                                                                                     |  |
| {this   that}                | Alternative required items in syntax descriptions appear within curly brackets and separated by vertical bars; read the example as this or that. One or the other is required.                                                                                                                                |  |
| [this   that]                | Optional items in syntax descriptions appear within brackets and separated by vertical bars; read the example as an optional this or that.                                                                                                                                                                    |  |
| [this,]                      | Optional item lists in syntax descriptions appear within brackets delimited by commas and terminated with an ellipse; read the example as an optional comma-separated list of this.                                                                                                                           |  |
| .SECTION                     | Commands, directives, keywords, and feature names are in text with letter gothic font.                                                                                                                                                                                                                        |  |
| filename                     | Non-keyword placeholders appear in text with italic style format.                                                                                                                                                                                                                                             |  |
| (i)                          | Note: For correct operation, A Note provides supplementary information on a related topic. In the online version of this book, the word Note appears instead of this symbol.                                                                                                                                  |  |
| ×                            | Caution: Incorrect device operation may result if  Caution: Device damage may result if  A Caution identifies conditions or inappropriate usage of the product that could lead to undesirable results or product damage. In the online version of this book, the word Caution appears instead of this symbol. |  |
| $\Diamond$                   | Warning: Injury to device users may result if A Warning identifies conditions or inappropriate usage of the product that could lead to conditions that are potentially hazardous for the devices users. In the online version of this book, the word Warning appears instead of this symbol.                  |  |



# 1 USING ADSP-BF561 EZ-KIT LITE

This chapter provides specific information to assist you with development of programs for the ADSP-BF561 EZ-KIT Lite evaluation system.

The information appears in the following sections.

- "Package Contents" on page 1-2
   Lists the items contained in your ADSP-BF561 EZ-KIT Lite package.
- "Default Configuration" on page 1-3 Shows the default configuration of the ADSP-BF561 EZ-KIT Lite.
- "Installation and Session Startup" on page 1-5
   Instructs how to start a new or open an existing
   ADSP-BF561EZ-KIT Lite session using VisualDSP++.
- "Evaluation License Restrictions" on page 1-7
   Describes the restrictions of the VisualDSP++ demo license shipped with the EZ-KIT Lite.
- "Memory Map" on page 1-7
  Defines the ADSP-BF561 EZ-KIT Lite's external memory map.
- "LEDs and Push Buttons" on page 1-10-Describes the board's LEDs and push buttons.
- "Audio Interface" on page 1-11
   Describes the board's audio interface.
- "Video Interface" on page 1-12
  Describes the board's video interface.

#### **Package Contents**

- "Example Programs" on page 1-13
   Provides information about the example programs included in the ADSP-BF561 EZ-KIT Lite evaluation system.
- "Flash Programmer Utility" on page 1-13
   Highlights the advantages of the Flash Programmer utility of VisualDSP++.
- "Background Telemetry Channel" on page 1-14
   Highlights the advantages of the Background Telemetry Channel feature of VisualDSP++.

For information on the graphical user interface, including the boot loading, target options, and other facilities of the EZ-KIT Lite system, refer to the online Help.

For more detailed information about programming the ADSP-BF561 Blackfin processor, see the documents referred to as "Related Documents".

# **Package Contents**

Your ADSP-BF561 EZ-KIT Lite evaluation system package contains the following items.

- ADSP-BF561 EZ-KIT Lite board
- VisualDSP++ Installation Quick Reference Card
- CD containing:
  - VisualDSP++ software
  - → ADSP-BF561 EZ-KIT Lite software
  - USB driver files

- Example programs
- → ADSP-BF561 EZ-KIT Lite Evaluation System Manual (this document)
- Universal 7V DC power supply
- USB 2.0 cable
- Registration card (please fill out and return)

If any item is missing, contact the vendor where you purchased your EZ-KIT Lite or contact Analog Devices, Inc.

# **Default Configuration**

The EZ-KIT Lite evaluation system contains ESD (electrostatic discharge) sensitive devices. Electrostatic charges readily accumulate on the human body and equipment and can discharge without detection. Permanent damage may occur on devices subjected to high-energy discharges. Proper ESD precautions are recommended to avoid performance degradation or loss of functionality. Store unused EZ-KIT Lite boards in the protective shipping package.



The ADSP-BF561 EZ-KIT Lite board is designed to run outside your personal computer as a stand-alone unit. You do not have to open your computer case.

When removing the EZ-KIT Lite board from the package, handle the board carefully to avoid the discharge of static electricity, which may damage some components. Figure 1-1 shows the default jumper settings, DIP switch, connector locations, and LEDs used in installation. Confirm that your board is set up in the default configuration before using the board.

# **Default Configuration**



Figure 1-1. EZ-KIT Lite Hardware Setup

# **Installation and Session Startup**



For correct operation, install the software and hardware in the order presented in the *VisualDSP++ Installation Quick Reference Card.* 

- 1. Verify that the yellow USB monitor LED (ZLED3, located near the USB connector) is lit. This signifies that the board is communicating properly with the host PC and is ready to run VisualDSP++.
- 2. If you are running VisualDSP++ for the first time, navigate to the VisualDSP++ environment via the **Start** -> **Programs** menu. The main window appears. Note that VisualDSP++ does not connect to any session. Skip the rest of this step to step 3.

If you have run VisualDSP++ previously, the last opened session appears on the screen. You can override the default behavior and force VisualDSP++ to start a new session by pressing and holding down the Ctrl key while starting VisualDSP++. Do not release the Ctrl key until the Session Wizard appears on the screen. Go to step 4.

- 3. To connect to a new EZ-KIT Lite session, start **Session Wizard** by selecting one of the following.
  - From the Session menu, New Session.
  - From the Session menu, Session List. Then click New Session from the Session List dialog box.
  - From the Session menu, Connect to Target. Then click New Session from the Session List dialog box.
- 4. The Select Processor page of the wizard appears on the screen. Ensure Blackfin is selected in Processor family. In Choose a target processor, select ADSP-BF561. Click Next.

#### **Installation and Session Startup**

- 5. The Select Connection Type page of the wizard appears on the screen. Select EZ-KIT Lite and click Next.
- 6. The **Select Platform** page of the wizard appears on the screen. In the Select your platform list, select ADSP-BF561 EZ-KIT Lite via Debug Agent. In Session name, highlight or specify the session name.

The session name can be a string of any length; although, the box displays approximately 32 characters. The session name can include space characters. If you do not specify a session name, VisualDSP++ creates a session name by combining the name of the selected platform with the selected processor. The only way to change a session name later is to delete the session and to open a new session.

#### Click Next.

7. The Finish page of the wizard appears on the screen. The page displays your selections. If you are satisfied, click Finish. If not, click Back to make changes.



To disconnect from a session, click the disconnect button or select Session -> Disconnect from Target.



To delete a session, select Session -> Session List. Select the session name from the list and click Delete. Click OK.

## **Evaluation License Restrictions**

The ADSP-BF561 EZ-KIT Lite installation is part of the VisualDSP++ installation. The EZ-KIT Lite is a licensed product that offers an unrestricted evaluation license for the first 90 days. Once the initial unrestricted 90-day evaluation license expires:

- VisualDSP++ allows a connection to the ADSP-BF561 EZ-KIT
   Lite via the USB Debug Agent interface only. Connections to simulators and emulation products are no longer allowed.
- The linker restricts a users program to 41 KB of internal memory for code space with no restrictions for data space.
- The EZ-KIT Lite hardware must be connected and powered up to use VisualDSP++ with a valid evaluation or permanent license.

Refer to the VisualDSP++ Installation Quick Reference Card for details.

# Memory Map

The EZ-KIT Lite board includes two types of external memory, 64-MB SDRAM and 8-MB flash. See the external memory map in Table 1-1. The complete configuration of the ADSP-BF561 processor internal SRAM is detailed in Figure 1-2.

Table 1-1. EZ-KIT Lite External Memory Map

| Start Address       | End Address | Description                                        |
|---------------------|-------------|----------------------------------------------------|
| 0x00000000          | 0x3FFFFF    | SDRAM bank 0; see "Memory Map" on page 1-7         |
| 0x20000000          | 0x207FFFF   | ASYNC memory bank 0; see "Memory Map" on page 1-7. |
| All other locations |             | Not used                                           |

|                                | CORE A MEMORY MAP                | CORE B MEMORY MAP               |  |
|--------------------------------|----------------------------------|---------------------------------|--|
| 0XFFFF FFFF ─►                 | CORE MMR REGISTERS               |                                 |  |
| 0XFFE0 0000 →                  |                                  | CORE MMR REGISTERS              |  |
| 0XFFC0 0000                    | SYSTEM MMR REGISTERS             |                                 |  |
| 0XFFB0 1000 ─►                 | RESERVED L1 SCRATCHPAD SRAM (4K) |                                 |  |
| 0XFFB0 0000 ─►                 | ` ,                              |                                 |  |
| 0XFFA1 4000 ─►                 | RESERVED                         |                                 |  |
| 0XFFA1 0000                    | L1 INSTRUCTION SRAM/CACHE (16K)  |                                 |  |
| 0XFFA0 4000 ─►                 | RESERVED                         |                                 |  |
| 0XFFA0 0000 ─►                 | L1 INSTRUCTION SRAM (16K)        | RESERVED                        |  |
| 0XFF90 8000                    | RESERVED                         |                                 |  |
| 0XFF90 4000                    | L1 DATA BANK B SRAM/CACHE (16K)  |                                 |  |
| 0XFF90 0000                    | L1 DATA BANK B SRAM (16K)        |                                 |  |
| 0XFF80 8000                    | RESERVED                         |                                 |  |
| 0XFF80 4000                    | L1 DATA BANK A SRAM/CACHE (16K)  |                                 |  |
| 0XFF80 0000                    | L1 DATA BANK A SRAM (16K)        |                                 |  |
| 0XFF70 1000                    |                                  |                                 |  |
| 0XFF70 0000                    |                                  | L1 SCRATCHPAD SRAM (4K)         |  |
| 0XFF61 4000                    |                                  | RESERVED                        |  |
| 0XFF61 0000                    |                                  | L1 INSTRUCTION SRAM/CACHE (16K) |  |
| 0XFF60 4000 →                  |                                  | RESERVED                        |  |
| 0XFF60 0000                    | RESERVED                         | L1 INSTRUCTION SRAM (16K)       |  |
| 0XFF50 8000                    |                                  | RESERVED                        |  |
| 0XFF50 4000 ->                 |                                  | L1 DATA BANK B SRAM/CACHE (16K) |  |
| 0XFF50 0000 ->                 |                                  | L1 DATA BANK B SRAM (16K)       |  |
| 0XFF40 8000 ->                 |                                  | RESERVED                        |  |
| 0XFF40 4000 ->                 |                                  | L1 DATA BANK A SRAM/CACHE (16K) |  |
| 0XFF40 4000 ->                 |                                  | L1 DATA BANK A SRAM (16K)       |  |
| 0XFF40 0000 ->                 | RESERVED                         |                                 |  |
|                                | L2 SRAM (128K)                   |                                 |  |
| 0XFEB0 0000 →<br>0XEF00 0800 → | RESERVED                         |                                 |  |
| UVELOO 0900 ——                 |                                  |                                 |  |

Figure 1-2. ADSP-BF561 Processor Internal Memory Map

The 8 MB of flash memory is organized as 4M x 16 bit and mapped into a ADSP-BF561 processor's ASYNC memory bank 0. The ~AMSO memory select signal connects to the output enable pin of the flash memory.

The 64 MB of SDRAM is organized as 16M x 32 bits wide. The processor's memory select pin ~SMS0 is configured for the SDRAM. Three SDRAM control registers must be initialized in order to access the SDRAM memory.

When in a VisualDSP++ EZ-KIT Lite session, you can configure the SDRAM registers automatically by selecting the Use XML reset values box on the Target Options dialog box, which is accessible through the

Settings pull-down menu. The EBIU\_SDGCTL, EBIU\_SDBCTL, and EBIU\_SDRRC register values have been set in the ADSP-BF561.xml file found in your VisualDSP\SYSTEM folder under the RegReset tag. These values can be changed to be more optimal depending on the SCLK frequency.

The values in Table 1-2 are set by default whenever bank 0 is accessed through the debugger (for example, when viewing memory windows or loading a program). The numbers are derived for maximum flexibility and work for a system clock frequency between 60 MHz and 133 MHz.

Table 1-2. EZ-KIT Lite Session SDRAM Default Settings

| Register    | Value      | Function                       |
|-------------|------------|--------------------------------|
| EBIU_SDGCTL | 0x0091998D | Calculated with SCLK = 133 MHz |
| EBIU_SDBCTL | 0x00000013 |                                |
| EBIU_SDRRC  | 0x000001CF | Calculated with SCLK = 120 MHz |

The EBIU\_SDGCTL register can be written once after the processor comes out of reset. Therefore, the user code should not re-initialize the register. Clearing the **Use XML reset values** checkbox allows manual configuration of the EBIU registers. For more information, see online Help.

Automatic configuration of the SDRAM is not optimized for a specific SCLK frequency. Table 1-3 shows the optimized configuration of the SDRAM registers using a 120 MHz SCLK. The frequency of 120 MHz is the maximum SCLK frequency when using a 600 MHz core frequency, the maximum frequency for the EZ-KIT Lite. Only the EBIU\_SDRRC register needs to be modified in the user code to achieve maximum performance.

Table 1-3. SDRAM Optimum Settings<sup>1</sup>

| Register    | Value      |
|-------------|------------|
| EBIU_SDGCTL | 0x0091998D |
| EBIU_SDBCTL | 0x00000013 |

#### LEDs and Push Buttons

Table 1-3. SDRAM Optimum Settings<sup>1</sup> (Cont'd)

| Register   | Value      |
|------------|------------|
| EBIU_SDRRC | 0x000003A0 |

<sup>1</sup> Calculated with SCLK = 120 MHz

For more information, see "External Bus Interface Unit" on page 2-3.



An example program is included in the EZ-KIT installation directory to demonstrate the SDRAM interface setup.

## **LEDs and Push Buttons**

The EZ-KIT Lite provides four push buttons and sixteen LEDs for general-purpose IO.

Sixteen LEDs, labeled LED5 through LED20, are controlled by the processor's programmable flags PF32 through PF47 (equivalent to PPI0\_D15-8 and PPI1\_D15-8). These LEDs are accessed through the FLAG 2 registers. First, the direction must be configured to output by setting the bits of the FI02\_DIR register to 1. Then the value of the LEDs are modified using one of the FI02\_FLAG\_D, FI02\_FLAG\_C, FI02\_FLAG\_S, or FI02\_FLAG\_T registers.

The four general-purpose push buttons are labeled SW6 through SW9. The buttons connect to the programmable flags PF8-5. A status of each individual button can be read through the FI00\_FLAG\_D register. A switch is being pressed-on when the corresponding bit of the register reads 1. When the switch is released, the bit reads 0. A connection between the push but-

ton and PF input is established through the SW4 DIP switch. For information on how to disconnect the switch from the programmable flag and use it for another objective, see "Push Button Enable Switch (SW4)".



An example program is included in the EZ-KIT installation directory to demonstrate the functionality of the LEDs and push buttons.

# **Audio Interface**

The AD1836A audio codec provides three channels of stereo audio output and two channels of multichannel 96 kHz input. The SPORTO interface of the processor links with the stereo audio data input and output pins of the AD1836A codec. The processor is capable of transferring data to the audio codec in time-division multiplexed (TDM) or two-wire serial interface (TWI) mode.

In TWI mode, the codec can operate at a 96 kHz sample rate but restricts the output to two channels. In TDM mode, the codec can operate at a maximum of 48 kHz sample rate but allows simultaneous use of all input and output channels. When using TWI mode, the TSCLKO and RSCLKO pins (as well as the TFSO and RFSO pins of the processor) must be tied together externally to the processor. This is accomplished with the SW4 DIP switch. See "Push Button Enable Switch (SW4)" on page 2-12 for more information.

The AD1836A audio codec's internal configuration registers are configured using the processor's PF4 programmable flag pin, used as the select for the audio device. For more information on how to configure the multichannel codec, download the codec datasheet from the Analog Devices Web site, www.analog.com.

#### Video Interface

The AD1836A codec reset is controlled by the processor's programmable flag PF15. When PF15 is 0, the reset is asserted. When PF15 is 1, the reset is de-asserted. Note that when PF15 is not driven (configured as input), the AD1836A reset is asserted due to the pull-down resistor. See "Programmable Flags" on page 2-4 for more information.



Example programs are included in the EZ-KIT installation directory to demonstrate the AD1836A codec operation.

## Video Interface

The board supports video input and output applications. The ADV7179 video encoder provides up to three output channels of analog video, while the ADV7183A video decoder provides up to three input channels of analog video. The video encoder connects to the parallel peripheral interface 1 (PPII), while the video decoder connects to the parallel peripheral interface 0, (PPIO). Each PPI interface has an individual clock that is configured by the SW5 switch settings. See "PPI Clock Select Switch (SW5)" on page 2-13 for more information.

Both the encoder and the decoder connect to the parallel peripheral interfaces (PPI input clock) of the processor. For additional information on the video interface hardware, refer to "PPI Interfaces" on page 2-6.

For the video interface to be operational, the following basic steps must be performed.

- 1. Configure the SW2 DIP switch as required by the application. Refer to "Video Configuration Switch (SW2)" on page 2-10 for details.
- 2. De-assert the video device's reset by setting high a corresponding programmable flag. PF14 controls the ADV7179 encoder's reset, while PF13 controls the ADV7183A decoder's reset.

- 3. If using the ADV7183A decoder:
  - Enable device by driving programmable flag output PF2 to 0.
  - Select PPIO clock; for details, refer to "PPI Clock Select Switch (SW5)" on page 2-13.
- 4. Program internal registers of the video device in use. Both video encoder and decoder use a two-wire serial interface to access internal registers. The PFO programmable flag functions as a serial clock (SCL), and PF1 functions as a serial data (SDAT).
- 5. Program the ADSP-BF561 processor's PPI interfaces (configuration registers, DMA, and so on).
- Example programs are included in the EZ-KIT installation directory to demonstrate the capabilities of the video interface.

# **Example Programs**

Example programs are provided with the ADSP-BF561 EZ-KIT Lite to demonstrate various capabilities of the evaluation board. These programs are installed with the EZ-KIT Lite software and can be found in the ...\Blackfin\Examples\ADSP-BF561 EZ-KIT Lite subdirectory of the VisualDSP++ installation directory. Please refer to the readme file provided with each example for more information.

# Flash Programmer Utility

The ADSP-BF561 EZ-KIT Lite evaluation system includes a Flash Programmer utility. The utility allows you to program the flash memory on the EZ-KIT Lite. The Flash Programmer is installed with VisualDSP++. Once the utility is installed, it is accessible from the **Tools** pull-down menu.

#### **Background Telemetry Channel**

The Flash Programmer driver is core-specific (core A) and must be loaded to the core A in order to operate correctly. The Flash Programmer relies on the user to set the correct core focus. To set up the correct core, select the core A in the multiprocessor window before opening the Flash Programmer interface.

For more information on the Flash Programmer utility, refer to the online Help.

# **Background Telemetry Channel**

The ADSP-BF561 USB debug agent supports the background telemetry channel (BTC), which facilitates data exchange between VisualDSP++ and the processor without interrupting processor execution.

The BTC allows to view a variable as it is updated or changed, all while the processor continues to execute. For increased performance of the BTC, including faster reading and writing, please check out our latest line of processor emulators at <a href="http://www.analog.com/processors/black-fin/evaluationDevelopment/crosscore/index.html">http://www.analog.com/processors/black-fin/evaluationDevelopment/crosscore/index.html</a>. For more information about the background telemetry channel, see the *Visu-alDSP++ User's Guide* or online Help.

# 2 ADSP-BF561 EZ-KIT LITE HARDWARE REFERENCE

This chapter describes the hardware design of the ADSP-BF561 EZ-KIT Lite board. The following topics are covered.

- "System Architecture" on page 2-2
   Describes the configuration of the ADSP-BF561 EZ-KIT Lite and explains how the board components interface with the processor.
- "Jumper and DIP Switch Settings" on page 2-10
   Shows the location and describes the function of the configuration jumpers and switches.
- "LEDs and Push Buttons" on page 2-15
  Shows the location and describes the function of the LEDs and push buttons.
- "Connectors" on page 2-18
  Shows the location and gives the part number for all of the connectors on the board. Also, the manufacturer and part number information is given for the mating parts.

# **System Architecture**

This section describes the processor's configuration on the EZ-KIT Lite board.



Figure 2-1. System Architecture

This EZ-KIT Lite has been designed to demonstrate the capabilities of the ADSP-BF561 Blackfin processor. The processor has an IO voltage of 3.3V. The core voltage and the core clock rate can be set on the fly by the processor. The input clock is 30 MHz.

#### **External Bus Interface Unit**

The external bus interface unit (EBIU) connects external memory to the ADSP-BF561 processor. It includes a 32-bit wide data bus, an address bus (A25-2), and a control bus. All of the 8-bit, 16-bit, and 32-bit accesses are supported. On the EZ-KIT Lite board, the EBI unit connects to the SDRAM and flash memory. For more information on using the external memory see "Memory Map" on page 1-7.

All of the address, data, and control signals are available externally via the expansion interface connectors (J1-3). The pinout of these connectors can be found in "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1.

#### **SPORT Audio Interface**

The SPORTO interface connects to the AD1836A audio codec and the expansion interface. The AD1836A codec uses both the primary and secondary data transmit and receive pins to input and output data from the audio input and outputs.

The SPORT1 interface connects to the SPORT connector (P3).

The pinout of the SPORT and expansion interface connectors can be found in "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1.

#### **SPI Interface**

The processor's serial peripheral interface (SPI) connects to the AD1836A audio codec and the expansion interface. The SPI connection to the AD1836A codec is used to access the control registers of the device. The PF4 flag of the processor acts as the device select for the SPI port.

The SPI signals are available on the expansion interface and on the SPI connector (P5). The pinout for the interface can be found in "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1.

# **Programmable Flags**

The processor has 48 programmable flag pins (PFs). Many of the flags are multi-functional and depend on the processor's setup. Table 2-1 shows how the programmable flag pins are used on the EZ-KIT Lite.

Table 2-1. Programmable Flag Connections

| Processor PF Pin | Processor Function    | EZ-KIT Lite Function                                                                                                                                              |
|------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PF0              | SPI select S, timer 0 | Serial clock for programming ADV7179 video encoder and ADV7183A video decoder.                                                                                    |
| PF1              | SPI select 1, timer 1 | Serial data for programming ADV7179 video encoder and ADV7183A video decoder.                                                                                     |
| PF2              | SPI select 2, timer 2 | ADV7183A video decoder's ~0E.                                                                                                                                     |
| PF3              | SPI select 3, timer 3 | ADV7183A FIELD pin. See "Video Configuration Switch (SW2)" on page 2-10.                                                                                          |
| PF4              | SPI select 4, timer 4 | AD1836A audio codec's SPI select.                                                                                                                                 |
| PF5              | SPI select 5, timer 5 | Push button (SW6). See "LEDs and Push Buttons" on page 1-10 and "Push Button Enable Switch (SW4)" on page 2-12 for information on how to disable the push button. |
| PF6              | SPI select 6, timer 6 | Push button (SW7). See "LEDs and Push Buttons" on page 1-10 and "Push Button Enable Switch (SW4)" on page 2-12 for information on how to disable the push button. |
| PF7              | SPI select 7, timer 7 | Push button (SW8). See "LEDs and Push Buttons" on page 1-10 and "Push Button Enable Switch (SW4)" on page 2-12 for information on how to disable the push button. |
| PF8              |                       | Push button (SW9). See "LEDs and Push Buttons" on page 1-10 and "Push Button Enable Switch (SW4)" on page 2-12 for information on how to disable the push button. |
| PF9-12           |                       | Not used                                                                                                                                                          |
| PF13             |                       | ADV7183A video decoder's reset                                                                                                                                    |

#### ADSP-BF561 EZ-KIT Lite Hardware Reference

Table 2-1. Programmable Flag Connections (Cont'd)

| Processor PF Pin | Processor Function | EZ-KIT Lite Function               |  |
|------------------|--------------------|------------------------------------|--|
| PF14             |                    | ADV7179 video encoder's reset      |  |
| PF15             |                    | AD1836 codec's reset               |  |
| PF16             |                    | SPORTO transmit frame sync pin     |  |
| PF17             |                    | SPORTO transmit data secondary pin |  |
| PF18             |                    | SPORTO transmit data primary pin   |  |
| PF19             |                    | SPORTO receive frame sync pin      |  |
| PF20             |                    | SPORTO receive data secondary pin  |  |
| PF21             |                    | SPORT1 transmit frame pin          |  |
| PF22             |                    | SPORT1 transmit data secondary pin |  |
| PF23             |                    | SPORT1 transmit data primary pin   |  |
| PF24             |                    | SPORT1 receive frame sync pin      |  |
| PF25             |                    | SPORT1 receive data secondary pin  |  |
| PF26             |                    | UART transmit pin                  |  |
| PF27             |                    | UART receive pin                   |  |
| PF28             |                    | SPORTO receive serial clock pin    |  |
| PF29             |                    | SPORTO transmit serial clock pin   |  |
| PF30             |                    | SPORT1 receive serial clock pin    |  |
| PF31             |                    | SPORT1 transmit serial clock pin   |  |
| PF39-32          | PPI1 data 15-8     | LED13-20                           |  |
| PF47-40          | PPIO data 15-8     | LED5-12                            |  |

#### **PPI Interfaces**

The ADSP-BF561 processor employs two independent parallel peripheral interfaces (PPIs), PPI0 and PPI1. Each PPI interface is a half-duplex, bi-directional bus consisting of 16 bits of data, a dedicated input clock, and synchronization signals. The ADSP-BF561 EZ-KIT Lite board utilizes the PPI interfaces for video input and video output.

The PPI0 interface is configured to input video data from the ADV7183A video decoder device: bits 7-0 connect to the video decoder's data outputs. The PPI1 interface is configured to output video data to the ADV7179 video encoder device: bits 7-0 connect to the video encoder's data inputs.

Each PPI interface has a dedicated clock input configured independently by the SW5 switch. The clock source can be one of the following: 27 MHz crystal oscillator, ADV7183A video decoder's clock output, or external clock from the expansion interface. See "PPI Clock Select Switch (SW5)" on page 2-13 for more information about the switch.

The SW2 switch provides a flexible connection between dedicated synchronization IOs (SYNC1 and SYNC2 of each PPI interface) and the encoder's and decoder's horizontal and vertical synchronization pins. See "Video Configuration Switch (SW2)" on page 2-10 for more information about the switch. For a detailed description of the ADSP-BF561 processor's PPI interfaces, refer to the ADSP-BF561 Blackfin Processor Hardware Reference.

Table 2-2 describes the PPI pins of the EZ-KIT Lite board.

| lab  | 10 1  | , ', | טט  | Connection | 0 |
|------|-------|------|-----|------------|---|
| 111) | 15. / | ·-/· | 1 1 | COHHECHOL  |   |

| Processor PPI Pin | Other Processor<br>Function | EZ-KIT Lite Function                                                                      |
|-------------------|-----------------------------|-------------------------------------------------------------------------------------------|
| PPIO bits 7-0     |                             | ADV7183A data outputs P15-8                                                               |
| PPI1 bits 7-0     |                             | ADV7179 data inputs P7-0                                                                  |
| PPIO SYNC1        | Timer 8                     | ADV7179 HSYNC. For more information, see "Video Configuration Switch (SW2)" on page 2-10. |

#### ADSP-BF561 EZ-KIT Lite Hardware Reference

Table 2-2. PPI Connections (Cont'd)

| Processor PPI Pin | Other Processor<br>Function | EZ-KIT Lite Function                                                                                                                               |
|-------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| PPIO SYNC2        | Timer 9                     | ADV7179 VSYNC. For more information, see "Video Configuration Switch (SW2)" on page 2-10.                                                          |
| PPIO clock        |                             | A choice of ADV7183A output clock, a local<br>27 MHz oscillator, or an external clock from<br>ADSP-BF533/BF561 EZ-KIT Extender <sup>®</sup> board. |
| PPI1 SYNC1        | Timer 10                    | ADV7183A HSYNC. For more information, see "Video Configuration Switch (SW2)" on page 2-10.                                                         |
| PPI1 SYNC2        | Timer 11                    | ADV7183A VSYNC. For more information, see "Video Configuration Switch (SW2)" on page 2-10.                                                         |
| PPI1 clock        |                             | A choice of ADV7183A output clock, a local<br>27 MHzoscillator, or an external clock from<br>ADSP-BF53x/BF561 Blackfin EZ-Extender.                |

#### Video Output (PPI1)

The PPI1 interface is configured as output and connects to the on-board video encoder device, ADV7179. The ADV7179 encoder generates three analog video channels on DAC A, DAC B, and DAC C. The PPI1 bits 7-0 connect to P7-0 of the encoder's pixel inputs. The encoder's input clock is fixed and comes from an on-board 27 MHz oscillator.

The encoder's synchronization signals, HSYNC and VSYNC, can be configured as inputs or outputs. Video blanking control signal is at level 1. The HSYNC and VSYNC signals can connect to SYNC1 and SYNC2 of the processor's PPI1 interface via the SW2 switch, as described in "Video Configuration Switch (SW2)" on page 2-10.

#### **System Architecture**

#### Video Input (PPIO)

The PPI0 interface is configured as input and connects to the on-board video decoder device, ADV7183A. The ADV7183A decoder receives three analog video channels on AIN1, AIN4, and AIN5 input. The decoder's pixel data outputs P15-8 drive the PPI0 inputs 8-0. The decoder's 27 MHz pixel clock output can be selected to drive any of the PPI clocks as shown in Table 2-7 on page 2-13.

Synchronization outputs of the decoder, HS/HACTIVE, VS/VACTIVE, and FIELD can connect to the processor's PPIO\_SYNC1, PPIO\_SYNC2, and PF3 flag via the SW2 DIP switch, as described in "Video Configuration Switch (SW2)" on page 2-10.

#### **UART Port**

The processor's universal asynchronous receiver/transmitter (UART) port connects to the ADM3202 RS-232 line driver as well as to the expansion interface. The RS-232 line driver is attached to the DB9 male connector, providing an interface to a personal computer and other serial devices.

# **Expansion Interface**

The expansion interface consists of the three 90-pin connectors, J1-3. Table 2-3 shows the interfaces each connector provides. For the exact pinout of the connectors, refer to "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1. The mechanical dimensions of the connectors can be obtained from Technical or Customer Support.

#### ADSP-BF561 EZ-KIT Lite Hardware Reference

Table 2-3. Connector Interfaces

| Connector | Interfaces                                                                                                |
|-----------|-----------------------------------------------------------------------------------------------------------|
| J1        | 5V, GND, address, data, PPIO 3-0, PF15-6, PF4                                                             |
| J2        | $3.3V,\mbox{GND},\mbox{SPI},\mbox{NMI},\mbox{PPIO}$ SYNC3-1, SPORTO, SPORT1, PF15-0, EBUI control signals |
| J3        | 5V, 3.3V, GND, UART, PPI1 15-0, reset, video control signals                                              |

Limits to the current and to the interface speed must be taken into consideration when using the expansion interface. The maximum current limit is dependent on the capabilities of the used regulator. Additional circuitry also can add extra loading to signals, decreasing their maximum effective speed.



Analog Devices does not support and is not responsible for the effects of additional circuitry.

#### **JTAG Emulation Port**

The JTAG emulation port allows an emulator to access internal and external memories of the processor through a 6-pin interface. The JTAG emulation port of the processor also connects to the USB debugging interface. When an emulator connects to the board at ZP4, the USB debugging interface is disabled. See "JTAG (ZP4)" on page 2-21 for more information about the JTAG connector.

To learn more about available emulators, contact Analog Devices (see "Product Information").

# **Jumper and DIP Switch Settings**

This section describes functionality of the jumpers and DIP switches. The jumper and DIP switch locations are shown in Figure 2-2.



Figure 2-2. DIP Switch Locations

# Video Configuration Switch (SW2)

The video configuration switch (SW2) determines how some video signals from the ADV7183A video decoder and ADV7179 video encoder are routed to the processor's PPIs. The switch also determines if the PF2 pin controls the ~0E signal of the ADV7183A video decoder outputs. See Table 2-4.

Table 2-4. Video Configuration Switch (SW2)

| Switch Position (Default) | Processor Signal | Video Signal |
|---------------------------|------------------|--------------|
| 1 (OFF)                   | PPI1 SYNC1       | ADV7179      |
| 2 (OFF)                   | PPIO SYNC1       | ADV7183A     |
| 3 (OFF)                   | PPI1 SYNC2       | ADV7183A     |
| 4 (OFF)                   | PPI1 SYNC2       | ADV7179      |
| 5 (OFF)                   | PF3 (FIELD)      | ADV7183A     |
| 6 (ON)                    | PF2              | ADV7183A     |

Positions 1 thorough 5 of SW2 determine how and if the SYNC1, SYNC2, and FIELD control signals of the PPI0 and PPI1 interfaces are routed to the processor's PPIs. In standard configuration of the encoder and decoder, this is not necessary because the processor is capable of reading the control information embedded in the data stream.

Position 6 of SW2 determines whether PF2 connects to the ~0E signal of the ADV7183A device. When the switch is 0FF, PF2 can be used for other operations, and the decoder output enable is held high with a pull-up resistor.

# **Boot Mode Switch (SW3)**

Positions 1 and 2 of the SW3 switch set the boot mode of the processor, as described in Table 2-5. Position 3 sets the processor's PLL on boot—when the position is ON, the PLL is in bypass.

Table 2-5. Boot Mode Select Switch (SW3)

| Position 1 BMODE0 | Position 2 BMODE1 | Boot Mode              |
|-------------------|-------------------|------------------------|
| ON                | ON                | Reserved               |
| OFF               | ON                | Flash memory (default) |

#### **Jumper and DIP Switch Settings**

Table 2-5. Boot Mode Select Switch (SW3) (Cont'd)

| Position 1 BMODE0 | Position 2 BMODE1 | Boot Mode       |
|-------------------|-------------------|-----------------|
| ON                | OFF               | 8-bit SPI PROM  |
| OFF               | OFF               | 16-bit SPI PROM |

# Push Button Enable Switch (SW4)

Positions 1 through 4 of the push button enable switch (SW4) allow to disconnect the drivers associated with the push buttons from the PF pins of the processor. Positions 5 and 6 connect the transmit and receive frame syncs and clocks of SPORTO. This is important when the AD1836A audio codec and the processor are communicating in two-wire interface (TWI) mode. Table 2-6 shows which PF is driven when the switch is ON.

Table 2-6. Push Button Enable Switch (SW4)

| Switch Position | Default Setting | Pin # | Signal (Side 1) | Pin # | Signal (Side 2) |
|-----------------|-----------------|-------|-----------------|-------|-----------------|
| 1               | ON              | 1     | SW6             | 12    | PF5             |
| 2               | ON              | 2     | SW7             | 11    | PF6             |
| 3               | ON              | 3     | SW8             | 10    | PF7             |
| 4               | ON              | 4     | SW9             | 9     | PF8             |
| 5               | OFF             | 5     | TFS0            | 8     | RFS0            |
| 6               | OFF             | 6     | RSCLKO          | 7     | TSCLK0          |

# PPI Clock Select Switch (SW5)

The SW5 switch controls a clock selection of the PPI interfaces as described in Table 2-7 and Table 2-8.

Table 2-7. PPICLK1 Clock Source Setup

| SW5 Position 1<br>PPI0_CKSEL0 | SW5 Position 2<br>PPI0_CKSEL1 | PPIxCLK1 Source             |
|-------------------------------|-------------------------------|-----------------------------|
| ON                            | ON                            | 27 MHz oscillator (default) |
| OFF                           | ON                            | ADV7183 clock out           |
| Х                             | OFF                           | Expansion interface         |

Table 2-8. PPICLK2 Clock Source Setup

| SW5 Position 3<br>PPI1_CKSEL0 | SW5 Position 4<br>PPI1_CKSEL1 | PPICLK2 Source              |
|-------------------------------|-------------------------------|-----------------------------|
| ON                            | ON                            | 27 MHz oscillator (default) |
| OFF                           | ON                            | ADV7183 clock out           |
| Χ                             | OFF                           | Expansion interface         |

# Test DIP Switches (SW10 and SW11)

Two DIP switches (SW10 and SW11) are located on the bottom of the board. The switches are used only for testing and should remain in the OFF position.

# Audio Enable Switch (SW12)

The audio enable switch (SW12) disconnects the audio signals from the processor. The default is all positions 0N.

#### **Jumper and DIP Switch Settings**

# SPIS1/SPISS Select (SW13)

The SPIS1/SPISS select switch (SW13) disconnects the SPIS1 and SPISS signals from the board, making them available on the SPI connector (P5). The default is the ON position.

# Video Encoder Clock Select Jumper (JP1)

The video encoder clock select jumper (JP1) determines the source of the ADV7179 video encoder's clock.

Table 2-9. Video Encoder Clock Select Jumper (JP1)

| JP1 Position | Mode                                                                                                                                          |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1 and 2      | Input clock for encoder is generated from 27 MHz oscillator (default)                                                                         |
| 2 and 3      | Input clock for encoder is generated from output clock of decoder. This is used when synchronizing the encoder and decoder clock is required. |

# **UART Loop Jumper (P1)**

The UART loop jumper (P1) is for looping the transmit and receive signals. The default is the OFF position.

#### LEDs and Push Buttons

This section describes functionality of the LEDs and push buttons. Figure 2-3 shows the locations of the LEDs and push buttons.



Figure 2-3. LED and Push Button Locations

# Reset Push Button (SW1)

The RESET push button resets all of the ICs on the board. One exception is the USB interface chip (U34). The chip is not being reset when the push button is pressed after the USB cable has been plugged in and communication with the PC has been initialized correctly. Once communication is initialized, the only way to reset the USB is by powering down the board.

# Programmable Flag Push Buttons (SW6-9)

Four push buttons, SW6-9, are provided for general-purpose user input. The buttons connect to the programmable flag pins of the processor (PF5-8). The push buttons are active high and, when pressed, send a high (1) to the processor. Refer to "LEDs and Push Buttons" on page 1-10 for more information on how to use PFs when programming the processor. The push button enable switch (SW4) is capable of disconnecting the push buttons from its associated PF (refer to "Push Button Enable Switch (SW4)" on page 2-12). The programmable flag pins and corresponding switches are shown in Table 2-10.

Table 2-10. Programmable Flag Switches

| Processor Programmable Flag Pin | Push Button Reference Designator |
|---------------------------------|----------------------------------|
| PF5                             | SW6                              |
| PF6                             | SW7                              |
| PF7                             | SW8                              |
| PF8                             | SW9                              |

#### Power LED (LED1)

When LED1 is lit (green), it indicates that power is being supplied to the board properly.

# Reset LED (LED2)

When LED2 is lit, it indicates that the master reset of all major ICs is active.

#### **USB Monitor LED (ZLED3)**

The USB monitor LED (ZLED3) indicates that USB communication has been initialized successfully and you can connect to the processor using a VisualDSP++ EZ-KIT Lite session. This takes approximately 15 seconds. If the LED does not light, try cycling power on the board and/or reinstalling the USB driver.



When VisualDSP++ is actively communicating with the EZ-KIT Lite target board, the LED can flicker, indicating communications handshake.

# User LEDs (LED5-12, LED13-20)

Sixteen LEDs connect to the processor's programmable flags. Eight LEDs labeled LED5 through LED12 are controlled by programmable flags PF40 through PF47 (equivalent to PPI0\_D15-8). Eight LEDs labeled LED13 through LED20 are controlled by programmable flags PF32 through PF39 (equivalent to PPI1\_D15-8). To learn how to use the LEDs, refer to "LEDs and Push Buttons" on page 1-10.

Table 2-11. User LEDs

| LED Reference Designator | Flag Port Name | LED Reference Designator | Flag Port Name |
|--------------------------|----------------|--------------------------|----------------|
| LED5                     | PB40           | LED13                    | PB32           |
| LED6                     | PB41           | LED14                    | PB33           |
| LED7                     | PB42           | LED15                    | PB34           |
| LED8                     | PB43           | LED16                    | PB35           |
| LED9                     | PB44           | LED17                    | PB36           |
| LED10                    | PB45           | LED18                    | PB37           |
| LED11                    | PB46           | LED19                    | PB38           |
| LED12                    | PB47           | LED20                    | PB39           |

# Connectors

This section describes the connector functionality and provides information about mating connectors. The connector locations are shown in Figure 2-4.



Figure 2-4. Connector Locations

# Expansion Interface (J1–3)

Three board-to-board connector footprints provide signals for most of the processor's peripheral interfaces. The connectors are located at the bottom of the board. For more information about the interface, see "Expansion Interface" on page 2-8. For the availability and pricing of the J1, J2, and J3 connectors, contact Samtec.

| Part Description                            | Manufacturer     | Part Number       |  |  |  |
|---------------------------------------------|------------------|-------------------|--|--|--|
| 90-position 0.05" spacing, SMT (J1, J2, J3) | SAMTEC           | SFC-145-T2-F-D-A  |  |  |  |
|                                             | Mating Connector |                   |  |  |  |
| 90-position 0.05" spacing (through hole)    | SAMTEC           | TFM-145-x1 series |  |  |  |
| 90-position 0.05" spacing (surface mount)   | SAMTEC           | TFM-145-x2 series |  |  |  |
| 90-position 0.05" spacing (low cost)        | SAMTEC           | TFC-145 series    |  |  |  |

# Audio (J4 and J5)

| Part Description                   | Manufacturer  | Part Number  |  |  |
|------------------------------------|---------------|--------------|--|--|
| 2x2 RCA jacks (J4)                 | SWITCHCRAFT   | PJRAS2X2S01X |  |  |
| 3x2 RCA jacks (J5)                 | SWITCHCRAFT   | PJRAS3X2S01X |  |  |
| Mating Connector                   |               |              |  |  |
| Two channel RCA interconnect cable | MONSTER CABLE | BI100-1M     |  |  |

# Video (J6)

| Part Description   | Manufacturer | Part Number  |
|--------------------|--------------|--------------|
| 3x2 RCA jacks (J6) | SWITCHCRAFT  | PJRAS3X2S01X |

# Power (J7)

The power connector provides all of the power necessary to operate the EZ-KIT Lite board.

| Part Description                               | Manufacturer | Part Number      |  |  |
|------------------------------------------------|--------------|------------------|--|--|
| 2.5 mm power jack (J7)                         | SWITCHCRAFT  | RAPC712X         |  |  |
| Mating Power Supply (shipped with EZ-KIT Lite) |              |                  |  |  |
| 7V power supply                                | CUI INC.     | DMS070214-P6P-SZ |  |  |

The power connector supplies DC power to the EZ-KIT Lite board.

# RS-232 (P2)

The RS-232 compatible connector is described in Table 2-12.

Table 2-12. RS-232 Connector

| Part Description            | Manufacturer    | Part Number |
|-----------------------------|-----------------|-------------|
| DB9, male, right angle (P2) | TYCO            | 5747250-4   |
|                             | Mating Assembly |             |
|                             | 8 7             |             |

# SPORT1 (P3)

The SPORT1 connector is linked to a 20-pin connector. The connector's pinout can be found in "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1.

#### ADSP-BF561 EZ-KIT Lite Hardware Reference

| Part Description  | Manufacturer | Part Number  |  |  |  |
|-------------------|--------------|--------------|--|--|--|
| IDC header        | FCI          | 68737-420HLF |  |  |  |
| Mating Connectors |              |              |  |  |  |
| IDC socket        | DIGI-KEY     | S4210-ND     |  |  |  |

# **SPI (P5)**

The SPI connector is linked to a 12-pin connector. The connector's pinout can be found in "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1.

| Part Description | Manufacturer | Part Number |  |  |  |
|------------------|--------------|-------------|--|--|--|
| IDC header       | SULLINS      | GEC06DAAN   |  |  |  |
| Mating Assembly  |              |             |  |  |  |
| IDC socket       | DIGI-KEY     | S4207-ND    |  |  |  |

# JTAG (ZP4)

The JTAG header is the connecting point for a JTAG in-circuit emulator pod. When an emulator connects to the JTAG header, the USB debug interface is disabled.



Pin 3 is missing to provide keying. Pin 3 in the mating connector should have a plug.



When using an emulator with the EZ-KIT Lite board, follow the connection instructions provided with the emulator.

# **Connectors**

# A ADSP-BF561 EZ-KIT LITE BILL OF MATERIALS

The bill of materials corresponds to "ADSP-BF561 EZ-KIT Lite Schematic" on page B-1. Please check the latest schematic on the Analog Devices Web site: http://www.analog.com/processors/blackfin/technicalLibrary/man-uals/index.html#Evaluation%20Kit%20Manuals.

| Ref. | Qty. | Description                   | Reference<br>Designator | Manufacturer        | Part Number                   |
|------|------|-------------------------------|-------------------------|---------------------|-------------------------------|
| 1    | 1    | 74LVC14A<br>SOIC14            | U47                     | TI                  | 74LVC14AD                     |
| 2    | 2    | IDT74FCT3244A<br>PY SSOP20    | U13,U30                 | IDT                 | IDT74FCT3244APYG              |
| 3    | 1    | 12.288MHZ<br>OSC003           | U16                     | DIGI-KEY            | SG-8002CA-PCC-ND<br>(12.288M) |
| 4    | 1    | NDS8434ASO-8                  | U29                     | FAIRCHILD           | NDS8434A                      |
| 5    | 2    | MT48LC16M16A<br>2TG-75 TSOP54 | U32-33                  | MICRON              | MT48LC16M16A2P-75             |
| 6    | 1    | 27MHZOSC003                   | U17                     | EPSON               | SG-8002CA MP                  |
| 7    | 2    | IDT2305-1DC<br>SOIC8          | U19-20                  | INTE-<br>GRATED SYS | ICS9112AM-16LFT               |
| 8    | 1    | SN74LVC1G32<br>SOT23-5        | U10                     | TI                  | SN74LVC1G32DBVR               |
| 9    | 1    | 30MHZOSC003                   | U14                     | EPSON               | SG-8002CA MP                  |
| 10   | 1    | BF561<br>M29W640D<br>"U27"    | U27                     | ST MICRO            | M29W640DT 90N6E               |

| Ref. | Qty. | Description                  | Reference<br>Designator    | Manufacturer      | Part Number             |
|------|------|------------------------------|----------------------------|-------------------|-------------------------|
| 11   | 1    | FDC658P<br>SOT23-6           | U28                        | FAIRCHILD         | FDC658P                 |
| 12   | 1    | ADM708SARZ<br>SOIC8          | U46                        | ANALOG<br>DEVICES | ADM708SARZ              |
| 13   | 1    | ADP3338AKCZ-<br>33 SOT-223   | VR3                        | ANALOG<br>DEVICES | ADP3338AKCZ-3.3-RL      |
| 14   | 1    | ADP3339AKCZ-5<br>SOT-223     | VR1                        | ANALOG<br>DEVICES | ADP3339AKCZ-5-R7        |
| 15   | 2    | ADP3336ARMZ<br>MSOP8         | VR2,VR4                    | ANALOG<br>DEVICES | ADP3336ARMZ-REEL        |
| 16   | 1    | 10MA<br>AD1580BRTZ<br>SOT23D | D1                         | ANALOG<br>DEVICES | AD1580BRTZ-REEL7        |
| 17   | 4    | ADG752BRTZ<br>SOT23-6        | U22-23,U25-26              | ANALOG<br>DEVICES | ADG752BRTZ-REEL         |
| 18   | 3    | AD8061ARTZ<br>SOT23-5        | U1-3                       | ANALOG<br>DEVICES | AD8061ARTZ-R2           |
| 19   | 1    | ADM3202ARNZ<br>SOIC16        | U21                        | ANALOG<br>DEVICES | ADM3202ARNZ             |
| 20   | 8    | AD8606ARZ<br>SOIC8           | U5-7,U9,U11-12,<br>U18,U24 | ANALOG<br>DEVICES | AD8606ARZ               |
| 21   | 1    | AD1836AASZ<br>MQFP52         | U15                        | ANALOG<br>DEVICES | AD1836AASZ              |
| 22   | 1    | ADSP-BF561SKB<br>CZ MBGA256  | U48                        | ANALOG<br>DEVICES | ADSPBF561SKBCZ6-<br>ENG |
| 23   | 1    | ADV7179KCPZ<br>LFCSP40       | U8                         | ANALOG<br>DEVICES | ADV7179KCPZ             |
| 24   | 1    | ADV7183BKSTZ<br>LQFP80       | U4                         | ANALOG<br>DEVICES | ADV7183BKSTZ            |
| 25   | 1    | ADP1864<br>SOT23-6           | VR5                        | ANALOG<br>DEVICES | ADP1864AUJZ-R7          |

| Ref. | Qty. | Description                 | Reference<br>Designator                                            | Manufacturer     | Part Number       |
|------|------|-----------------------------|--------------------------------------------------------------------|------------------|-------------------|
| 26   | 5    | RUBBERFOOT                  | M1-5                                                               | MOUSER           | 517-SJ-5018BK     |
| 27   | 1    | PWR<br>2.5MM_JACK<br>CON005 | J7                                                                 | SWITCH-<br>CRAFT | RAPC712X          |
| 28   | 1    | RCA 2X2<br>CON013           | J4                                                                 | SWITCH-<br>CRAFT | PJRAS2X2S01X      |
| 29   | 5    | MOMENTARY<br>SWT013         | SW1,SW6-9                                                          | PANASONIC        | EVQ-PAD04M        |
| 30   | 3    | .05 45X2<br>CON019          | J1-3                                                               | SAMTEC           | SFC-145-T2-F-D-A  |
| 31   | 3    | DIP6SWT017                  | SW2,SW4,SW10                                                       | CTS              | 218-6LPST         |
| 32   | 2    | RCA 3X2<br>CON024           | J5-6                                                               | SWITCH-<br>CRAFT | PJRAS3X2S01X      |
| 33   | 4    | DIP4SWT018                  | SW3,SW5,<br>SW11-12                                                | ITT              | TDA04HOSB1        |
| 34   | 1    | DIP2 SWT020                 | SW13                                                               | C&K              | CKN9064-ND        |
| 35   | 1    | IDC2X1IDC2X1                | P1                                                                 | FCI              | 90726-402HLF      |
| 36   | 1    | IDC3X1IDC3X1                | JP1                                                                | FCI              | 90726-403HLF      |
| 37   | 1    | IDC7X2IDC7X2                | ZP4                                                                | FCI              | 68737-414HLF      |
| 38   | 1    | IDC 10X2<br>IDC10X2         | Р3                                                                 | BURG-FCI         | 54102-T08-10LF    |
| 39   | 1    | DB99PINDB9M                 | P2                                                                 | TYCO             | 5747250-4         |
| 40   | 1    | IDC6X2IDC6X2                | P5                                                                 | FCI              | 68737-412HLF      |
| 41   | 1    | 5A RESETABLE<br>FUS005      | F1                                                                 | MOUSER           | 650-RGEF500       |
| 42   | 15   | 01/4W5%1206                 | R43-44,R55,R71,<br>R73,R82-84,R133,<br>R159,R163,R223-<br>225,R247 | KOA              | 0.0ECTRk7372BTTED |

| Ref. | Qty. | Description             | Reference<br>Designator                                                                                                                                                                                                                              | Manufacturer | Part Number    |
|------|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|
| 43   | 16   | YELLOW<br>LED001        | LED5-20                                                                                                                                                                                                                                              | PANASONIC    | LN1461C        |
| 44   | 12   | 330PF 50V 5%<br>0805    | C82,C84,C86,<br>C92-100                                                                                                                                                                                                                              | AVX          | 08055A331JAT   |
| 45   | 48   | 0.01UF 100V<br>10% 0805 | C3,C5,C28,C41,<br>C49,C69-70,C74-<br>75,C101,C112-<br>114,C127,C134,<br>C136-138,C140-<br>141,C146,C149-<br>150,C154,C156-<br>157,C165-166,<br>C168,C173-174,<br>C176,C181-182,<br>C185-188,C190,<br>C192-194,C200-<br>203,C249,C256                 | AVX          | 08051C103KAT2A |
| 46   | 8    | 0.22UF 25V 10%<br>0805  | C104,C106-108,<br>C125,C129,C143,<br>C162                                                                                                                                                                                                            | AVX          | 08053C224FAT   |
| 47   | 69   | 0.1UF 50V 10%<br>0805   | C1-2,C4,C12,C19-20,C22,C27,C29-30,C35,C37,C48,C51-52,C54-60,C65-66,C71,C73,C83,C85,C87-91,C102,C109-111,C115,C122-124,C126,C131-132,C135,C139,C145,C147-148,C151-152,C155,C158-159,C164,C167,C171-172,C175,C177-179,C183-184,C189,C191,C196,C198-199 | AVX          | 08055C104KAT   |

| Ref. | Qty. | Description           | Reference<br>Designator                                                                                                                                                                     | Manufacturer | Part Number      |
|------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------|
| 48   | 10   | 1000PF 50V 5%<br>0805 | C23,C25,C33,<br>C36,C38-40,C67-<br>68,C133                                                                                                                                                  | AVX          | 08055A102JAT2A   |
| 49   | 4    | 10UF16V10%C           | CT17-18,CT23-24                                                                                                                                                                             | AVX          | TAJC106K016R     |
| 50   | 44   | 10K 1/10W 5%<br>0805  | R2,R7,R11-12,<br>R14,R24,R42,R45-<br>47,R52,R57,R78,<br>R85,R87-88,R98,<br>R131,R143,R158,<br>R160-162,R167-<br>170,R174-177,<br>R181-183,R189-<br>190,R196,R229,<br>R239,R246,<br>R248-251 | VISHAY       | CRCW080510K0JNEA |
| 51   | 9    | 33 1/10W 5%<br>0805   | R39,R41,R59-61,<br>R165-166,R171-<br>172                                                                                                                                                    | VISHAY       | CRCW080533R0JNEA |
| 52   | 2    | 4.7K 1/10W 5%<br>0805 | R86,R90                                                                                                                                                                                     | VISHAY       | CRCW08054K70JNEA |
| 53   | 1    | 1M 1/10W 5%<br>0805   | R76                                                                                                                                                                                         | VISHAY       | CRCW08051M00JNEA |
| 54   | 1    | 1.5K 1/10W 5%<br>0805 | R1                                                                                                                                                                                          | VISHAY       | CRCW08051K50FKEA |
| 55   | 1    | 1.2K 1/8W 5%<br>1206  | R23                                                                                                                                                                                         | VISHAY       | CRCW12061K20JNEA |
| 56   | 6    | 49.9K 1/8W 1%<br>1206 | R108-113                                                                                                                                                                                    | VISHAY       | CRCW120649K9FKEA |
| 57   | 12   | 100PF 100V 5%<br>1206 | C6-11,C26,C34,<br>C61-63,C72                                                                                                                                                                | AVX          | 12061A101JAT2A   |
| 58   | 1    | 2.2UF35V10%B          | CT20                                                                                                                                                                                        | AVX          | TAJB225K035R     |
| 59   | 6    | 10UF16V10%B           | CT1-4,CT15-16                                                                                                                                                                               | AVX          | TAJB106K016R     |

| Ref. | Qty. | Description              | Reference<br>Designator                                     | Manufacturer | Part Number      |
|------|------|--------------------------|-------------------------------------------------------------|--------------|------------------|
| 60   | 4    | 100 1/10W 5%<br>0805     | R242-245                                                    | VISHAY       | CRCW0805100RJNEA |
| 61   | 6    | 220PF 50V 10%<br>1206    | C13-18                                                      | AVX          | 12061A221JAT2A   |
| 62   | 4    | 600 100MHZ<br>200MA 0603 | FER18-21                                                    | DIGI-KEY     | 490-1014-2-ND    |
| 63   | 1    | 2A S2A<br>DO-214AA       | D7                                                          | VISHAY       | S2A-E3           |
| 64   | 12   | 600 100MHZ<br>500MA 1206 | FER2-4,FER6,<br>FER8-12,<br>FER14-16                        | STEWARD      | HZ1206B601R-10   |
| 65   | 4    | 237.0 1/8W 1%<br>1206    | R25-26,R53-54                                               | VISHAY       | CRCW1206237RFKEA |
| 66   | 4    | 750.0K 1/8W 1%<br>1206   | R132,R156,R164,<br>R173                                     | VISHAY       | CRCW1206750KFKEA |
| 67   | 16   | 5.76K 1/8W 1%<br>1206    | R8,R15-16,R40,<br>R49-50,R58,R62-<br>64,R69-70,R121-<br>124 | VISHAY       | CRCW12065K76FKEA |
| 68   | 6    | 11.0K 1/8W 1%<br>1206    | R144-149                                                    | VISHAY       | CRCW120611K0FKEA |
| 69   | 8    | 120PF 50V 5%<br>1206     | C103,C105,C128,<br>C130,C142,C144,<br>C161,C163             | AVX          | 12065A121JAT2A   |
| 70   | 12   | 751/8W5%1206             | R4-6,R100-102,R1<br>04-105,R107,<br>R114,R134-135           | VISHAY       | CRCW120675R0JNEA |
| 71   | 1    | 68UF 6.3V<br>20% D       | CT22                                                        | AVX          | TAJD686K016R     |
| 72   | 6    | 680PF 50V 1%<br>0805     | C116-121                                                    | AVX          | 08055A681FAT2A   |

| Ref. | Qty. | Description              | Reference<br>Designator                 | Manufacturer | Part Number        |
|------|------|--------------------------|-----------------------------------------|--------------|--------------------|
| 73   | 5    | 10UF 25V<br>+80-20% 1210 | C31,C47,C50,C19<br>5,C197               | PANASONIC    | ECJ4YF1E106Z       |
| 74   | 6    | 2.74K 1/8W 1%<br>1206    | R150-155                                | VISHAY       | CRCW12062K74FKEA   |
| 75   | 12   | 5.49K 1/8W 1%<br>1206    | R17-22,R27,R30-<br>31,R34-35,R38        | VISHAY       | CRCW12065K49FKEA   |
| 76   | 6    | 3.32K 1/8W 1%<br>1206    | R137-142                                | VISHAY       | CRCW12063K32FKEA   |
| 77   | 6    | 1.65K 1/8W 1%<br>1206    | R28-29,R32-33,<br>R36-37                | VISHAY       | CRCW12061K65FKEA   |
| 78   | 10   | 10UF 16V 20%<br>CAP002   | CT5-14                                  | PANASONIC    | EEE1CA100SR        |
| 79   | 1    | 53.6K 1/10W 1%<br>0805   | R75                                     | VISHAY       | CRCW080553K6FKEA   |
| 80   | 1    | 10UH 20%<br>IND001       | L11                                     | TDK          | 445-2014-1-ND      |
| 81   | 7    | 01/10W5%0805             | R66,R77,R99,<br>R103,R106,R178,<br>R192 | VISHAY       | CRCW08050000Z0EA   |
| 82   | 1    | 190 100MHZ 5A<br>FER002  | FER22                                   | MURATA       | DLW5BSN191SQ2      |
| 83   | 4    | 22 1/10W 5%<br>0805      | R67-68,R187-188                         | VISHAY       | CRCW080522R0JNEA   |
| 84   | 6    | 0.68UH 10%<br>0805       | L1-4,L6,L8                              | MURATA       | LQM21NNR68K10D     |
| 85   | 1    | .082UF 50V 5%<br>0805    | C64                                     | AVX          | 08055C823JAT2A     |
| 86   | 1    | 1A ZHCS1000<br>SOT23-312 | D5                                      | ZETEX        | ZHCS1000TA pb-free |
| 87   | 3    | 2.2UH10%0805             | L5,L7,L9                                | DIGI-KEY     | 490-1119-2-ND      |

| Ref. | Qty. | Description             | Reference<br>Designator | Manufacturer | Part Number      |
|------|------|-------------------------|-------------------------|--------------|------------------|
| 88   | 5    | 1UF 10V 10%<br>0805     | C21,C24,C32,<br>C44-45  | AVX          | 0805ZC105KAT2A   |
| 89   | 1    | 47UF16V10%D             | CT19                    | DIGI-KEY     | 478-1788-2-ND    |
| 90   | 1    | 76.8K 1/10W 1%<br>1206  | R48                     | VISHAY       | CRCW120676K8FKEA |
| 91   | 1    | 147.0K 1/10W<br>1% 1206 | R56                     | VISHAY       | CRCW1206147KFKEA |
| 92   | 10   | 10 62.5MW 5%<br>RNS006  | RN1,RN4-12              | PANASONIC    | EXB-38V100JV     |
| 93   | 1    | 68PF 50V 5%<br>0603     | C160                    | AVX          | 06035A680JAT2A   |
| 94   | 1    | 470PF 50V 5%<br>0603    | C153                    | AVX          | 06033A471JAT2A   |
| 95   | 1    | 01/10W5%0603            | R74                     | PHYCOMP      | 232270296001L    |
| 96   | 1    | 24.9K 1/10W 1%<br>0603  | R72                     | DIGI-KEY     | 311-24.9KHTR-ND  |
| 97   | 1    | 0.027 1/2W 1%<br>1206   | R79                     | SUSUMA       | RL1632T-R027-F-N |
| 98   | 1    | 10UF 16V 10%<br>1210    | C169                    | AVX          | 1210YD106KAT2A   |
| 99   | 1    | 680 1/8W 5%<br>1206     | R119                    | VISHAY       | CRCW1206680RFNEA |
| 100  | 1    | 150.0 1/8W 1%<br>1206   | R3                      | VISHAY       | CRCW1206150RFKEA |
| 101  | 1    | GREENLED001             | LED1                    | PANASONIC    | LN1361CTR        |
| 102  | 1    | RED LED001              | LED2                    | PANASONIC    | LN1261CTR        |
| 103  | 2    | 1000PF 50V 5%<br>1206   | C43,C46                 | AVX          | 12065A102JAT2A   |
| 104  | 6    | 2200PF 50V 5%<br>1206   | C76-81                  | AVX          | 12065A222JAT050  |

| Ref. | Qty. | Description             | Reference<br>Designator    | Manufacturer | Part Number      |
|------|------|-------------------------|----------------------------|--------------|------------------|
| 105  | 6    | 1K1/8W5%1206            | R10,R115-118,<br>R136      | VISHAY       | CRCW12061K00FNEA |
| 106  | 2    | 100K 1/8W 5%<br>1206    | R9,R13                     | VISHAY       | CRCW1206100KFKEA |
| 107  | 17   | 270 1/8W 5%<br>1206     | R120,R213-220,<br>R230-237 | VISHAY       | CRCW1206270RJNEA |
| 108  | 6    | 604.0 1/8W 1%<br>1206   | R125-130                   | PANASONIC    | ERJ-8ENF6040V    |
| 109  | 4    | 1UF 20V 20% A           | CT25-28                    | AVX          | TAJA105K020R     |
| 110  | 1    | 255.0K 1/10W<br>1% 0603 | R89                        | VISHAY       | CRCW06032553FK   |
| 111  | 1    | 80.6K 1/10W 1%<br>0603  | R80                        | DIGI-KEY     | 311-80.6KHRCT-ND |
| 112  | 1    | 6.8UH 25%<br>IND009     | L10                        | DIGI-KEY     | 308-1328-1-ND    |
| 113  | 1    | 4A SSB43L<br>DO-214AA   | D4                         | VISHAY       | SSB43L           |
| 114  | 2    | 5A MBRS540T3G<br>SMC    | D2-3                       | ON SEMI      | MBRS540T3G       |





























## I INDEX

| A                                           | В                                          |
|---------------------------------------------|--------------------------------------------|
| A25-2 address bus pins, 2-3                 | background telemetry channel (BTC), 1-14   |
| AD1836A audio codecs, 1-11, 2-3, 2-4, 2-12  | bill of materials, A-1                     |
| ADV7179 video encoders                      | BMODE1-0 (boot mode select) pins, 2-11     |
| video interface, 1-12                       | board schematic, B-1                       |
| clock select jumper (JP1), 2-14             | boot mode select switch (SW3), 2-11        |
| configuration switch (SW2), 2-10            |                                            |
| PPI1 interface, 2-6, 2-7                    | C                                          |
| programmable flags, 2-4                     | _                                          |
| reset, 1-12                                 | clock select switch, of PPIs (SW5), 2-13   |
| ADV7183A video decoders                     | codecs, See AD1836A                        |
| video interface, 1-12                       | configuration, of this EZ-KIT Lite, 1-3    |
| clock select switch (SW5), 2-13             | connectors diagram of locations, 2-18      |
| configuration switch (SW2), 2-10            | DB9 (UART), xii, 2-8                       |
| PPI0 interface, 2-6, 2-8                    | J1-3 (expansion), 2-9, 2-19                |
| programmable flags, 2-4                     | J4-5 (audio), 2-19                         |
| reset, 1-12                                 | J6 (video), 2-19                           |
| AIN1/4/5 analog video channels, 2-8         | J7 (power), 2-20                           |
| -AMS0 memory select pins, 1-8               | P2 (RS-232), xi, 2-20                      |
| analog                                      | P3 (SPORT1), 2-3, 2-20                     |
| audio interface, See SPORT0                 | P5 (SPI), 2-3, 2-14, 2-21                  |
| video interface, <i>See</i> video interface | P9 (SPORT0), 2-20                          |
| architecture, of this EZ-KIT Lite, 2-2      | ZP4 (JTAG), 2-21                           |
| ASYNC (asynchronous memory control) banks,  | contents, of this EZ-KIT Lite package, 1-2 |
| 1-7<br>audio                                | core                                       |
| codecs, See AD1836A                         | clock rate, 2-2                            |
| connectors (J4-5), 2-19                     | frequency, 1-9                             |
| enable switch (SW12), 2-13                  | voltage, 2-2                               |
| interface, See SPORT                        | customer support, xiv                      |
| michaec, off of OICI                        | * *                                        |

## **INDEX**

| D                                                                                                                                                                                                                                                                                                                                                            | G                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DAC A/B/C analog audio channels, 2-7<br>DB9 (UART) connector, xii, 2-8, 2-20<br>default configuration, of this EZ-KIT Lite, 1-3                                                                                                                                                                                                                              | general-purpose IO pins, 1-10, 2-4, 2-12, 2-16 GND signals, 2-9                                                                                                                                                                                                                                                                   |
| DIP switches diagram of locations, 1-3, 2-10 SW10-11 (test), 2-13 SW2 (video config), 1-12, 2-8 SW4 (push button enable), 1-11, 2-12, 2-16                                                                                                                                                                                                                   | H Help, online, xix HSYNC signals, 2-6, 2-7  I                                                                                                                                                                                                                                                                                    |
| E EBIU address bus (A25-2) pins, 2-3 control signals, 2-3, 2-9 EBIU_SDBCTL register, 1-9 EBIU_SDRRC register, 1-9 EBIU_SDRRC register, 1-9, 1-10 example programs, 1-13 expansion interface, 2-3, 2-8, 2-19 external bus interface unit, <i>See</i> EBIU external memory  See also flash memory, SDRAM map of, 1-7 via JTAG, 2-9 EZ-KIT Extender boards, 2-7 | input clocks, 1-12, 2-2, 2-6, 2-7 installation, of this EZ-KIT Lite, 1-5 interfaces, <i>See</i> video, SPORT0, SPI, expansion internal memory <i>See also</i> SRAM map of the processor, 1-8 IO voltage, 2-2  J JTAG connector (ZP4), 2-9, 2-21 emulation port, 2-9 jumpers JP1 (ADV7179 clock select), 2-14 P1 (UART loop), 2-14 |
| F features, of this EZ-KIT Lite, x FIELD (ADV7183A) control signal, 2-4, 2-8, 2-11 FIO0_FLAG_D registers, 1-10 FIO2_DIR register, 1-10 FIO2_FLAG_C/D/S/T registers, 1-10 flag pins, See programmable flags (PFs) flash memory, 2-3, 2-11 ports (PB47-32), 2-17 frequency, 1-9                                                                                | L LEDs diagram of locations, 1-3, 2-15 LED13-20 (PF39-32), 1-10, 2-5, 2-17 LED1 (power), 2-16 LED2 (chip reset), 2-16 LED5-12 (PF47-40), 1-10, 2-5, 2-17 ZLED3 (USB monitor), 1-5, 2-17 license restrictions, 1-7  M Media Instruction Set Computing (MISC), ix                                                                   |

| memory                                            | PPI clock select switch (SW5), 1-12, 2-13    |  |  |
|---------------------------------------------------|----------------------------------------------|--|--|
| map, of this EZ-KIT Lite, 1-7                     | PPIxCLK signals, 2-13                        |  |  |
| select pins, See -AMS2-0, -SMS0                   | programmable flags (PFs)                     |  |  |
|                                                   | connections, 2-4                             |  |  |
| N                                                 | PF0 (video serial clock), 1-13, 2-4          |  |  |
|                                                   | PF1 (video serial data), 1-13, 2-4           |  |  |
| notation conventions, xx                          | PF2 (DV7183A enable), 1-13, 2-4, 2-10, 2-11  |  |  |
| 0                                                 | PF3 (ADV7183A field pin), 2-4, 2-8, 2-11     |  |  |
|                                                   | PF4 (AD1836A SPI select), 1-11, 2-3, 2-4     |  |  |
| -OE (ADV7183A) signal, 2-4, 2-10                  | PF13 (ADV7183A reset), 1-12, 2-4             |  |  |
| oscillators, 2-7, 2-13                            | PF14 (ADV7179 reset), 1-12, 2-5              |  |  |
|                                                   | PF15 (AD1836A reset), 1-12, 2-5              |  |  |
| P                                                 | PF16-20 (SPORT0), 2-5                        |  |  |
| P3 (SPORT0) connector, 2-3                        | PF21-25 (SPORT1), 2-5                        |  |  |
| package contents, 1-2                             | PF26-27 (UART), 2-5                          |  |  |
| parallel peripheral interfaces (PPIs), 1-13, 2-6, | PF28-29 (SPORT0 serial clock), 2-5           |  |  |
| 2-10, 2-19                                        | PF30-31 (SPORT1 serial clock), 2-5           |  |  |
| See also PPI0, PPI1                               | PF39-32 (LED13-20), 2-5                      |  |  |
| PB47-32 flash ports, 2-17                         | PF47-40 (LED5-12), 1-10, 2-5                 |  |  |
| power                                             | PF5-8 (general-purpose IO), 1-10, 2-4, 2-12, |  |  |
| connector (J7), 2-20                              | 2-16                                         |  |  |
| LED (LED1), 2-16                                  | pull-down resistors, 1-12                    |  |  |
| PPI0_D15-8 bits, 1-10, 2-5                        | pull-up resistors, 2-11                      |  |  |
| PPI0 interface                                    | push buttons                                 |  |  |
| to ADV7183A decoder, 1-12, 2-8                    | See also switches by name (SWx), 1-10        |  |  |
| clock select pin, 2-7, 2-8                        | diagram of locations, 2-15                   |  |  |
| D15-8 bits, 2-17                                  | enable switch (SW4), 2-12                    |  |  |
| D7-0 bits, 2-6                                    |                                              |  |  |
| SYNC2-1 signals, 2-6, 2-8, 2-11                   | R                                            |  |  |
| PPI0_SYNC2-1 synchronization signals, 2-8,        | RCA jacks, x, 2-19                           |  |  |
| 2-11                                              | registration, of this product, 1-3           |  |  |
| PPI1_D15-8 bits, 1-10, 2-5                        | reset                                        |  |  |
| PPI1 interface                                    | audio codec, 1-12                            |  |  |
| to ADV7179 video encoder, 1-12, 2-7               | LED (LED2), 2-16                             |  |  |
| clock select pin, 2-7                             | processor, 1-9                               |  |  |
| D15-8 bits, 2-17                                  | push buttons switch (SW1), 2-15              |  |  |
| D7-0 bits, 2-6, 2-7                               | USB interface, 2-15                          |  |  |
| HSYNC signals, 2-7                                | video encoder/decoder, 1-12, 2-4             |  |  |
| SYNC2-1 signals, 2-7, 2-11                        | restrictions, of the license, 1-7            |  |  |
|                                                   |                                              |  |  |

## **INDEX**

| RFS0 signal, 1-11, 2-12                            | SPORT1                                         |
|----------------------------------------------------|------------------------------------------------|
| RS-232 connector (P2), xi, 2-8, 2-20               | receive data secondary pin (PF25), 2-5         |
| RSCLK0 signal, 1-11, 2-12                          | receive frame sync pin (PF24), 2-5             |
|                                                    | receive serial clock pin (PF29), 2-5           |
| S                                                  | transmit data primary pin (PF23), 2-5          |
|                                                    | transmit data secondary pin (PF22), 2-5        |
| schematic, of this EZ-KIT Lite, B-1                | transmit frame pin (PF21), 2-5                 |
| SDRAM memory                                       | transmit serial clock pin (PF31), 2-5          |
| connections, 2-3                                   | SRAM data bank A, 1-8                          |
| control registers, 1-8                             | startup, of this EZ-KIT Lite, 1-5              |
| core MMRs, 1-8                                     | SW10-11 (test) DIP switches, 2-13              |
| data bank B SRAM, 1-8                              | SW12 (audio enable) switch, 2-13               |
| data banks A, B SRAM, 1-8                          | SW13 (SPIS1/SPISS select) switch, 2-14         |
| default settings, 1-9                              | SW1 (reset) push button, 2-15                  |
| instruction SRAM, 1-8                              | SW2 (video config) DIP switch, 1-12, 2-6, 2-7  |
| instruction SRAM/CACHE, 1-8                        | 2-8, 2-11                                      |
| optimum settings, 1-9                              | SW3 (boot mode) switch, 2-11                   |
| reserved, 1-8                                      | SW4 (push button enable) DIP switch, 1-11,     |
| scratch pad SRAM, 1-8                              | 2-12, 2-16                                     |
| system MMRs, 1-8                                   | SW5 (PPI clock select) switch, 1-12, 2-6, 2-13 |
| serial                                             | SW6-9 (general input) push buttons, 1-10, 2-4  |
| clock pin (SCL), 1-13, 2-4                         | 2-12, 2-16                                     |
| data pin (SDAT), 1-13                              | synchronous dynamic random access memory,      |
| video data, 2-4                                    | See SDRAM                                      |
| serial peripheral interface (SPI), 2-3, 2-4, 2-12, | system                                         |
| 2-14                                               | architecture, of EZ-KIT Lite, 2-2              |
| setup, of this EZ-KIT Lite, 1-4                    | clock (SCLK), 1-9                              |
| -SMS0 memory select pins, 1-8                      |                                                |
| SPIS1/SPISS signals, 2-14                          | Т                                              |
| SPORT                                              | _                                              |
| audio interface, 2-3                               | Target Options dialog box, 1-8                 |
| SPORT0                                             | test DIP switches (SW10-11), 2-13              |
| audio interface, xi, 1-11                          | TFS0 signal, 1-11, 2-12                        |
| connector (P3), 2-20                               | time-division multiplexed (TDM) mode, 1-11     |
| receive data secondary pin (PF20), 2-5             | timers11-8, 2-6                                |
| receive frame sync pin (PF19), 2-5                 | timers7-0, 2-4                                 |
| receive serial clock pin (PF28), 2-5               | TSCLK0 signal, 1-11, 2-12                      |
| transmit data primary pin (PF18), 2-5              | two-wire interface (TWI) mode, 1-11, 1-13,     |
| transmit data secondary pin (PF17), 2-5            | 2-12                                           |
| transmit frame sync pin (PF16), 2-5                |                                                |
| transmit serial clock pin (PF29), 2-5              |                                                |

| V                                |
|----------------------------------|
| video                            |
| channels, 2-7, 2-8               |
| configuration switch (SW2), 2-10 |
| connector (J6), 2-19             |
| control signals, 2-7, 2-9        |
| decoders, See ADV7183A           |
| encoders, See ADV7179            |
| input (PPI0), 2-8                |
| interface, 1-12                  |
| output (PPI1), 2-7               |
| VisualDSP++                      |
| documentation, xix               |
| environment, 1-5                 |
| online Help, xix                 |
| VSYNC signals, 2-7               |
|                                  |