Douglas Zuercher and Zacharias Komodromos

# EE 330 Final Design Project

# Summary

- Design an integrated circuit with four modes. The state of the circuit is controlled through two digital inputs,  $A_0$  and  $A_1$ :
  - $(A_0, A_1) = (0,0)$ : Circuit behaves as a programmable noninverting amplifier
  - $(A_0, A_1) = (0,1)$ : Circuit behaves as a programmable inverting amplifier
  - $(A_0, A_1) = (1,0)$ : Circuit behaves as a 4-bit DAC
  - $(A_0, A_1) = (1,1)$ : Circuit is to behave independently as a digital potentiometer and an operational amplifier.

# Summary (Cont.)

- To implement these modes, it was necessary to build four additional "building blocks," which could be interconnected together:
  - 4-to-16 Decoder: For decoding the user's 4-bit characteristic-control signal, C
  - Operational Amplifier: For amplifying an arbitrary input signal
  - Resistor Array: For creating a variable resistance ranging from  $5k\Omega$  to  $80k\Omega$ , in increments of  $5k\Omega$
  - 4-to-1 Multiplexer: For selecting the mode corresponding to the  $A_0$  and  $A_1$  inputs.

# Master Schematic



# 4-to-16 Decoder

module decoder TB();

initial A = 4'b0;

reg [3:0] A;

always

begin

#10;

wire [15:0] B;

assign A = A+1;

- Decoder and testbench were designed with Verilog in ModelSim
- To reduce routing efforts, all inputs and outputs were set to be registers, later interpreted as busses in Cadence.

```
/decoder TB/A
                                                                          16'h0001
                                                      🔷 /decoder TB/B
                                                                                                                        19
                                                                          1'h0
                                                         4 [15]
                                                                          1'h0
                                                        [14]
                                                                         1'h0
                                                         [13]
                                                                         1'h0
                                                         [12]
                                                                          1'h0
                                                         [11]
                                                                                                                       24
                                                         [10]
                                                                          1'h0
                                                                         1'h0
                                                         (9]
                                                                         1'h0
                                                         (8]
                                                                         1'h0
                                                         [7]
                                                                         1'h0
decoder4to16 test(.binary in(A), .decoder out(B));
                                                                          1'h0
                                                         . [5]
                                                                                                                        29
                                                                         1'h0
                                                         [4]
                                                                                                                        30
                                                                         1'h0
                                                                                                                        31
                                                                          1'h0
                                                         [2]
                                                                                                                        32
                                                                         1'h0
                                                         [1]
                                                                         1'h1
```

```
module decoder4to16
     binary in
                       4 bit binary input
     decoder out , //
                       16-bit out
     );
      input [3:0] binary in ;
      output [15:0] decoder out;
      reg [15:0] decoder out;
 8
9
     always @ (binary in)
   begin
12
       decoder out = 0;
13
         case (binary in)
               : decoder out = 16'h0001;
               : decoder out = 16'h0002;
                 decoder out = 16'h0004;
                 decoder out = 16'h0008;
                 decoder out = 16'h0010;
                 decoder out = 16'h0020;
                 decoder out = 16'h0040;
                 decoder out = 16'h0080;
                 decoder out = 16'h0100;
                 decoder out = 16'h0200;
                 decoder out = 16'h0400;
                 decoder out = 16'h0800;
                 decoder out = 16'h1000;
                 decoder out = 16'h2000;
                 decoder out = 16'h4000;
               : decoder out = 16'h8000;
           endcase
       end
       endmodule
```

The Verilog design was synthesized using Genus. During synthesis, all gate  $V_{DD}$ 's and  $V_{SS}$ 's were set to global nets and all bulk connections were set to the source of each PMOS or NMOS. The gates were edited after synthesis to allow for  $V_{DD}$  and  $V_{SS}$  to be non-global and for the bulk connections to be connected to  $V_{DD}$  and  $V_{SS}$ .





A testbench was created for the circuit in Cadence (left). The testbench results can be seen on the bottom left.





Using Innovus, a layout was generated. The layout passed both DRC and LVS checks, seen to the left.



# Operational Amplifier

### **Ideal Characteristics**

- Slew Rate =  $\frac{1.1V}{\mu s}$
- DC Offset = 0V
- $\overline{ \cdot \quad V_{OutMax}} = V_{DD}$
- $V_{OutMin} = V_{SS}$

### **Actual Characteristics**

- Slew Rate  $\approx \frac{3.26V}{\mu s}$
- DC Offset = 3.5mV
- $V_{OutMax} = 824.34mV$
- $V_{OutMin} = -833.952mV$



# Bode Plot



# Resistor Array

The resistor array will operate like the image to the right. The decoder will drive the individual switches which will be one-hot encoded (only one on at a time). That way the wiper can "move" from top to bottom in steps of  $5k\Omega$ .

We made 15 such switches, each connecting between the  $5k\Omega$  segments, the control from the decoder and  $V_{DD}$ ,  $V_{SS}$ , as well as the wiper pin.

The main part of the array is the Transmission Gate



### **Transmission Gate**

- Essentially this part is an NMOS and PMOS whose two drains are connected, and two sources are connected.
- Their bulks are connected to  $V_{SS}$  and  $V_{DD}$  respectively.
- The NMOS is driven directly from the control pin (from decoder) and the PMOS from an inverted control pin signal.
- Allows for AC signals (bidirectional)





# 4 to 1 MUX

- Basic configuration of 3 2-1 MUXes where one selects between option 01 and 11, while the other between 00 and 10 and the third selects between the output of the previous two
- The 2-1 MUXes were made using the transmission gate mentioned earlier since they had to handle AC signals as well (analog MUXes)





# $(A_0, A_1) = (0,0)$ : Programmable Noninverting Amp

 Uses a digital potentiometer to control a gain between 2 and 17, depending on a 4-bit input, C.

#### Inputs:

- V<sub>IN</sub>: The signal to be amplified by the op-amp
- $C = (C_3, C_2, C_1, C_0)$ : 4-bit digital input for selecting gain.

#### Outputs:

•  $V_{Out}$ : The op-amp's output signal, given by the expression  $V_{Out} = \left[1 + \frac{15 - C}{1 + C}\right] V_{IN}$ 

#### Constraints:

- C must be a logic high signal (0.9V) or a logic low voltage (-0.9V).
- $V_{Out}$  is constrained to values between 0.9V and -0.9V





### Components Used:

- 4-to-16 Decoder
- Operational Amplifier
- Resistor Array

### Description:

The decoder programs the potentiometer to split the resistance accordingly GND and  $V_{Out}$ , thus forming a generic non-inverting op amp whose  $\frac{R_2}{R_1}$  ratio is determined by the Digital Select C.



## Testbench for A00



- $V_{IN+}$  is a sinusoidal signal with magnitude 56.25mA and frequency of 2kHz.  $V_{IN+}$  completes one period for every state of C.
- C is a 4-bit binary number which counts from 0000 to 1111Resistor Array

| Output at Select C | Expected | Simulated |
|--------------------|----------|-----------|
| C = 0000           | 900mV    | 801.32mV  |
| C = 0111           | 112.5mV  | 102.704mV |
| C = 1111           | 56.25mV  | 51.708mV  |



# $(A_0, A_1) = (0,1)$ : Programmable Inverting Amp

Uses a digital potentiometer to control a gain between  $-\frac{1}{16}$  to -16, depending on a 4-bit input, C.

#### Inputs:

- $V_{IN}$ : The signal to be amplified by the op-amp
- $C = (C_3, C_2, C_1, C_0)$ : 4-bit digital input for selecting gain

#### Outputs:

•  $V_{Out}$ : The op-amp's output signal, given by the expression  $V_{Out} = -\left[\frac{15-C}{1+C}\right]V_{IN}$ 

#### Constraints:

- C must be a logic high signal (0.9V) or a logic low voltage (-0.9V).
- $V_{Out}$  is constrained to values between 0.9V and -0.9V





### Components Used:

- 4-to-16 Decoder
- Operational Amplifier
- Resistor Array

### Description:

The decoder programs the potentiometer to split the resistance accordingly GND and  $V_{Out}$ , thus forming a generic non-inverting op amp whose  $\left[\frac{R_2}{R_1}+1\right]$  ratio is determined by the Digital Select C.



# Testbench for A01



- $V_{IN+}$  is a sinusoidal signal with magnitude 56.25mA and frequency of 2kHz.  $V_{IN+}$  completes one period for every state of C.
- C is a 4-bit binary number which counts from 0000 to 1111Resistor Array

| Output at Select C | Expected  | Simulated |
|--------------------|-----------|-----------|
| C = 0000           | -843.75mV | -858.81mV |
| C = 0111           | -56.25mV  | -61.417mV |
| C = 1111           | 0mV       | -3.542mV  |



# $(A_0, A_1) = (1,0)$ : 4-Bit DAC

- \* 4-bit DAC w herein the DAC output is determined by the control settings on the potentiometer. The DAC input, often termed "VREF", is connected to one end of the resistor array and the other end is grounded.
- Inputs:
  - $V_H$ : The reference voltage,  $V_{REF}$ , for the DAC.
  - $C = (C_3, C_2, C_1, C_0)$ : 4-bit digital input for selecting output ratio
- Output:
  - $V_{Out}$ : The DAC's analog output signal, given by the expression  $V_{Out} = \frac{15-C}{16}V_H$
- Constraints:
  - C must be a logic high signal (0.9V) or a logic low signal (-0.9V).
  - $V_{Out}$  is constrained to values betw een 0.9V and -0.9V



# Testbench for A10



- $V_{IN+}$  is a pulse signal with magnitude 100mA.
- C is a 4-bit binary number which counts from 0000 to 1111. C completes two full counts; one for each state of  $V_{IN+}$

| Output at Select C                | Expected | Simulated |
|-----------------------------------|----------|-----------|
| $C = 0000 (V_H \text{ negative})$ | -93.75mV | -97.3mV   |
| C = 0111                          | -50mV    | 53.563mV  |
| C = 1111                          | 0mV      | -3.542mV  |
| $C = 0000 (V_H \text{ positive})$ | 93.75mV  | 90.229mV  |
| C = 0111                          | 50mV     | 46.518mV  |
| C = 1111                          | 0mV      | -3.542mV  |



# $(A_0, A_1) = (1,1)$ : Potentiometer and Op-Amp

• Allows the user to use the potentiometer and op-amp in whatever configuration they want. The digital potentiometer has 16 taps, each with a nominal impedance of  $5k\Omega$ 

#### Inputs:

- $In_+$  and  $In_-$ : The op-amp's input signals.
- UserVHigh and UserVLow: The high and low ends of the potentiometer.
- $C = (C_3, C_2, C_1, C_0)$ : 4-bit digital input for selecting potentiometer state

#### Outputs:

•  $V_{Wiper}$ : The voltage at the potentiometer's wiper, given by the expression  $V_{Wiper} = \left( (UserVHigh - UserVLow) * \frac{15-C}{16} \right) - UserVLow$ . In other words, a voltage divider where C is the digital select.

#### Constraints:

- C must be a logic high signal equal to UserVHigh or a logic low signal equal to UserVLow.
- $V_{Out}$  is constrained to values between 0.9V and -0.9V



# Testbench for A11



- $V_{IN+}$  is a sinusoidal signal with magnitude 56.25mA and frequency of 2kHz.
- UserVHigh = UserPotVdd = UserPotVss is a DC signal with voltage of 5V.
- *C* is a 4-bit binary number which counts from 0000 to 1111.

- The op-amp was had a gain of 2.8, which is similar to the expected gain of 3.
- The digital potentiometer had an output signal which matched the expression  $V_{\text{Wiper}} = \left( (V_H V_L) * \frac{15 C}{16} \right) V_L$  with a high accuracy.



# Questions?