## CA2 -SINGLE CYCLE PROCESSOR

# Zahra Hojati 810199403

Fatemeh Mohammadi 810199489

Controller: signals:

| OPC    |      | Reg_dst | Write_dst | ALUsrc | ALUOP | Mem_read | Mem_write | Mem_to_reg | branch   | J  | Reg_write |
|--------|------|---------|-----------|--------|-------|----------|-----------|------------|----------|----|-----------|
| 000000 | RT   | 01      | 0         | 1      | 10    | 0        | 0         | 0          | 0        | 00 | 1         |
| 100011 | lw   | 00      | 0         | 0      | 00    | 1        | 0         | 1          | 0        | 00 | 1         |
| 101011 | sw   | X       | X         | 1      | 00    | 0        | 1         | X          | 0        | 00 | 0         |
| 000100 | beq  | X       | X         | 0      | 01    | 0        | 0         | X          | 1        | 00 | 0         |
| 001001 | addi | 00      | 0         | 1      | 00    | 0        | 0         | 0          | 0        | 00 | 1         |
| 000010 | J    | X       | X         | X      | X     | 0        | 0         | X          | X        | 01 | 0         |
| 000110 | Jr   | X       | X         | X      | X     | 0        | 0         | X          | X        | 10 | 0         |
| 000011 | Jal  | 10      | 1         | X      | X     | 0        | 0         | X          | X        | 01 | 1         |
| 001010 | slti | 00      | 0         | 1      | 11    | 0        | 0         | 0          | 0        | 00 | 1         |
|        |      |         |           | ·      | ·     |          | 31 26     | 25 21 20   | 16 15 11 | 10 | 6 5 0     |

| J1 20        | 23 21   | 20 10 | 13 11       | 10 0    | 3 0  |  |  |  |  |  |
|--------------|---------|-------|-------------|---------|------|--|--|--|--|--|
| 000000(RT)   | Rs      | Rt    | Rd          | shift   | func |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15          |         | 0    |  |  |  |  |  |
| 001001(addi) | Rs      | Rt    |             | data    |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15          |         | 0    |  |  |  |  |  |
| 001010(slti) | Rs      | Rt    | data        |         |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15          |         | 0    |  |  |  |  |  |
| 100011(lw)   | Rs      | Rt    | address     |         |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15          |         | 0    |  |  |  |  |  |
| 101011(sw)   | Rs      | Rt    |             | address | 5    |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15          |         | 0    |  |  |  |  |  |
| 000100(beq)  | Rs      | Rt    | address     |         |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15 11       | 10 6    | 5 0  |  |  |  |  |  |
| 000010(J)    | address |       |             |         |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15 11       | 10 6    | 5 0  |  |  |  |  |  |
| 000110(Jr)   | Rs      |       | Unimportant |         |      |  |  |  |  |  |
| 31 26        | 25 21   | 20 16 | 15 11       | 10 6    | 5 0  |  |  |  |  |  |
| 000011(Jal)  | address |       |             |         |      |  |  |  |  |  |

#### Controller: Code and RTL overview:

```
module controller (opcode, func, zero, reg_dst, mem_to_reg, reg_write, alu_src, mem_read, mem_write, pc_src, operation, J, write_dst
2 3 4 4 5 6 6 7 8 9 9 10 11 12 11 12 11 12 11 12 12 12 22 3 23 24 4 25 6 27 28 39 31 32 33 33 33 33 33 33 33 34 35 36 6 37 8 37 38 39 41 42 43 44
                                                      ):
                        input [5:0] opcode;
input [5:0] func;
input zero;
                       reg [1:0] alu_op, J, reg_dst;
reg branch;
                         alu_controller ALU_CTRL(alu_op, func, operation);
                         always @(opcode)
                         begin
{reg_dst, alu_src, mem_to_reg, reg_write, mem_read, mem_write, branch, alu_op, J, write_dst} = 12'd0;
                            (reg_dst, alu_src, mem_to_reg, reg_write, mem_read, mem_write, branc
case (opcode)
// RType instructions
6'b0000000 : (reg_dst, reg_write, alu_op, write_dst) = 6'b011100;
// Load Word (lw) instruction
6'b100011 : (alu_src, mem_to_reg, reg_write, mem_read) = 4'b1111;
// Store Word (sw) instruction
6'b101011 : (alu_src, mem_write) = 2'b11;
// Branch on equal (beq) instruction
6'b000100 : (branch, alu_op) = 3'b101;
// Add immediate_dadd) instruction
                                  // Add immediate (addi) instruction
6'b001001: {reg_write, alu_src} = 2'b11;
6'b001001: {reg_write, alu_src} = 2'b11;
                                 6'B001001: [reg write, atu_Brc] = 2'B1f;
//Jump (j) instruction
6'b00010: J= 2'b10; // loads the immediate value in pc
//Jump Register (Jr) instruction
6'b000110: J= 2'b01; //return control to the caller
//Jump and link (Ja] instruction
6'b000011: [reg dst, write dst, reg write, J] = 6'b101101; // Rd = pc +4 , pc = imm
                                   6'b001010: [reg_write, alu_src, alu_op, mem_to_reg] = 5'b11110; //turns the inst[20:16] to 1 if inst[25:21]<immediate value
                             endcase
 45
                         assign pc_src = branch & zero;
                 endmodule
```



Testing the circuit via the instruction memory module:

Testing slti and J:

```
module inst_mem (adr, d_out);
         input [31:0] adr;
 3
         output [31:0] d_out;
 4
 5
         reg [7:0] mem[0:65535];
 6
         initial
 8
     自日
         begin
 9
                             R10, R0, R0
           11
                      add
10
                      addi
                             R1, R0, 20
                             R1, RO, END
11
           // Loop:
                      beq
12
           11
                      IW
                             R11, 100(R1)
13
                           add
                                  R10, R10, R11
                            R1, R1, -4
14
           11
                      addi
15
                      beq
                             RO, RO, Loop
16
           // END:
                      sw
                             R10, 200 (R0)
17
                      slti R1, R0, 15
18
           11
19
20
           {mem[3], mem[2], mem[1], mem[0]}
                                                = {6'h00, 5'd0, 5'd0, 5'd10, 5'd0, 6'h20};
21
           [mem[7], mem[6], mem[5], mem[4]}
                                                = (6'h09, 5'd0, 5'd1, 16'd20);
           {mem[11], mem[10], mem[9], mem[8]}
22
                                               = {6'h04, 5'd1, 5'd0, 16'd4};
           (mem[15], mem[14], mem[13], mem[12]) = (6'h23, 5'd1, 5'd11, 16'd100);
23
24
           {mem[19], mem[18], mem[17], mem[16]} = {6'h00, 5'd10, 5'd11, 5'd10, 5'd0, 6'h20};
           {mem[23], mem[22], mem[21], mem[20]} = {6'h09, 5'd1, 5'd1, -16'd4};
25
           {mem[27], mem[26], mem[25], mem[24]} = {6'h04, 5'd0, 5'd0, -16'd5};
26
27
           {mem[31], mem[30], mem[29], mem[28]} = {6'h2B, 5'd0, 5'd10, 16'd200};
28
           {mem[35], mem[34], mem[33], mem[32]} = {6'b001010, 5'd0, 5'd1, 16'd15};
           {mem[39], mem[38], mem[37], mem[36]} = {6'b000010, 26'd8};
29
30
31
32
         assign d_out = {mem[adr[15:0]+3], mem[adr[15:0]+2], mem[adr[15:0]+1], mem[adr[15:0]]};
33
34
      endmodule
```

Waveform: as seen in the image below instruction 32, compares the 2 register and data\_in which is the value of alu\_out that turns to 1 after confirming the accuracy of the condition. Then right after that, it'll jump to referred instruction.



### Testing Jr:

Data upload in R10 was 0, therefore by referring to the 10<sup>th</sup> register, it'll go to the instruction with the register's value.

```
R10, 200(R0)
17
18
19
                                                          = {6'h00, 5'd0, 5'd0, 5'd10, 5'd0, 6'h20};
= {6'h09, 5'd0, 5'd1, 16'd20};
              {mem[3], mem[2], mem[1], mem[0]}
20
              {mem[7], mem[6], mem[5], mem[4]}
              {mem[11], mem[10], mem[9], mem[8]}
                                                          = {6'h04, 5'd1, 5'd0, 16'd4};
22
23
24
              {mem[15], mem[14], mem[13], mem[12]} = {6'h23, 5'd1, 5'd11, 16'd100};
              {mem[19], mem[18], mem[17], mem[16]} = {6'h00, 5'd10, 5'd11, 5'd10, 5'd0, 6'h20};
              [mem[23], mem[22], mem[21], mem[20]} = (6'h09, 5'd1, 5'd1, -16'd4);
[mem[27], mem[26], mem[25], mem[24]} = (6'h04, 5'd0, 5'd0, -16'd5);
25
26
              {mem[31], mem[30], mem[29], mem[28]} = {6'h2B, 5'd0, 5'd10, 16'd200};
              {mem[35], mem[34], mem[33], mem[32]} = {6'b000110, 5'd10, 21'd0};
      /mips_tb/inst_adr
/mips_tb/inst
/mips_tb/data_adr
/mips_tb/data_in
                                             8
                                                           12
                                                                         16
                                                                                        (20
                                                                                                     24
                                                                                                                                  28
                                                                                                                                               32
                                                                                                                                                              χo
                                                                                                                                                                            Y4
                                                                                                                                                                            24010014
                                             10200004
                                                           8c2b0064
                                                                        X014b5020
                                                                                       2421fffc
                                                                                                     ) 1000fffb
                                                                                                                    10200004
                                                                                                                                 ac0a00c8
                                                                                                                                               (19400000
                                                                                                                                                              00005020
                                           0 4
                                                           104
                                                                        15
                                                                                       Yo
                                                                                                     10
                                                                                                                                 200
                                                                                                                                               115
                                                                                                                                                              (0
                                                                                                                                                                            20
                                                           12
                                                                         (1
                                                                                       χ4
                                                                                                     (0
                                                                                                                                 15
                                                                                                                                               0)
                                                           1
                                                                        χo
                           No Data
                                                          380 ps
                                                                             400 ps
                                                                                             420 ps
                                                                                                               440 ps
                                                                                                                                   460 ps
                                                                                                                                                  480 ps
                                                                                                                                                                      500 ps
                                            360 ps
                Cursor 1
                                   521 ps
```

## Testing Jal:



## Datapath:



A demanded text file was demanded that would find the smallest element in an array, the smallest array index is supposed to be set on 2000 and 2004

The assembly codes:

```
addi R1,R0,1000
              addi R2,R0,0000
                                        4
 3
                                        8
              addi R3,R0,0000
              lw R11,0 (R1)
 4
                                        12
              slti R4,R2,19
                                        16 //loop
 6
                                        20
              beq R4,R0,8
 7
              addi R1,R1,4
                                        24
 8
              addi R2,R2,1
                                        28
 9
              lw R10, 0 (R1)
              slt R5,R11,R10
              beq R5, R0, 2
11
                                        40
              add R11,R10,R0
12
                                        44
13
              add R3,R2,R0
                                        48
14
              j 4
                                        52
15
              sw R11,2000 (R0)
                                        56 //end-loop
16
              sw R3,2004 (R0)
                                        60
```

Instruction according to the assembly code and hexadecimal equivalent:

```
00100100000000010000001111101000
                              2401 03E8
0010010000000010000000000000000000
                              2402 0000
0010010000000011000000000000000000
                              2403 0000
100011000010101100000000000000000
                              8C2B 0000
0010100001000100000000000000010011
                              2844 0013
0001000010000000000000000000001000
                              1080 0008
001001000010000100000000000000100
                              2421 0004
2442 0001
1000110000101010000000000000000000
                              8C2A 0000
00000001010010110010100000101010
                              014B 282A
10A0 0002
0000001010000000101100000100000
                              0140 5820
                              0040 1820
0000000010000000001100000100000
                              0800 0004
AC0B 07D0
10101100000010110000011111010000
                             AC03 07D4
10101100000000110000011111010100
```

Data memory file:

```
FB28 91AF // 4,213,739,951
datamem - Notepad
                                  9E35 9B25 // 2,654,313,253
File Edit Format View Help
                                  E6CF EA41 // 3,872,385,601
111110110010100010010001101011111
                                  6AA7 E9B1 // 1,789,389,233
10011110001101011001101100100101
111001101100111111110101001000001
                                  A22E 74F5 // 2,720,953,589
011010101010011111110100110110001
                                  7136 EF56 // 1,899,425,622
10100010001011100111010011110101
                                  1EAA 9794 // 514,496,404
01110001001101101110111101010110
                                  6B2E E3E9 // 1,798,235,113
000111101010101010010111110010100
                                  D4D3 FC02 // 3,570,662,402
01101011001011101110001111101001
                                  FCD4 107B // 4,241,756,283
110101001101001111111110000000010
                                  1BF0 7C97 // 468,745,367
11111100110101000001000001111011
0001101111110000011111100100101111
                                  05D6 6B98 // 97,938,328
000001011101011001101011110011000
                                  41D2 ØE1E // 1,104,285,214
01000001110100100000111000011110
                                  C913 A5AC
11001001000100111010010110101100
                                  AA90 D7B6
10101010100100001101011110110110
                                  A466 96B0
10100100011001101001011010110000
10101100110001000010100011110010
                                  ACC4 28F2
10010010001101100111000111101000
                                  9236 71E8
11110010100110001100010100110000
                                  F298 C530
11011100000101111100100000011100
                                  DC17 C81C
```

The data memory contains random data, and the smallest value is chosen among them, the smallest value is 97938328 and its index number is 11 which is stored in the 2000 and 2004 house of array in the last image of the images shown below.

The waveform result:









