```
`timescale 1ns / 1ps
module rom(romaddress,instr reg);
/////////////////////// ROM I/O declaration ////////////
input [4:0] romaddress;
output [31:0] instr reg;
wire [7:0] instr 1;
wire [7:0] instr 2;
wire [7:0] instr 3;
wire [7:0] instr 4;
reg [7:0] ROM [31:0];
integer i;
/////////////// assign 4x8 wires to read 32-bit data///////
assign instr 1 = ROM[romaddress];
assign instr 2 = ROM[romaddress+32'd1];
assign instr 3 = ROM[romaddress+32'd2];
assign instr 4 = ROM[romaddress+32'd3];
assign instr reg = {instr 4,instr 3,instr 2,instr 1};
initial
begin
ROM[0] = 8'b00010011;
ROM[1] = 8'b10001001;
ROM[2] = 8'b00110000;
ROM[3] = 8'b00000000;
ROM[4] = 8'b10010011;
ROM[5] = 8'b10001001;
ROM[6] = 8'b00100000;
ROM[7] = 8'b00000000;
ROM[8] = 8'b01100011;
ROM[9] = 8'b10000010;
ROM[10] = 8'b10011100 ;
ROM[11] = 8'b00000001;
ROM[12] = 8'b00010011;
ROM[13] = 8'b00010011;
ROM[14] = 8'b00010011;
ROM[15] = 8'b00010011;
ROM[16] = 8'b00110011;
ROM[17] = 8'b10000011;
ROM[18] = 8'b00101001;
ROM[19] = 8'b00000001;
ROM[21] = 8'b11111111;
for (i=22; i \le 1023; i=i+1)
begin
ROM[i] = 8'd0;
end
end
```

