

# PEOPLE'S DEMOCRATIC REPUBLIC OF ALGERIA UNIVERSITY OF M'HEMED BOUGARA BOUMERDES

# INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERING

## **Advanced Digital Systems**

LAB #2

**NOVEMBER 1, 2021** 

| Authors         |         |
|-----------------|---------|
| Madaoui Zakaria | Group 2 |
| Lariane Sidali  | Group 2 |

Instructor: Dr. A. benzekri

## **Contents**

| 1 | Introduction       | 3 |
|---|--------------------|---|
| 2 | Tools and Software | 3 |
| 3 | Part I: bla bla    | 3 |
| 4 | Conclusion         | 4 |

### 1 Introduction

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

#### 2 Tools and Software

- 1. First itemtext
- 2. Second itemtext
- 3. Last itemtext
- 4. First itemtext

#### 3 Part I: bla bla bla

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

This is some VHDL code:

```
-- import std_logic from the IEEE library
0
    library IEEE;
    use IEEE.std_logic_1164.all;
    entity ANDGATE is
      port (
         I1 : in std_logic;
            : out std_logic);
    end entity ANDGATE;
    architecture RTL of ANDGATE is
    begin
10
      0 <= I1 ; -- this is a comment</pre>
    end architecture RTL;
12
13
```

"Title here"

[3]

```
library IEEE;
  Use IEEE.std_logic_1164.all;
  Use IEEE.numeric_std.all;
  entity FSM_Mealy is
       port (
           w, clk, rst : in std_logic;
                  : out std_logic
       );
  end FSM_Mealy;
11
  architecture logic of FSM_Mealy is
       TYPE state_type is (A,B,C,D,E);
       signal current_state : state_type;
  begin
15
16
       FSM_PROC1 : process(clk, w, rst)
       begin
18
           if rst = '1' then current_state <= A;</pre>
19
           elsif falling_edge(clk) then
                case current_state is
21
                    when A => if w = '0' then current_state <= B;
                               else current_state <= A end if;</pre>
                    when B => if w = '0' then current_state <= B;</pre>
24
                               else current_state <= C end if;</pre>
25
                    when C => if w = '0' then current_state <= D;</pre>
                               else current_state <= A end if;</pre>
                    when D => if w = '0' then current_state <= B;
                               else current_state <= E end if;</pre>
29
                    when E => if w = '0' then current_state <= D;</pre>
30
                               else current_state <= A end if;</pre>
31
           end if;
       end process;
       y <= '1' when (current_state = E and w = '1') else '0';
36
  end architecture;
37
```

"Mealy FSM"

### 4 Conclusion

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla

ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.



Figure 1: Parsing command state machine