# Simple Hardware Design

Targeting MicroBlaze<sup>TM</sup> on Spartan<sup>TM</sup>-3E Starter Kit



# Lab 1: Simple Hardware Design Lab

#### Introduction

This lab guides you through the process of using Xilinx Platform Studio (XPS) to create a simple processor system targeting the Spartan-3E Starter Kit

## **Objectives**

After completing this lab, you will be able to:

- Create an XPS project by using the Base System Builder (BSB)
- Create a simple hardware design by using Xilinx IP cores available in the Embedded Development Kit

#### **Procedure**

The purpose of the lab exercises is to walk you through a complete hardware and software processor system design. Each lab will build upon the previous lab. The following diagram represents the completed design (**Figure 1-1**).





Figure 1-1. Completed Design

In this lab, you will use the BSB of the XPS system to create a processor system consisting of the following processor IP (**Figure 1-2**):

- MicroBlaze (version 7.0)
- PLB\_MDM
- LMB BRAM controllers for BRAM
- BRAM
- UART for serial communication
- GPIO for LEDs





Figure 1-2. Processor IP

This lab comprises three primary steps: You will create a project using the Base System Builder, analyze the created project, and generate the processor and hardware IP netlists.

For each procedure within a primary step, there are general instructions (indicated by the symbol). These general instructions only provide a broad outline for performing the procedure. Below these general instructions, you will find accompanying step-by-step directions and illustrated figures that provide more detail for performing the procedure. If you feel confident about completing a procedure, you can skip the step-by-step directions and move on to the next general instruction.

## Creating the Project Using the Base System Builder Step 1



Launch Xilinx Platform Studio (XPS) and create a new project. Use Base System Builder to generate a MicroBlaze system and memory test application targeting the Spartan-3E starter kit. All hardware options specified here are written into the MHS file.

Open XPS by selecting Start → Programs → Xilinx Platform Studio 9.2i → Xilinx Platform Studio (Figure 1-3)





Figure 1-3. Select Xilinx Platform Studio



Do not select Xilinx Platform Studio SDK; this opens the Software Development Kit IDE.

The following dialog box appears; click OK to create a project using the Base System Builder. If you clicked cancel, you can select File → New Project and the same dialog box will appear. Select Base System Builder option and click OK to start the wizard (Figure 1-4)



Figure 1-4. New Project Creation Using Base System Builder





This opens the Create New XPS Project using BSB Wizard dialog box (Figure 1-5).

Figure 1-5. Create New XPS Project Using BSB Wizard Dialog Box

Browse to c:\xup\embedded\labs directory, click on create a new folder icon, name it as *lab1*, select it, and click **Open** button followed by click **Save** (**Figure 1-6**) [The following figure does not match what you say in this step]



Figure 1-6. Assigning Project Directory

- Click **OK** to display the Welcome to Base System Builder dialog box and Select the **I would like** to create a new design option
- Click **Next** to display the Select Board dialog box (**Figure 1-7**). Specify the settings to match the following:
  - Board Vendor: Xilinx
  - o Board Name: Spartan<sup>TM</sup>-3E Starter Board
  - o Board Revision (Verify on board): **D**





Figure 1-7. Select Board Dialog Box

6 Click Next to display the Select Processor dialog box (Figure 1-8)





Figure 1-8. Select Processor Dialog Box

- Click **Next** to display the Configure Processor dialog box (**Figure 1-9**). Verify the settings to match the following:
  - o Reference Clock Frequency: 50 MHz
    - This is the external clock source on the board you are using. This clock will be used to generate the processor and bus clocks. The values allowed may depend on the FPGA or board you are using because certain on-chip resources (DCMs) may be required to perform clock division or multiplication.
  - o Processor –bus Clock Frequency: 50 MHz
  - o Debug Interface: On-Chip H/W debug module
  - Local Data and Instruction Memory 8 KB



o Cache Setup: Enable - unchecked



Figure 1-9. Configure Processor Dialog Box





Select LEDs\_8Bit (OPB\_GPIO, no interrupt), and RS232\_DCE (115200 baud rate, no parity, no interrupt) as the only external devices. Generate the memory test sample application and linker script.

- Click **Next** to display the Configure IO Interfaces dialog box. Make sure that the **RS232\_DCE** and **LEDs\_8Bit** peripherals are checked and rest of the peripherals unchecked
  - o RS232\_DCE: XPS UARTLITE, 115200 baud rate, 8 Data bits, no interrupt, no parity (Figure 1-10)
  - LEDs\_8Bit: XPS GPIO. No interrupt (Figure 1-11)



Note that the number of peripherals that appear on each window will depend on the resolution of your monitor.



Figure 1-10. Configure RS-232 DCE



Figure 1-11. Configure XPS GPIO



Click **Next** to display the Configure Additional IO Interfaces dialog box (**Figure 1-12**) and uncheck rest of the devices present



Figure 1-12. Configure Additional IO Interfaces Dialog Box

Click Next until the Add Internal Peripherals dialog box is displayed, making sure that none of the other devices are selected (Figure 1-13)

At this point you could click **Add Peripheral** to add additional internal peripherals, but you will see an alternative method in the next lab for adding internal peripherals to an existing project.



Figure 1-13. Add Internal Peripherals Dialog Box



• Click Next to display the Software Setup dialog box. Leave Memory test sample application selected and unselect Peripheral selfTest (Figure 1-14)



Figure 1-14. Software Setup Dialog Box

6 Click Next to display the Configure Memory Test Application dialog box (Figure 1-15)



Figure 1-15. Configure Memory Test Application



• Click **Next** to display the System Created dialog box which summarizes the system being created (**Figure 1-16**)



Figure 1-16. System Created Dialog Box

Click Generate

A congratulations dialog box appears, indicating the files that BSB has created. Click Finish

- The Next Step dialog box appears, ensure Start Using Platform Studio is checked and click OK
  A Software Agreement dialog may appear if this is the first time the software is run
- **9** A System Assembly View1 will be displayed (**Figure 1-17**) showing peripherals and busses in the system, and the system connectivity.





Figure 1-17. System Created Dialog Box



#### **Analyzing the Project**

Step 2



Generate a block diagram of the system and study the system components and interconnections. Look in the System Assembly View and analyze the bus and port connections.

• Click on the **Block Diagram tab** to open a block diagram view (**Figure 1-18**) and observe the various components that are used in the design



Figure 1-18. Block Diagram View of the Generated Project

You can zoom in and out and use the scroll bars to navigate around the block diagram. You will see the MicroBlaze™ processor, LMB controller and PLB bus connected to the MicroBlaze processor.

- 2 Scroll down in the block diagram and see the legends as well as the I/O ports
- In the System Assembly View click on plus button and observe the expanded (detailed) bus connection view of the system (Figure 1-19)





Figure 1-19. Detailed Bus Connections



1. List the bus connection to the following peripherals:

debug\_module:
dlmb\_cntlr:
RS232\_DCE:

• Click on the Ports filter and have an expanded view similar to **Figure 1-20.** This is where you can make internal and external net connections.





Figure 1-20. Ports Filter



2. List the nets which are connected to the following ports:

RS232\_DCE - RX:
RS232\_DCE - TX:
LEDs 8Bit - GPIO:

• Click on the **Addresses** tab and have an expanded view similar to **Figure 1-21.** This is where you can assign base/high addresses to the peripherals in the system.



Figure 1-21. Assign Base/High Addresses





3. Select Addresses filter and list the address for the following instances:

| DC222 DCE Dags address:    |  |
|----------------------------|--|
| RS232_DCE – Base address:  |  |
| RS232_DCE – High address:  |  |
| LEDs_8Bit – Base address:  |  |
| LEDs_8Bit – High address:  |  |
| dlmb_cntlr – Base address: |  |
| dlmb_cntlr – High address: |  |
| ilmb_cntlr - Base address: |  |
| ilmb_cntlr - High address: |  |



## **Generating the System Netlists**

Step 3



Run PlatGen to generate the system netlists (NGC) from the MHS file.

- **1** In XPS, select **Hardware** → **Generate Netlist** or click in the toolbar
- **2** Observe the netlist generation in the console window as the generation progresses
- **②** Open Windows Explorer by selecting **Start** → **Programs** → **Accessories** → **Windows Explorer**
- **4** Browse to the *Lab1* project directory

Several directories containing VHDL wrappers and implementation netlists have been created.



4. List the directories that were created.

### **Verify in Hardware**

Step 4



Generate bitstream and download to the board. Prior to download, the instruction memory (FPGA Block RAM) will be updated in the bitstream with the executable generated using the GNU compiler.

- Connect and power up the Spartan-3E starter kit
- **2** Open a hyperterminal session (**Figure 1-22**)





Figure 1-22. HyperTerminal Settings

**③** Select **Device Configuration** → **Download Bitstream** in XPS.

You should see the following output on hyperterminal



Figure 1-23. HyperTerminal Output

#### Conclusion

The Base System Builder can be used in XPS to quickly generate a MicroBlaze system and software test application. Several files—including an MHS file representing the processor system are created. A System Assembly View, representing the hardware system, provides hardware system parameters information. After the system has been defined, the netlist of the processor system can be created. You can verify hardware operation by downloading a bitstream (configured with test application) to the FPGA.





#### **Answers**

1. List the bus connection to the following peripherals:

 debug\_module:
 mb\_plb

 dlmb\_cntrl:
 dlmb

 RS232\_DCE:
 mb\_plb

2. List the nets which are connected to the following ports:

 RS232\_DCE - RX:
 fpga 0 RS232 DCE RX

 RS232\_DCE - TX:
 fpga 0 RS232 DCE TX

 LEDs\_8Bit - GPIO:
 fpga 0 LEDs\_8Bit\_GPIO\_d\_out

3. Select Addresses filter and list the address for the following instances:

| RS232_DCE – Base address:         | 0x84000000 |
|-----------------------------------|------------|
| RS232_DCE – High address:         | 0x8400ffff |
| LEDs_8Bit – Base address:         | 0x81400000 |
| LEDs_8Bit – High address:         | 0x8140ffff |
| dlmb_cntlr – Base address:        | 0x00000000 |
| dlmb_cntlr - High address:        | 0x00001fff |
| <u>ilmb_cntlr</u> – Base address: | 0x00000000 |
| ilmb_cntlr – High address:        | 0x00001fff |

- 4. List the directories that were created.
  - \_\_xps
  - blkdiagram
  - data
  - etc
  - hdl
  - implementation
  - pcores
  - microblaze 0
  - synthesis
  - TestApp\_Memory





#### **Completed MHS File**

```
# Created by Base System Builder Wizard for Xilinx EDK 9.2.01 Build EDK Jm SP1.2
# Mon Dec 10 14:31:42 2007
# Target Board: Xilinx Spartan-3E Starter Board Rev D
# Family:
             spartan3e
# Device:
             XC3S500e
# Package:
             FG320
# Speed Grade:
            -4
# Processor: microblaze 0
# System clock frequency: 50.00 MHz
# On Chip Memory: 8 KB
PARAMETER VERSION = 2.1.0
PORT fpga 0 RS232 DCE RX pin = fpga 0 RS232 DCE RX, DIR = I
PORT fpga_0_RS232_DCE_TX_pin = fpga_0_RS232_DCE_TX, DIR = O
PORT fpga 0 LEDs 8Bit GPIO d out pin = fpga 0 LEDs 8Bit GPIO d out, DIR = O, VEC = [0:7]
PORT sys clk pin = dcm clk s, DIR = I, SIGIS = CLK, CLK FREQ = 50000000
PORT sys rst pin = sys rst s, DIR = I, RST POLARITY = 1, SIGIS = RST
BEGIN microblaze
PARAMETER HW VER = 7.00.a
PARAMETER INSTANCE = microblaze 0
PARAMETER C_INTERCONNECT = 1
PARAMETER C_DEBUG_ENABLED = 1
PARAMETER C_AREA_OPTIMIZED = 1
BUS INTERFACE DLMB = dlmb
BUS INTERFACE ILMB = ilmb
BUS INTERFACE DPLB = mb plb
BUS INTERFACE IPLB = mb plb
BUS INTERFACE DEBUG = microblaze 0 dbg
PORT MB RESET = mb reset
END
BEGIN plb v46
PARAMETER INSTANCE = mb plb
PARAMETER HW_VER = 1.00.a
PORT PLB Clk = sys clk s
PORT SYS Rst = sys bus reset
END
BEGIN lmb v10
PARAMETER INSTANCE = ilmb
PARAMETER HW VER = 1.00.a
PORT LMB Clk = sys \ clk \ s
PORT SYS Rst = sys bus reset
END
BEGIN lmb v10
PARAMETER INSTANCE = dlmb
```



PARAMETER HW\_VER = 1.00.a PORT LMB\_Clk = sys\_clk\_s PORT SYS\_Rst = sys\_bus\_reset END

BEGIN lmb\_bram\_if\_cntlr
PARAMETER INSTANCE = dlmb\_cntlr
PARAMETER HW\_VER = 2.10.a
PARAMETER C\_BASEADDR = 0x000000000
PARAMETER C\_HIGHADDR = 0x000001fff
BUS\_INTERFACE SLMB = dlmb
BUS\_INTERFACE BRAM\_PORT = dlmb\_port
END

BEGIN lmb\_bram\_if\_cntlr
PARAMETER INSTANCE = ilmb\_cntlr
PARAMETER HW\_VER = 2.10.a
PARAMETER C\_BASEADDR = 0x00000000
PARAMETER C\_HIGHADDR = 0x00001fff
BUS\_INTERFACE SLMB = ilmb
BUS\_INTERFACE BRAM\_PORT = ilmb\_port
END

BEGIN bram\_block
PARAMETER INSTANCE = lmb\_bram
PARAMETER HW\_VER = 1.00.a
BUS\_INTERFACE PORTA = ilmb\_port
BUS\_INTERFACE PORTB = dlmb\_port
END

BEGIN xps\_uartlite
PARAMETER INSTANCE = RS232\_DCE
PARAMETER HW\_VER = 1.00.a
PARAMETER C\_BAUDRATE = 115200
PARAMETER C\_DATA\_BITS = 8
PARAMETER C\_ODD\_PARITY = 0
PARAMETER C\_USE\_PARITY = 0
PARAMETER C\_SPLB\_CLK\_FREQ\_HZ = 50000000
PARAMETER C\_BASEADDR = 0x84000000
PARAMETER C\_HIGHADDR = 0x8400ffff
BUS\_INTERFACE SPLB = mb\_plb
PORT RX = fpga\_0\_RS232\_DCE\_RX
PORT TX = fpga\_0\_RS232\_DCE\_TX
END

BEGIN xps\_gpio
PARAMETER INSTANCE = LEDs\_8Bit
PARAMETER HW\_VER = 1.00.a
PARAMETER C\_GPIO\_WIDTH = 8
PARAMETER C\_IS\_DUAL = 0
PARAMETER C\_IS\_BIDIR = 0
PARAMETER C\_ALL\_INPUTS = 0
PARAMETER C\_BASEADDR = 0x81400000
PARAMETER C\_HIGHADDR = 0x8140ffff
BUS\_INTERFACE SPLB = mb\_plb
PORT GPIO\_d out = fpga\_0\_LEDs\_8Bit\_GPIO\_d out



#### **END**

BEGIN clock\_generator
PARAMETER INSTANCE = clock\_generator\_0
PARAMETER HW\_VER = 1.00.a
PARAMETER C\_EXT\_RESET\_HIGH = 1
PARAMETER C\_CLKIN\_FREQ = 50000000
PARAMETER C\_CLKOUTO\_FREQ = 500000000
PARAMETER C\_CLKOUTO\_PHASE = 0
PARAMETER C\_CLKOUTO\_GROUP = NONE
PORT CLKOUTO = sys\_clk\_s
PORT CLKIN = dcm\_clk\_s
PORT LOCKED = Dcm\_all\_locked
PORT RST = net\_gnd
END

#### BEGIN mdm

PARAMETER INSTANCE = debug\_module
PARAMETER HW\_VER = 1.00.a
PARAMETER C\_MB\_DBG\_PORTS = 1
PARAMETER C\_USE\_UART = 1
PARAMETER C\_UART\_WIDTH = 8
PARAMETER C\_BASEADDR = 0x84400000
PARAMETER C\_HIGHADDR = 0x8440ffff
BUS\_INTERFACE SPLB = mb\_plb
BUS\_INTERFACE MBDEBUG\_0 = microblaze\_0\_dbg
PORT\_Debug\_SYS\_Rst = Debug\_SYS\_Rst
END

#### BEGIN proc sys reset

PARAMETER INSTANCE = proc\_sys\_reset\_0
PARAMETER HW\_VER = 2.00.a
PARAMETER C\_EXT\_RESET\_HIGH = 1
PORT Slowest\_sync\_clk = sys\_clk\_s
PORT Dcm\_locked = Dcm\_all\_locked
PORT Ext\_Reset\_In = sys\_rst\_s
PORT MB\_Reset = mb\_reset
PORT Bus\_Struct\_Reset = sys\_bus\_reset
PORT MB\_Debug\_Sys\_Rst = Debug\_SYS\_Rst
END