# Performance characterisation of 8-bit RISC and OISC architectures Mindaugas Jarmolovicius<sup>1</sup>

UCL Electronic and Electrical Engineering



### Introduction

This is a bunch of text for introductions that describes project, what it is about and that it compares RISC versus OISC architectures. Also motivation and academic papers.



Figure 1: RISC architecture general block diagram

- 45 Instructions
- Bunch of instructions
- Efficient instruction space
- Generally easy to use but damn to low number of registers.
- Needs optimisation.



#### Machine code

OISC instruction are fixed 13bit width, 1 bit to set source as immediate value, 4bits for destination address and 8bit for source or immediate.



#### Total number of:

- 15 Destination addresses
- 41 Source addresses
- Only one instruction
- Not so efficient instruction space
- Takes forever to write in assembly
- Takes no time to improve. It just asking for more data buses!

## Results

Following functions have been implemented in assembly:

- Print ASCII, Binary, Hexadecimal and Decimal (8 and 16bit)
- 16bit multiplication
- 16bit division
- 16bit modulus
- Sieve of Atkins (prime number calculator)

# **Future work**

Explain future work, experiments, oisc improvements.