



# Marvell<sup>®</sup> ARMADA 16x Applications Processor Family

Hardware Manual

Doc. No. MV-S301545-00, Rel. November 2010 PUBLIC RELEASE



| Docume                                                                                                                                                                                                                                                                                                                                                                  | nt Conventions                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                         | Note: Provides related information or information of special importance.                                  |
| !                                                                                                                                                                                                                                                                                                                                                                       | Caution: Indicates potential damage to hardware or software, or loss of data.                             |
| Ļ                                                                                                                                                                                                                                                                                                                                                                       | Warning: Indicates a risk of personal injury.                                                             |
| Docume                                                                                                                                                                                                                                                                                                                                                                  | nt Status                                                                                                 |
| Draft                                                                                                                                                                                                                                                                                                                                                                   | For internal use. This document has not passed a complete technical review cycle and ECN signoff process. |
| Preliminary Tapeout (Advance) This document contains design specifications for a product in its initial stage of design and A revision of this document or supplementary information may be published at a later date.  Marvell may make changes to these specifications at any time without notice.  Contact Marvell Field Application Engineers for more information. |                                                                                                           |
| Preliminary Information This document contains preliminary specifications. A revision of this document or supplementary information may be published at a later date.  Marvell may make changes to these specifications at any time without notice  Contact Marvell Field Application Engineers for more information.                                                   |                                                                                                           |
| Complete Information This document contains specifications for a product in its final qualification stages.  Marvell may make changes to these specifications at any time without notice.  Contact Marvell Field Application Engineers for more information.                                                                                                            |                                                                                                           |
| Draft = 0<br>Advance                                                                                                                                                                                                                                                                                                                                                    | = 1.xx Zero means document is released.  Various Revisions Indicator                                      |
| Doc Status:                                                                                                                                                                                                                                                                                                                                                             | Confidential Technical Publication: 3.0                                                                   |

### For more information, visit our website at: www.marvell.com

#### Disclaimer

No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications.

With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees:

- 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2;
- 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and,
- 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML").

At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any

Copyright © 2010. Marvell International Ltd. All rights reserved. Marvell, the Marvell logo, Moving Forward Faster, Alaska, Fastwriter, Datacom Systems on Silicon, Libertas, Link Street, NetGX, PHYAdvantage, Prestera, Raising The Technology Bar, The Technology Within, Virtual Cable Tester, and Yukon are registered trademarks of Marvell. Ants, AnyVoltage, Discovery, DSP Switcher, Feroceon, GalNet, GalTis, Horizon, Marvell Makes It All Possible, RADLAN, UniMAC, and VCT are trademarks of Marvell. Intel XScale® is a trademark or registered trademark of Intel Corporation or its subsidiaries in the United States and other countries. All other trademarks are the property of their respective owners.

Doc. No. MV-S301545-00 Rev. -Copyright © 2010 Marvell

### **Table of Contents**

|     | Revision History                                                       | 11 |
|-----|------------------------------------------------------------------------|----|
|     | Public Release, Release - / (November 2010)                            | 11 |
| 1   | Introduction                                                           | 13 |
| 1.1 | Product Summary                                                        | 13 |
| 1.2 | Document Purpose                                                       | 16 |
| 1.3 | Number Representation                                                  | 17 |
| 1.4 | Naming Conventions                                                     | 17 |
| 1.5 | Applicable Documents                                                   | 17 |
| 2   | Product Overview                                                       | 19 |
| 3   | Pin and Ball Map Views                                                 | 21 |
| 3.1 | ARMADA 168 (88AP168) Applications Processor 15mm x 15mm TFBGA Ball Map | 21 |
| 3.2 | ARMADA 166 (88AP166) Applications Processor 15mm x 15mm TFBGA Ball Map | 22 |
| 3.3 | ARMADA 162 (88AP162) Applications Processor 15mm x 15mm TFBGA Ball Map | 23 |
| 4   | Package Information                                                    | 25 |
| 4.1 | Introduction                                                           | 25 |
| 4.2 | Package Marking                                                        | 26 |
| 4.3 | Packaging Materials                                                    | 26 |
| 4.4 | ARMADA 16x Applications Processor Family 15mm x 15mm TFBGA Packaging   | 27 |
| 5   | Maximum Ratings and Operation Conditions                               | 29 |
| 5.1 | Absolute Maximum Ratings                                               | 29 |
| 5.2 | Operating Conditions                                                   | 30 |
| 6   | Electrical Specifications                                              | 33 |
| 6.1 | DC Voltage and Current Characteristics                                 | 33 |
| 6.2 | Oscillator Electrical Specifications                                   | 37 |
|     | 6.2.1 26.000 MHz Oscillator Specifications                             | 37 |
| 7   | AC Electrical Characteristics                                          | 41 |
| 7.1 | DDR SDRAM Timing Diagrams and Specifications                           |    |
|     | 7.1.1 Measurement Conditions                                           |    |
|     | 7.1.2 DDR SDRAM Filling Diagrams and Specifications                    |    |
| 7.2 | Static Memory Controller Timing Diagrams and Specifications            |    |
| •   | 7.2.1 Address Cycle                                                    | 52 |
|     | 7.2.2 Read Access Data Phases                                          | _  |
|     | 7.2.3 Write Access Data Phases                                         | 58 |



| 7.3  | NAND Timing Diagrams and Specifications                                  | 64 |
|------|--------------------------------------------------------------------------|----|
| 1.3  | 7.3.1 NAND Flash Program Timing                                          |    |
|      | 7.3.2 NAND Flash Erase Timing                                            |    |
|      | 7.3.3 Small Block NAND Flash Read Timing                                 |    |
|      | 7.3.4 Large Block NAND Flash Read Timing                                 |    |
|      | 7.3.5 NAND Flash Status Read Timing                                      |    |
|      | 7.3.6 NAND Flash ID Read Timing                                          |    |
|      | 7.3.7 NAND Flash Reset Timing                                            |    |
|      | 7.3.7.1 NAND Flash Timing Parameters                                     | 67 |
| 7.4  | SD Host Controller (SDH) Timing Diagrams and Specifications              | 69 |
| 7.5  | LCD Controller Timing Diagrams and Specifications                        | 70 |
|      | 7.5.1 LCD Smart Panel Timing and Specifications                          | 70 |
|      | 7.5.2 LCD Dumb Panel Timing and Specifications                           | 73 |
| 7.6  | Quick Capture Camera Interface (CCIC) Timing Diagrams and Specifications | 76 |
|      | 7.6.1 CCIC Parallel Interface Timing Requirements                        |    |
| 7.7  | SSP Timing Diagrams and Specifications                                   | 76 |
|      | 7.7.1 SSP Slave Mode Timing                                              |    |
| 7.8  | TWSI Timing Diagrams and Specifications                                  | 79 |
|      | 7.8.1 TWSI Test Circuit                                                  |    |
| 7.9  | AC'97 Timing Diagrams and Specifications                                 | 82 |
| 7.10 | 82                                                                       |    |
|      | 7.10.1 JTAG Interface Timing Diagrams                                    | 83 |
|      | 7.10.2 JTAG Interface AC Timing Table                                    |    |
|      | 7.10.3 JTAG Interface Test Circuit                                       | 84 |
| 7.11 | USB 2.0 Timing Diagrams and Specifications                               | 85 |
|      | 7.11.1 USB Interface Driver Waveforms                                    | 85 |
|      | 7.11.2 Differential Interface Electrical Characteristics                 | 86 |
|      | 7.11.2.1 USB Driver and Receiver Characteristics                         |    |
| 7.12 | PCI Express Specifications                                               | 88 |
|      | 7.12.1 PCIE Differential TX Output Electrical Characteristics            | 88 |
|      | 7.12.2 PCIE Differential RX Input Electrical Characteristics             | 89 |
| 7.13 | Ethernet MAC (MII) Timing Diagrams and Specifications                    | 90 |
| 7.14 | Powerup/Down Sequences                                                   | 92 |
|      | 7.14.1 Power Up Timings                                                  | 92 |
|      | 7.14.1.1 Host Side PMIC USB Signals                                      |    |
|      | 7.14.2 Powerdown Timings                                                 | 95 |
| 8    | Design Guidelines and Checklist                                          | 97 |
| 8.1  | DDR Interface General Routing Guidelines                                 |    |
|      | 8.1.1 General Rules:                                                     |    |
|      | 8.1.1.1 Data and QS Signals                                              |    |
|      | 8.1.1.2 Address/Command Signals                                          |    |
|      | 8.1.1.3 Clock Signals                                                    |    |
|      | 8.1.2 DDR Interface Detailed Routing Guidelines                          | 98 |

### **Table of Contents**

| 8.2 | EPD C | Controller Design Guidelines                         | 98  |
|-----|-------|------------------------------------------------------|-----|
|     |       | Introduction                                         |     |
|     | 8.2.2 | Panel Power Up Sequence                              | 99  |
|     | 8.2.3 | Display Common Power Signal                          |     |
|     |       | 8.2.3.1 Vcom Setting by DPOT (Digital Potentiometer) |     |
|     | 8.2.4 | Source Driver Interface                              |     |
|     | 8.2.5 | Gate Driver Interface                                | 103 |
|     | 8.2.6 | Start Pulse Control                                  | 104 |
| 83  | Schem | natic Chacklist                                      | 105 |





# **List of Figures**

|   | Revision   | History                                                                           | 11 |
|---|------------|-----------------------------------------------------------------------------------|----|
| 1 | Introduct  | on                                                                                | 13 |
| 2 | Product 0  | Overview                                                                          | 19 |
|   | Figure 1:  | ARMADA 16x Applications Processor Family Block Diagram                            | 20 |
| 3 | Pin and B  | all Map Views                                                                     | 21 |
|   | Figure 2:  | ARMADA 168 (88AP168) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View | 22 |
|   | Figure 3:  | ARMADA 166 (88AP166) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View | 23 |
|   | Figure 4:  | ARMADA 162 (88AP162) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View | 24 |
| 4 | Package    | Information                                                                       | 25 |
|   | Figure 5:  | Sample Package Marking                                                            | 26 |
|   | Figure 6:  | ARMADA 16x Applications Processor Family 15mm x 15mm TFBGA Package Information    | 27 |
| 5 | Maximum    | Ratings and Operation Conditions                                                  | 29 |
| 6 | Electrical | Specifications                                                                    | 33 |
|   | Figure 7:  | Recommended GND Shielding to xtal_in and xtal_out                                 | 38 |
| 7 | AC Electr  | ical Characteristics                                                              | 41 |
|   | Figure 8:  | Differential Clock                                                                | 42 |
|   | Figure 9:  | LPDDR1 SDRAM Timing Diagrams 1                                                    | 43 |
|   | Figure 10: | LPDDR1 SDRAM Timing Diagrams 2                                                    | 43 |
|   | Figure 11: | LPDDR1 SDRAM Timing Diagrams 3                                                    |    |
|   | Figure 12: | LPDDR1 SDRAM Timing Diagrams 4                                                    | 44 |
|   | Figure 13: | Basic Write Timing Parameters                                                     | 45 |
|   | Figure 14: | DQ to DQS Write Skew                                                              | 46 |
|   | Figure 15: | CLK to Address/Command Write Skew                                                 | 46 |
|   | Figure 16: | DQS to CLK Write Skew                                                             | 46 |
|   | Figure 17: | DQ to DQS Read Skew                                                               |    |
|   | Figure 18: | A/D Address Phase                                                                 | 53 |
|   | Figure 19: | AA/D Address Phase                                                                |    |
|   | Figure 20: | Asynchronous Read With RDY Signal                                                 | 55 |
|   | Figure 21: | Asynchronous Read Without RDY Signal                                              | 56 |
|   | Figure 22: | Synchronous Read With RDY Signal                                                  | 57 |
|   | Figure 23: | Synchronous Read Without RDY Signal                                               | 58 |
|   | Figure 24: | Asynchronous Write With RDY Signal                                                |    |
|   | Figure 25: | Asynchronous Write Data Phase Without RDY Signal                                  | 60 |
|   | Figure 26: | Synchronous Write With RDY Signal                                                 |    |
|   | Figure 27: | Synchronous Write Data Phase Without RDY Signal                                   | 62 |



| Figure 28: | NAND Flash Program Timing Diagram                                              | 64  |
|------------|--------------------------------------------------------------------------------|-----|
| Figure 29: | NAND Flash Erase Timing Diagram                                                | 65  |
| Figure 30: | NAND Flash Small Block Read Timing Diagram                                     | 65  |
| Figure 31: | NAND Flash Large Block Read Timing Diagram                                     | 66  |
| Figure 32: | NAND Flash Status Read Timing Diagram                                          | 66  |
| Figure 33: | NAND Flash ID Read Timing Diagram                                              | 67  |
| Figure 34: | NAND Flash Reset Timing Diagram                                                | 67  |
| Figure 35: | MultiMedia Card Timing Diagrams                                                | 69  |
| Figure 36: | Smart Panel Interface 8-bit 8080-Series Parallel Mode Read Interface Protocol  | 71  |
| Figure 37: | Smart Panel Interface 8-bit 8080-Series Parallel Mode Write Interface Protocol | 71  |
| Figure 38: | Smart Panel Interface 8-bit 6800-Series Parallel Mode Read Interface Protocol  | 72  |
| Figure 39: | Smart Panel Interface 8-bit 6800-Series Parallel Mode Write Interface Protocol | 72  |
| Figure 40: | SPI Write/Read Protocol                                                        | 73  |
| Figure 41: | Dumb LCD Panel Horizontal Timing                                               | 74  |
| Figure 42: | Dumb LCD Panel Vertical Timing                                                 | 74  |
| Figure 43: | Parallel Timing Diagram                                                        | 76  |
| Figure 44: | SSP Master Mode Timing Diagram                                                 | 77  |
| Figure 45: | SSP Slave Mode Timing Definitions                                              | 78  |
| Figure 46: | TWSI Output Delay AC Timing Diagram                                            | 79  |
| Figure 47: | TWSI Output Delay AC Timing Diagram                                            | 79  |
| Figure 48: | TWSI Test Circuit                                                              | 81  |
| Figure 49: | AC'97 CODEC Timing Diagram                                                     | 82  |
| Figure 50: | JTAG Interface Output Delay AC Timing Diagram                                  | 83  |
| Figure 51: | JTAG Interface Input AC Timing Diagram                                         | 83  |
| Figure 52: | JTAG Interface Test Circuit                                                    | 84  |
| Figure 53: | Low/Full Speed Data Signal Rise and Fall Time                                  | 85  |
| Figure 54: | High Speed TX Eye Diagram Pattern Template                                     | 85  |
| Figure 55: | High Speed RX Eye Diagram Pattern Template                                     | 86  |
| Figure 56: | MII Tx Mode Interface Timing Diagrams                                          | 90  |
| Figure 57: | MII Rx Model Interface Timing Diagrams                                         | 91  |
| Figure 58: | MII Management Interface Timing Diagrams                                       | 91  |
| Figure 59: | Power-Up Reset Timing                                                          | 94  |
| Figure 60: | Powerdown Timing                                                               | 96  |
| _          | uidelines and Checklist                                                        |     |
| Figure 61: | Panel Power Sequence                                                           |     |
| Figure 62: | DPOT Programming Sequence                                                      |     |
| Figure 63: | Source Driver Connections                                                      |     |
| Figure 64: | Source Driver Timing                                                           |     |
| Figure 65: | Gate Driver Connections                                                        |     |
| Figure 66: | Gate Driver Output Enable Timing                                               | 104 |

8

## **List of Tables**

|   | Revision  | History                                                             | 11 |
|---|-----------|---------------------------------------------------------------------|----|
| 1 | Introduct | tion                                                                | 13 |
|   | Table 1:  | ARMADA 16x Applications Processor Family Feature Breakdown          | 14 |
|   | Table 2:  | ARMADA 16x Applications Processor Family Hardware Features2         | 14 |
|   | Table 3:  | Supplemental Documentation                                          | 17 |
| 2 | Product   | Overview                                                            | 19 |
| 3 | Pin and I | Ball Map Views                                                      | 21 |
| 4 | Package   | Information                                                         | 25 |
|   | Table 4:  | Package Materials                                                   | 26 |
|   | Table 5:  | TFBGA Package Dimensions                                            | 28 |
| 5 | Maximun   | n Ratings and Operation Conditions                                  | 29 |
|   | Table 6:  | Absolute Maximum Ratings                                            | 29 |
|   | Table 7:  | Voltage, Temperature, and Frequency Electrical Specifications       | 30 |
| 6 | Electrica | Il Specifications                                                   | 33 |
|   | Table 8:  | LPDDR1/LPDDR2 Input, Output and I/O pins AC/DC Operating Conditions | 33 |
|   | Table 9:  | DDR3 Input, Output, and I/O Pins AC/DC Operating Conditions         | 34 |
|   | Table 10: | MFP Input, Output, and I/O Pins DC Operating Conditions             | 35 |
|   | Table 11: | Typical 26.000 MHz Crystal Requirements                             | 38 |
|   | Table 12: | Typical External 26.000 MHz Oscillator Requirements                 | 38 |
| 7 | AC Elect  | rical Characteristics                                               | 41 |
|   | Table 13: | Standard Input, Output, and I/O-Pin AC Operating Conditions         | 42 |
|   | Table 14: | Clock Parameters                                                    |    |
|   | Table 15: | DDR Timing Specifications                                           | 47 |
|   | Table 16: | DDR Timing Specifications for 533 MHz (VDD_M = 1.8V)                | 48 |
|   | Table 17: | DDR Timing Specifications for 400 MHz (VDD_M = 1.8V)                |    |
|   | Table 18: | DDR Timing Specifications for 200 MHz (VDD_M = 1.8V)                |    |
|   | Table 19: | Static Memory Controller Interface Timing Specifications            |    |
|   | Table 20: | NAND Flash Interface Program Timing Specifications                  |    |
|   | Table 21: | MultiMedia Card Timing Specifications                               | 69 |
|   | Table 22: | SD/SDIO Timing Specifications                                       |    |
|   | Table 23: | LCD Smart Panel Controller Timing                                   |    |
|   | Table 24: | LCD Dumb Panel Timing                                               |    |
|   | Table 25: | CCIC Parallel Timing                                                |    |
|   | Table 26: | SSP Master Mode Timing Specifications                               |    |
|   | Table 27: | SSP Slave Mode Timing Specifications                                |    |
|   | Table 28: | TWSI Master AC Timing Table (Standard Mode 100 kHz)                 | 79 |



|   | Table 29: | TWSI Master AC Timing Table (Fast Mode 400 kHz)              | 80  |
|---|-----------|--------------------------------------------------------------|-----|
|   | Table 30: | TWSI Master AC Timing Table (high) speed 3.4 MHz)            | 81  |
|   | Table 31: | AC'97 CODEC Timing Specifications                            | 82  |
|   | Table 32: | JTAG Interface 10 MHz AC Timing1                             | 83  |
|   | Table 33: | USB Low Speed Driver and Receiver Characteristics1           | 86  |
|   | Table 34: | USB Full Speed Driver and Receiver Characteristics1          | 87  |
|   | Table 35: | USB High Speed Driver and Receiver Characteristics1          | 88  |
|   | Table 36: | PCI Express TX Output Electrical Specifications              | 89  |
|   | Table 37: | PCI Express RX Input Electrical Specifications               | 89  |
|   | Table 38: | MII Tx Mode Interface Timing Specifications                  | 90  |
|   | Table 39: | MII Rx Mode Interface Timing Specifications                  | 91  |
|   | Table 40: | MII Management Interface Timing Specifications               | 91  |
|   | Table 41: | Terminology                                                  |     |
|   | Table 42: | Power-Up Timing Specifications                               | 94  |
|   | Table 43: | Powerdown Timing Specifications                              | 96  |
| 8 | Design G  | Guidelines and Checklist                                     | 97  |
|   | Table 44: | Source Driver Signals                                        |     |
|   | Table 45: | Output Gate Driver Signals                                   | 103 |
|   | Table 46  | ARMADA 16x Applications Processor Family Schematic Checklist | 105 |

# **Revision History**

Public Release, Release - / (November 2010)

■ Initial Release





# 1 Introduction



Here's how to correlate the various Public Release versions of Marvell® ARMADA 16x Applications Processor Family documentation:

Rev. -: signifies initial version of any release.

Rev. A: first revision of any release.

Rev. B: second revision of any release.

**Rev. B1**: first minor revision of Rev. B, usually to correct documentation errors not attributed to engineering changes.

#### This chapter describes:

- Section 1.1, Product Summary
- Section 1.2, Document Purpose
- Section 1.3, Number Representation
- Section 1.4, Naming Conventions
- Section 1.5, Applicable Documents

The Marvell® ARMADA 16x Applications Processor Family (also referred to as the ARMADA 16x Applications Processor Family) is a high-performance and highly integrated family of devices optimized for digital picture frames, personal media players, and other personal consumer devices. Featuring an advanced 1 GHz processor ARM v5TE-compatible core with an integrated 2-D graphics engine, the ARMADA 16x Applications Processor Family offers performance headroom and flexibility for today and future applications. The common software base provides a scalable platform to cover a breadth of product offerings.

Multiple complete turn-key hardware/software reference designs are available for digital picture frame, personal navigation, and portable media applications for rapid development and quick time to market. The digital picture frame platform is based on the optimized chipset of the ARMADA 16x Applications Processor Family, Marvell Power Management IC, and Marvell Wi-Fi component. Ideal for digital picture frame applications, the ARMADA 16x Applications Processor Family-based platform delivers fast response time for sophisticated user interfaces, image processing, and multimedia applications. Software supports multiple A/V standards and photo-editing capabilities for pan, zoom, and media effects. The ARMADA 16x Applications Processor Family is designed for high performance and low power, delivering extended battery life for personal consumer devices.

### 1.1 Product Summary

The ARMADA 16x Applications Processor Family comprises several products. These products support a variety of options for packaging, speed, on-chip cache and peripheral support. Table 1 shows a breakdown of the ARMADA 16x Applications Processor Family and the options available.

Refer to Table 2 for the basic features of the ARMADA 16x Applications Processor Family.



Table 1: ARMADA 16x Applications Processor Family Feature Breakdown

|                                  | ARMADA 162                          | ARMADA 166                          | ARMADA 166E                         | ARMADA 168                            |
|----------------------------------|-------------------------------------|-------------------------------------|-------------------------------------|---------------------------------------|
| Package                          | BGA-320                             | BGA-320                             | BGA-320                             | BGA-320                               |
| Max CPU Speed                    | 400 MHz                             | 800 MHz                             | 800 MHz                             | 1.066 GHz                             |
| WMMX2                            | Yes                                 | Yes                                 | Yes                                 | Yes                                   |
| Memory<br>(x16 DRAM)             | LP-DDR1-200<br>DDR2-400<br>DDR3-400 | LP-DDR1-200<br>DDR2-800<br>DDR3-800 | LP-DDR1-200<br>DDR2-800<br>DDR3-800 | LP-DDR1-200<br>DDR2-1066<br>DDR3-1066 |
| L1, L2 Caches                    | 32/32/64 KB                         | 32/32/128 KB                        | 32/32/128 KB                        | 32/32/128 KB                          |
| LCD Max Res,<br>Color            | XGA 24bpp                           | WUXGA 24bpp                         | WUXGA 24bpp                         | WUXGA 24bpp                           |
| 2D and Qdeo™<br>ICR              | Yes                                 | Yes                                 | Yes                                 | Yes                                   |
| USB2.0 HS + PHY*                 | 1 OTG, 1 host                         |
| xD Picture Card                  | Yes                                 | Yes                                 | Yes                                 | Yes                                   |
| CompactFlash+                    | Yes                                 | Yes                                 | Yes                                 | Yes                                   |
| FE MAC                           | -                                   | Yes                                 | Yes                                 | Yes                                   |
| PCIe2.0 x1 Lane                  | -                                   | -                                   | -                                   | Yes                                   |
| ElectroPhoretic<br>Display (EPD) | -                                   | -                                   | Yes                                 | -                                     |

 Table 2:
 ARMADA 16x Applications Processor Family Hardware Features<sup>2</sup>

| Feature Group                                | Feature                                                 | Description                                                                                                                                              |
|----------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Marvell® Sheeva™ Core<br>and Internal Memory | Marvell <sup>®</sup> Sheeva™ Embedded CPU<br>Technology | ARM* v5TE instruction set compliant                                                                                                                      |
|                                              | L1 Instruction and Data Cache                           | 32 KB I\$ + 32 KB D\$                                                                                                                                    |
|                                              | L2 Cache                                                | 128 KB                                                                                                                                                   |
|                                              | Internal Boot ROM                                       | Support boot from 8-bit NAND, 16-bit NAND, MMC, SD, OneNAND, SLC, MLC NAND, SSP SPI, and XIP                                                             |
| MULTIMEDIA                                   | Multimedia acceleration with WMMX  Hardware 2D graphics | <ul> <li>Decode H.264 up to WVGA and MPEG-4 up to 720p</li> <li>Scaling</li> <li>Color Space Conversion</li> <li>Overlaying</li> <li>Rotation</li> </ul> |

Table 2: ARMADA 16x Applications Processor Family Hardware Features<sup>2</sup>

| Feature Group   | Feature                                             | Description                                                                                                                                       |
|-----------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | 2D Graphics                                         | Bit blt                                                                                                                                           |
|                 | Qdeo™ Intelligent Color Remapping                   | Qdeo™ ICR enhances color to make vivid images without hue shifts or clipping     Part of the award-winning Qdeo suite of video processing         |
|                 | CCIR-656 Camera Interface                           |                                                                                                                                                   |
|                 | LCD Controller                                      | <ul> <li>Up to WUXGA (1920x1200)</li> <li>16-, 18- or 24<sup>1</sup>-bpp color depth</li> </ul>                                                   |
| DMA             | DMA Controller Interface                            |                                                                                                                                                   |
|                 | DDR Memory Controller                               | <ul><li>2 Chip Selects</li><li>16-bit DDR2/DDR3 at up to 533 MHz</li><li>LP-DDR1</li></ul>                                                        |
| EXTERNAL MEMORY | Static Memory Controller                            | <ul> <li>2 Chip Selects</li> <li>AA/D and A/D Muxed Mode support</li> <li>Support for VLIO or Companion Chips</li> </ul>                          |
|                 | NAND Memory Controller                              | <ul> <li>2 Chip Selects</li> <li>SLC and MLC NAND</li> <li>x8 and x16<sup>1</sup> small block and large block</li> </ul>                          |
|                 | Compact Flash Controller                            | <ul> <li>2 Chip Selects</li> <li>Compliant with CompactFlash (CF+)<br/>Spec 4.1</li> </ul>                                                        |
|                 | xD Card Controller                                  | <ul> <li>1 Chip Select</li> <li>Compliant with xD-Picture Card<br/>Specification Version 1.20</li> </ul>                                          |
|                 | MultiMediaCard/SD/SDIO Card and MS/MSPRO Controller | Up to 4 MMC/SD/SDIO Controllers     1 Memory Stick Pro Controller w/ support for 1 Card and support serial interface and 4-bit parallel interface |



Table 2: ARMADA 16x Applications Processor Family Hardware Features<sup>2</sup>

| Feature Group | Feature                                                     | Description                                                                                                                                                     |
|---------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PERIPHERALS   | USB 2.0 Host Controller                                     | 1 High-Speed USB2.0 Host with integrated transceiver                                                                                                            |
|               | USB 2.0 OTG Controller                                      | 1 High-Speed USB2.0 OTG with integrated transceiver and boot support                                                                                            |
|               | Fast Ethernet Interface                                     | MII interface support 10/100 Ethernet<br>Operation     MDC/MDIO interface for external PHY<br>control                                                           |
|               | Synchronous Serial Port Controller                          | <ul> <li>Up to 52 MHz with Master and Slave modes for frame sync and bit clock</li> <li>I<sup>2</sup>S support</li> <li>Up to 5 general purpose SSPs</li> </ul> |
|               | Universal Asynchronous Serial Port<br>Controller            | <ul><li> 3 UART Controllers</li><li> Up to 3.6 Mbps data rate</li></ul>                                                                                         |
|               | Two Wire Serial Bus Interface (TWSI) <sup>1</sup>           | <ul> <li>Interfaces to TWSI* peripherals</li> <li>Up to 3.4 Mbps with 7-bit addressing</li> </ul>                                                               |
|               | Power Two Wire Serial Bus Interface (PWR_TWSI) <sup>1</sup> | <ul><li>Interfaces to TWSI* peripherals</li><li>Up to 400 kbps with 7-bit addressing</li></ul>                                                                  |
|               | JTAG Controller                                             | JTAG support for debugging and testing<br>Program Flash                                                                                                         |
|               | Pulse Width Modulator (PWM) Controller                      | 4 PWM Controllers                                                                                                                                               |
|               | HW Timers                                                   | <ul> <li>Provides three 32-bit General Purpose<br/>Timers</li> <li>Provides one 16-bit Watchdog timer</li> </ul>                                                |
|               | AC '97 Interface                                            | Supports the Audio CODEC'97 Component Specification, Revision 2.3                                                                                               |
|               | One-Wire Interface                                          | Serial bus operation to receive/transmit 1-Wire bus data                                                                                                        |
|               | Keypad Controller                                           | <ul><li>Support for up to 8x8 Matrix Keys</li><li>Support for up to 8 Direct Keys</li></ul>                                                                     |
|               | General Purpose Input/Output (GPIO) Controller              | Up to 123 Multi-Function Pins with alternate GPIO functionality                                                                                                 |

Two-Wire Serial Interface (formerly referred to as I<sup>2</sup>C)

### 1.2 Document Purpose

This document constitutes the hardware specifications for the ARMADA 16x Applications Processor Family, including electrical, mechanical, and thermal information, functional overview, mechanical data, package signal locations, targeted electrical specifications, functional bus waveforms, and board design considerations. For software specifications including register programming information, refer to the *Marvell® ARMADA 16x Application Processor Family Software Manual (MV-S301544-00)*.

SPECIAL NOTE: Not all of the devices listed in this hardware manual have external hardware connections. Refer to the software manual (MV-S301544-00) for more information.

<sup>2.</sup> Not all features may be present in all SKUs - contact your Marvell sales rep.

### 1.3 Number Representation

All numbers in this document are decimal (base 10) unless designated otherwise. Hexadecimal numbers have a prefix of 0x, and binary numbers have a prefix of 0b. For example, 107 is represented as 0x6B in hexadecimal and 0b110\_1011 in binary.

### 1.4 Naming Conventions

All signal and register-bit names appear in uppercase. Active low items are prefixed with a lowercase "n".

Pins within a signal name are enclosed in angle brackets:

```
EXTERNAL_ADDRESS<31:0>
nCS<1>
```

Bits within a register bit field are enclosed in square brackets:

```
REGISTER_BITFIELD[3:0]
REGISTER_BIT[0]
```

Single-bit items have either of two states:

- Clear the item contains the value 0b0
- Set the item contains the value 0b1

### 1.5 Applicable Documents

Table 3 lists supplemental information sources for the ARMADA 16x Applications Processor Family. Contact a Marvell representative for the latest document revisions and ordering instructions.

Table 3: Supplemental ARMADA 16x Applications Processor Family Documentation, Releases, and Availability

| Document Title                                                                                              | Available |
|-------------------------------------------------------------------------------------------------------------|-----------|
| ARMADA 16x Applications Processor Family Hardware Manual (MV-S301545-00)<br>Public Release Available        | Now       |
| ARMADA 16x Applications Processor Family Software Manual (MV-S301544-00) Public Release Available           | Now       |
| ARMADA16x Applications Processor Family Alternate Function Spreadsheet                                      | Now       |
| ARMADA 16x Applications Processor Family Boot ROM Reference Manual<br>Public Release Available              | Now       |
| ARMADA 16x Applications Processor Family PMIC Application Note                                              | Now       |
| USB 2.0 PHY Calibration/ Compliance Guidelines for ARMADA 16x Applications Processor Family (MV-S301722-00) | Now       |
| ARMADA 16x Applications Processor Family JTAG Application Note (MV-S301720-00)                              | Now       |
| ARMADA 16x Applications Processor Family Board Design and Layout Guidelines (MV-S301721-00)                 | Now       |
| ARMADA 16x Applications Processor Family Temperature Sensor App Note (MV-S301707-00)                        | Now       |



# Table 3: Supplemental ARMADA 16x Applications Processor Family Documentation, Releases, and Availability (Continued)

| Document Title                                                           | Available                                    |
|--------------------------------------------------------------------------|----------------------------------------------|
| ARMADA16x Applications Processor Family Spec Update(s)                   | Spec Updates<br>are released<br>periodically |
| Check the Marvell website for the latest versions of available documents |                                              |

| $ \mathcal{V} $ |
|-----------------|
| Noto            |

Refer to the *Marvell*® ARMADA 16x Applications Processor Family *Specification Update* (MV-S501140-00) for corrections and updates to content *between* documentation releases. The specification update is revised on a periodic basis.

# **Product Overview**

The ARMADA 16x Applications Processor Family application is an integrated system-on-a-chip microprocessor targets mid- to high-end picture frame, personal navigation devices, and smart-monitor applications, among others. It incorporates the Marvell<sup>®</sup> Sheeva™ Embedded CPU Technology microarchitecture with sophisticated power management to provide optimum MIPS/mW performance across its wide range of operating frequencies. The ARMADA 16x Applications Processor Family complies with the ARM\* Architecture V5TE instruction set (excluding floating point instructions) and follows the ARM\* programmers model. The ARMADA 16x Applications Processor Family multimedia coprocessor provides enhanced Intel® WMMX 2 instructions to accelerate audio and video processing. The ARMADA 16x Applications Processor Family is available in a discrete package configuration.

The ARMADA 16x Applications Processor Family memory architecture provides greater flexibility and higher performance than that of previous products. The ARMADA 16x Applications Processor Family provides the configuration support for two dedicated memory interfaces to support high-speed DDR SDRAM, VLIO devices, and NAND Flash devices. This flexibility enables high performance "store and download" as well as "execute-in-place" system architectures. The ARMADA 16x Applications Processor Family memory architecture features a memory switch that allows multiple simultaneous memory transactions between different sources and targets. For example, the ARMADA 16x Applications Processor Family architecture allows memory traffic between the core and DDR SDRAM to move in parallel with DMA-generated traffic between the camera interface and the LCD Controller.

Figure 1 illustrates the ARMADA 16x Applications Processor Family. The diagram shows a multi-port memory switch and system bus architecture with the core attached, along with an LCD Controller and hardware accelerators for graphics and color remapping. The key features of all of the sub-blocks are described in this section, with more detail provided in the respective chapters.



Figure 1: ARMADA 16x Applications Processor Family Block Diagram



# Pin and Ball Map Views

In the following pin and ball map figures, the lowercase letter "n", which normally indicates negation, appears as uppercase "N". "RFU" means "Reserved For Future Use". NC means "No Connect". Do not connect these pins.

- Section 3.1, ARMADA 168 (88AP168) Applications Processor 15mm x 15mm TFBGA Ball Map.
- Section 3.2, ARMADA 166 (88AP166) Applications Processor 15mm x 15mm TFBGA Ball Map
- Section 3.3, ARMADA 162 (88AP162) Applications Processor 15mm x 15mm TFBGA Ball Map

# 3.1 ARMADA 168 (88AP168) Applications Processor 15mm x 15mm TFBGA Ball Map

Figure 2 shows the ball map for the 320-ball 15mm x 15mm TFBGA ARMADA 168 (88AP168) Applications Processor package.

Copyright © 2010 Marvell
November 2010 PUBLIC RELEASE



Figure 2: ARMADA 168 (88AP168) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View

|   | 1              | 2            | 3              | 4              | 5             | 6          | 7            | 8            | 9           | 10     | 11           | 12     | 13     | 14             | 15             | 16            | 17           | 18            |   |
|---|----------------|--------------|----------------|----------------|---------------|------------|--------------|--------------|-------------|--------|--------------|--------|--------|----------------|----------------|---------------|--------------|---------------|---|
| Α | MFP_92         | MFP_88       | MFP_86         | MFP_84         | MFP_80        | MFP_76     | MFP_72       | MFP_68       | MFP_64      | MFP_63 | MFP_59       | MFP_35 | MFP_31 | MFP_29         | MFP_22         | MFP_19        | MFP_17       | MFP_16        | Α |
| В | MFP_93         | MFP_90       | MFP_87         | MFP_85         | MFP_81        | MFP_77     | MFP_73       | MFP_69       | MFP_65      | MFP_62 | MFP_58       | MFP_33 | MFP_30 | MFP_28         | MFP_21         | MFP_18        | MFP_15       | MFP_14        | В |
| С | MFP_97         | MFP_95       | MFP_91         | VDD_<br>IO2    | MFP_82        | VSS        | VDD_<br>IO2  | MFP_70       | VDD_<br>IO2 | VSS    | MFP_57       | MFP_34 | MFP_27 | MFP_24         | MFP_20         | VSS           | MFP_13       | MFP_12        | С |
| D | MFP_10<br>1    | MFP_98       | MFP_94         | MFP_89         | MFP_83        | MFP_78     | MFP_74       | MFP_71       | MFP_66      | MFP_61 | MFP_56       | MFP_32 | MFP_25 | MFP_23         | MFP_11         | MFP_10        | MFP_9        | MFP_8         | D |
| Е | MFP_10<br>4    | MFP_10<br>2  | MFP_99         | MFP_96         | VDD_IO<br>4   | MFP_79     | MFP_75       | VDD_<br>CORE | MFP_67      | MFP_60 | VDD_<br>CORE | MFP_36 | MFP_26 | VDD_IO<br>0    | MFP_7          | MFP_6         | MFP_5        | MFP_4         | Е |
| F | MFP_10<br>6    | MFP_10<br>5  | MFP_10<br>3    | MFP_10<br>0    | VDD_IO<br>4   |            | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    |        | VDD_IO<br>0    | MFP_3          | MFP_2         | MFP_1        | MFP_0         | F |
| G | MFP_11<br>0    | MFP_10<br>9  | MFP_10<br>8    | MFP_10<br>7    | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_55         | MFP_54        | MFP_53       | MFP_52        | G |
| Н | MFP_11<br>4    | MFP_11<br>3  | MFP_11<br>2    | MFP_11<br>1    | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_51         | MFP_50        | MFP_49       | MFP_48        | н |
| J | MFP_11<br>8    | MFP_11<br>7  | MFP_11<br>6    | MFP_11<br>5    | VDD_IO        | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_IO<br>1    | MFP_44         | MFP_45        | MFP_46       | MFP_47        | J |
| K | MFP_11<br>9    | MFP_12<br>0  | MFP_12<br>1    | MFP_12<br>2    | VDD_IO        | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_IO<br>1    | MFP_40         | MFP_41        | MFP_42       | MFP_43        | κ |
| L | RESET_<br>IN_N | PWR_S<br>CL  | PWR_S<br>DA    | PRI_TDI        | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_37         | MFP_38        | USBID        | VSS           | L |
| М | PRI_TM<br>S    | PRI_TC<br>K  | PRI_TD<br>O    | PRI_TR<br>ST_N | VDD_C<br>ORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_39         | AVDD_<br>UHC  | USBH_<br>P   | USBH_<br>N    | М |
| N | VREF           | JTAG_S<br>EL | EXT_WA<br>KEUP | CALPA<br>D     | SEC_C<br>S_EN |            | VSS          | VSS          | SDCKE1      | nSDCS1 | vss          | VSS    |        | VSS            | AVDD_<br>OTG   | VSS           | USBOT<br>G_P | USBOT<br>G_N  | N |
| Р | DQM0           | MDQ0         | MDQ1           | MDQ2           | VSS           | MDQ12      | VSS          | VDD_<br>CORE | VDD_M       | SDBA2  | VDD_<br>CORE | VSS    | MA13   | VSS            | VSS            | AVDD_<br>OSC  | USBVB<br>US  | AVDD5_<br>USB | Р |
| R | DQS0_<br>N     | VDD_M        | MDQ3           | VDD_M          | MDQ10         | MDQ13      | SDCKE<br>0   | nSDCS<br>0   | SDBA1       | MAO    | MA3          | MA9    | MA12   | MA 14          | RFU_<br>R15    | RT_SEN        | A_ISET       | PXTAL_<br>IN  | R |
| Т | DQS0           | VSS          | MDQ4           | VSS            | MDQ11         | MDQ14      | VDD_M        | VSS          | SDBA0       | VDD_M  | VSS          | MA8    | VDD_M  | VSS            | AVDDT_<br>PCIE | VSS           | VDD_<br>CORE | PXTAL_<br>OUT | Т |
| U | MDQ5           | MDQ6         | VDD_M          | MDQ9           | VDD_M         | VSS        | MDQ15        | ODT          | nSDWE       | MA1    | MA4          | MA7    | MA11   | ODT1           | PCIETX<br>P    | AVDD_<br>PCIE | PCIERX<br>P  | PCIECL<br>KKP | U |
| ٧ | MDQ7           | MDM1         | MDQ8           | DQS1_N         | DQS1          | SDCLK<br>0 | SDCLK<br>0_N | nSDRA<br>S   | nSDCA<br>S  | MA2    | MA5          | MA6    | MA 10  | nDDR_<br>RESET | PCIETX<br>N    | VSS           | PCIERX<br>N  | PCIECL<br>KKN | ٧ |
|   | 1              | 2            | 3              | 4              | 5             | 6          | 7            | 8            | 9           | 10     | 11           | 12     | 13     | 14             | 15             | 16            | 17           | 18            |   |

# 3.2 ARMADA 166 (88AP166) Applications Processor 15mm x 15mm TFBGA Ball Map

Figure 3 shows the ball map for the 320-ball 15mm x 15mm TFBGA ARMADA 166 (88AP166) Applications Processor package.

Figure 3: ARMADA 166 (88AP166) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View



# 3.3 ARMADA 162 (88AP162) Applications Processor 15mm x 15mm TFBGA Ball Map

Figure 4 shows the ball map for the 320-ball 15mm x 15mm TFBGA ARMADA 162 (88AP162) Applications Processor package.



Figure 4: ARMADA 162 (88AP162) Applications Processor 15mm x 15mmTF-BGA Ball Map - Top View

|   | 1              | 2            | 3              | 4              | 5             | 6          | 7            | 8            | 9           | 10     | 11           | 12     | 13     | 14             | 15           | 16           | 17           | 18            |   |
|---|----------------|--------------|----------------|----------------|---------------|------------|--------------|--------------|-------------|--------|--------------|--------|--------|----------------|--------------|--------------|--------------|---------------|---|
| Α | MFP_92         | MFP_88       | MFP_86         | MFP_84         | MFP_80        | MFP_76     | MFP_72       | MFP_68       | MFP_64      | MFP_63 | MFP_59       | MFP_35 | MFP_31 | MFP_29         | MFP_22       | MFP_19       | MFP_17       | MFP_16        | Α |
| В | MFP_93         | MFP_90       | MFP_87         | MFP_85         | MFP_81        | MFP_77     | MFP_73       | MFP_69       | MFP_65      | MFP_62 | MFP_58       | MFP_33 | MFP_30 | MFP_28         | MFP_21       | MFP_18       | MFP_15       | MFP_14        | В |
| С | MFP_97         | MFP_95       | MFP_91         | VDD_<br>IO2    | MFP_82        | VSS        | VDD_<br>IO2  | MFP_70       | VDD_<br>IO2 | VSS    | MFP_57       | MFP_34 | MFP_27 | MFP_24         | MFP_20       | VSS          | MFP_13       | MFP_12        | С |
| D | MFP_10<br>1    | MFP_98       | MFP_94         | MFP_89         | MFP_83        | MFP_78     | MFP_74       | MFP_71       | MFP_66      | MFP_61 | MFP_56       | MFP_32 | MFP_25 | MFP_23         | MFP_11       | MFP_10       | MFP_9        | MFP_8         | D |
| Ε | MFP_10<br>4    | MFP_10<br>2  | MFP_99         | MFP_96         | VDD_IO<br>4   | MFP_79     | MFP_75       | VDD_<br>CORE | MFP_67      | MFP_60 | VDD_<br>CORE | MFP_36 | MFP_26 | VDD_IO<br>0    | MFP_7        | MFP_6        | MFP_5        | MFP_4         | Ε |
| F | MFP_10<br>6    | MFP_10<br>5  | MFP_10<br>3    | MFP_10<br>0    | VDD_IO<br>4   |            | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    |        | VDD_IO<br>0    | MFP_3        | MFP_2        | MFP_1        | MFP_0         | F |
| G | MFP_11<br>0    | MFP_10<br>9  | MFP_10<br>8    | MFP_10<br>7    | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_55       | MFP_54       | MFP_53       | MFP_52        | G |
| Н | MFP_11<br>4    | MFP_11<br>3  | MFP_11<br>2    | MFP_11<br>1    | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_51       | MFP_50       | MFP_49       | MFP_48        | Н |
| J | MFP_11<br>8    | MFP_11<br>7  | MFP_11<br>6    | MFP_11<br>5    | VDD_IO<br>3   | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_IO<br>1    | MFP_44       | MFP_45       | MFP_46       | MFP_47        | J |
| K | MFP_11<br>9    | MFP_12<br>0  | MFP_12<br>1    | MFP_12<br>2    | VDD_IO        | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_IO<br>1    | MFP_40       | MFP_41       | MFP_42       | MFP_43        | κ |
| L | RESET_<br>IN_N | PWR_S<br>CL  | PWR_S<br>DA    | PRI_TDI        | VDD_<br>CORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_37       | MFP_38       | USBID        | VSS           | L |
| М | PRI_TM<br>S    | PRI_TC<br>K  | PRI_TD<br>O    | PRI_TR<br>ST_N | VDD_C<br>ORE  | VSS        | VSS          | VSS          | VSS         | VSS    | VSS          | VSS    | VSS    | VDD_<br>CORE   | MFP_39       | AVDD_<br>UHC | USBH_<br>P   | USBH_<br>N    | М |
| N | VREF           | JTAG_S<br>EL | EXT_WA<br>KEUP | CALPA<br>D     | SEC_C<br>S_EN |            | VSS          | VSS          | SDCKE1      | nSDCS1 | VSS          | vss    |        | VSS            | AVDD_<br>OTG | VSS          | USBOT<br>G_P | USBOT<br>G_N  | N |
| Р | DQM0           | MDQ0         | MDQ1           | MDQ2           | VSS           | MDQ12      | VSS          | VDD_<br>CORE | VDD_M       | SDBA2  | VDD_<br>CORE | VSS    | MA13   | VSS            | VSS          | AVDD_<br>OSC | USBVB<br>US  | AVDD5_<br>USB | Р |
| R | DQS0_          | VDD_M        | MDQ3           | VDD_M          | MDQ10         | MDQ13      | SDCKE<br>0   | nSDCS<br>0   | SDBA1       | MA0    | MA3          | MA9    | MA12   | MA 14          | VSS          | RT_SEN       | A_ISET       | PXTAL_<br>IN  | R |
| Т | DQS0           | VSS          | MDQ4           | VSS            | MDQ11         | MDQ14      | VDD_M        | VSS          | SDBA0       | VDD_M  | VSS          | MA8    | VDD_M  | VSS            | VSS          | VSS          | VDD_<br>CORE | PXTAL_<br>OUT | т |
| U | MDQ5           | MDQ6         | VDD_M          | MDQ9           | VDD_M         | VSS        | MDQ15        | ODT          | nSDWE       | MA1    | MA4          | MA7    | MA11   | ODT1           | VSS          | VSS          | VSS          | VSS           | U |
| ٧ | MDQ7           | MDM1         | MDQ8           | DQS1_N         | DQS1          | SDCLK<br>0 | SDCLK<br>0_N | nSDRA<br>S   | nSDCA<br>S  | MA2    | MA5          | MA6    | MA 10  | nDDR_<br>RESET | VSS          | VSS          | VSS          | VSS           | ٧ |
|   | 1              | 2            | 3              | 4              | 5             | 6          | 7            | 8            | 9           | 10     | 11           | 12     | 13     | 14             | 15           | 16           | 17           | 18            |   |

# 4 Package Information

This chapter describes the following:

- Section 4.1, Introduction
- Section 4.2, Package Marking
- Section 4.3, Packaging Materials
- Section 4.4, ARMADA 16x Applications Processor Family 15mm x 15mm TFBGA Packaging

### 4.1 Introduction

This chapter provides the package marking and mechanical specifications for the ARMADA 16x Applications Processor Family.



### 4.2 Package Marking

Figure 5 shows an example of the package marking for the ARMADA 16x Applications Processor Family. The Booking Part Number for this specific example is 88AP166EB0-BJD2C008

Figure 5: Sample Package Marking



NOTE: The individual text boxes illustrated above are only used to demonstrate the relative location for the marking.

### 4.3 Packaging Materials

Table 4 shows the solder ball material list.

### Table 4: Package Materials

### Solder Balls (SAC305)

Solder balls: 96.5 Sn/3.0 Ag/0.5 Cu

**NOTE:** Pb-free parts, lead has not been added intentionally, but lead may persist as an impurity below 1000 ppm

# 4.4 ARMADA 16x Applications Processor Family 15mm x 15mm TFBGA Packaging

Figure 6 shows the 320-ball TFBGA packaging for the ARMADA 16x Applications Processor Family. Table 5 provides TFBGA package dimensions.

Figure 6: ARMADA 16x Applications Processor Family 15mm x 15mm TFBGA Package Information



1. Solder Ball size: 0.45mm

2. BGA solder ball pad: 0.4mm SMD



Table 5: TFBGA Package Dimensions

| Symbol | Dimensio | ns in mm |       | Dimensio | ns in inch ( | see Note) |
|--------|----------|----------|-------|----------|--------------|-----------|
|        | Min      | Nom      | Max   | Min      | Nom          | Max       |
| Α      |          |          | 1.40  |          |              | 0.055     |
| A1     | 0.30     | 0.35     | 0.40  | 0.012    | 0.014        | 0.016     |
| A2     | 0.84     | 0.89     | 0.94  | 0.033    | 0.035        | 0.037     |
| С      | 0.32     | 0.36     | 0.40  | 0.013    | 0.014        | 0.016     |
| D      | 14.90    | 15.00    | 15.10 | 0.587    | 0.591        | 0.594     |
| E      | 14.90    | 15.00    | 15.10 | 0.587    | 0.591        | 0.594     |
| D1     |          | 13.60    |       |          | 0.535        |           |
| E1     |          | 13.60    |       |          | 0.535        |           |
| е      |          | 0.80     |       |          | 0.031        |           |
| b      | 0.40     | 0.45     | 0.50  | 0.016    | 0.018        | 0.020     |
| aaa    |          | 0.15     |       |          | 0.006        |           |
| bbb    |          | 0.10     |       |          | 0.004        |           |
| ddd    |          | 0.12     |       |          | 0.005        |           |
| eee    |          | 0.15     |       |          | 0.006        |           |
| fff    |          | 0.08     |       |          | 0.003        |           |
| MD/WE  |          | 18/18    |       |          | 18/18        |           |

**NOTE:** If the PCB is designed with English units on outer rows, solder balls may not align with PCB pads due to rounding error from converting from mm to inches. Once solder ball and PCB pad positional tolerances are factored, there is a risk of SMT failure due to outer balls not aligning with PCB pads.

# Maximum Ratings and Operation Conditions

This chapter discusses:

- Section 5.1, Absolute Maximum Ratings
- Section 5.2, Operating Conditions

### 5.1 Absolute Maximum Ratings

The absolute maximum ratings (shown in Table 6) define limitations for electrical and thermal stresses. These limits prevent permanent damage to the ARMADA 16x Applications Processor Family.



Absolute maximum ratings are *not* operating ranges. Operation at absolute maximum ratings is *not* guaranteed.

Table 6: Absolute Maximum Ratings

| Symbol             | Description                                                                                                                                            |                  | Min     | Max       | Units |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-----------|-------|
| T <sub>S</sub>     | Storage temperature                                                                                                                                    |                  | -40     | 125       | °C    |
| V                  | Voltage applied to IO peripherals VDD_IO0, VDD_IO1, VDD_IO2, VDD_IO3, VDD_IO3                                                                          |                  |         | VSS+4.0   | V     |
| V <sub>CC_HV</sub> | AVDD_UHC (AVDD_USB03P3) and AVDD_OTG (AVDD_USB13P3)                                                                                                    | i                | VSS-0.3 | VSS+3.6   | V     |
| V <sub>CC_MV</sub> | Voltage applied to DDR supply pins (VDD_M)                                                                                                             |                  | VSS-0.5 | VSS+2.3   | V     |
| V <sub>CC_LV</sub> | Voltage applied to V <sub>DD_Core</sub> supply pins                                                                                                    |                  | VSS-0.3 | VSS+1.155 | V     |
| V <sub>IP_X</sub>  | Voltage applied to analog blocks (XTAL_IN, XTAL_OUT, AVDD_OSC)                                                                                         |                  | VSS-0.3 | VSS+1.9   | V     |
| V <sub>ESD</sub>   | Maximum ESD stress voltage, three stresses                                                                                                             | HBM <sup>1</sup> | _       | 2000      | V     |
|                    | <ul> <li>maximum:</li> <li>Any pin to any supply pin, either polarity, or</li> <li>Any pin to all non-supply pins together, either polarity</li> </ul> | CDM <sup>2</sup> | _       | 500       | V     |
| I <sub>EOS</sub>   | Maximum DC input current (electrical overstress) non-supply pin                                                                                        | for any          | _       | 5         | mA    |

Doc. No. MV-S301545-00 Rev. -



### Table 6: Absolute Maximum Ratings (Continued)

| Symbol | Description                         | Min | Max | Units |
|--------|-------------------------------------|-----|-----|-------|
|        | man body model<br>arge device model |     |     |       |

### 5.2 Operating Conditions

This section discusses operating voltage, frequency, and temperature specifications for the ARMADA 16x Applications Processor Family.

Refer to the "Clocks Controller and Power Management Unit" chapter of the *Marvell®ARMADA 16x Applications Processor Family Software Manual* for supported frequencies and clock-register settings as listed in Table 7.

Table 7: Voltage, Temperature, and Frequency Electrical Specifications

| Symbol    | Description                                                          | Min     | Typical | Ma                | ax                | Units        | Notes                        |
|-----------|----------------------------------------------------------------------|---------|---------|-------------------|-------------------|--------------|------------------------------|
|           | Operation                                                            | ng Temp | erature |                   |                   |              |                              |
| Tj        | Junction Temperature                                                 | -25     | _       | +8                | 35                | °C           | 1                            |
| Tj        | Junction Temperature                                                 | -40     | _       | +1                | 05                | °C           | 1                            |
| Tcase     | Case Temperature                                                     | _       | _       | See Note          | s 2 and 3         | °C           | 4, 5, 6, 8                   |
| $\Psi jt$ | Thermal parameter characterization junction to top center of package | 0.2     | _       | 7.2               | 20                | °C /<br>watt | _                            |
|           | AVDD                                                                 | _OSC Vo | Itage   |                   |                   |              |                              |
| Vccosc_1  | Voltage applied on VDD_OSC                                           | 1.70    | 1.80    | 1.9               | 90                | V            | _                            |
| Tsysramp  | Ramp Rate                                                            | _       | _       | 25.               | 00                | mV/μs        |                              |
| AVDD C    | ORE Voltage at Frequency Ranges                                      | (A0 Ste | pping)  | Ма                | x <sup>10</sup>   |              |                              |
| Vcccore_1 | Voltage applied for modes 0 and 1                                    | 0.9     | 1.00    | 1.1               | 55                | V            | 12, 13,<br>20                |
| Vcccore_2 | Voltage applied for modes 2, 2.3, 3 and 3.1                          | 1.05    | 1.10    | 1.1               | 55                | V            | 14, 15,<br>16, 17,<br>20, 21 |
| Tpwrramp  | Ramp Rate                                                            | 1.0     | _       | 25.               | 00                | mV/μs        |                              |
| AVDD C    | ORE Voltage at Frequency Ranges                                      | (B0 Ste | pping)  | Max <sup>11</sup> | Max <sup>10</sup> |              |                              |
| Vcccore_1 | Voltage applied for modes 0 and 1                                    | 0.90    | 0.945   | 1.000             | 1.155             | V            | 12, 13,<br>22                |
| Vcccore_2 | Voltage applied for modes 2, 2.3, 3 and 3.1                          | 0.97    | 1.000   | 1.030             | 1.155             | V            | 14, 15,<br>16, 17,<br>22     |

Table 7: Voltage, Temperature, and Frequency Electrical Specifications (Continued)

| Symbol    | Description                             | Min        | Typical   | Ma    | ıx    | Units | Notes         |
|-----------|-----------------------------------------|------------|-----------|-------|-------|-------|---------------|
| Vcccore_3 | Voltage applied for modes 4 and 4.1     | 1.086      | 1.120     | 1.155 | 1.155 | V     | 18, 19,<br>21 |
| Tpwrramp  | Ramp Rate                               | 1.0        | _         | 25.00 | 25.00 | mV/μs |               |
|           | VDC                                     | _M Volta   | age       |       |       |       |               |
| Vcc_m_1   | Voltage applied on VDD_M                | 1.425      | 1.5       | 1.5   | 75    | V     | _             |
| Tsysramp  | Ramp Rate                               | _          | _         | 25.   | 00    | mV/μs | _             |
|           | VDD_IO{(                                | ),1,2,3,4) | Voltage   |       |       |       |               |
| Vcciox_1  | Voltage applied when using 1.8v devices | 1.70       | 1.80      | 1.9   | 98    | V     | _             |
| Vcciox_3  | Voltage applied when using 3.3v devices | 2.97       | 3.30      | 3.6   | 33    | V     | _             |
| Tsysramp  | Ramp Rate                               | _          | _         | 25.   | 00    | mV/μs | _             |
|           | VDD_                                    | USB Vol    | tage      |       |       |       |               |
| Vccusb_0  | Voltage applied on AVDD_OTG             | 3.00       | 3.30      | 3.    | 6     | V     | _             |
| Vccusb_1  | Voltage applied on AVDD_UHC             | 3.00       | 3.30      | 3.    | 6     | V     | _             |
| Tsysramp  | Ramp Rate                               | _          | _         | 25.   | 00    | mV/μs | _             |
|           | AVDD5_USB (                             | USB OT     | G 5V supp | ly)   |       |       |               |
| vccusb_0  | Voltage applied on AVDD5_USB            | 4.5        | 5.0       | 5.    | 5     | V     | _             |
| Tsysramp  | Ramp Rate                               | _          | _         | 25.   | 00    | mV/μs | _             |



#### Table 7: Voltage, Temperature, and Frequency Electrical Specifications (Continued)

| Symbol | Description | Min | Typical | Max | Units | Notes |
|--------|-------------|-----|---------|-----|-------|-------|
|--------|-------------|-----|---------|-----|-------|-------|

#### NOTE:

- 1. Minimum/maximum junction temperature depends on SKU
- 2. The case temperature spec for Marvell<sup>®</sup> ARMADA 16x Applications Processor Family is a function of the  $\Psi_{it}$  value that varies pending OEM system configuration.  $\Psi jt$  value should be modeled and/or tested for each system configuration.
- 3. Allowable case temperature should be calculated using following formula. Maximum  $\Psi jt$  can be used for maximum allowable case temperature calculation where testing or modeling resources are nor available or system can absorb the extra guard band introduced using max  $\Psi jt$  values
- 4.  $Tcase_{(max)} = Tj_{(max)} \Psi jt * P_{(max)}$ 5.  $Tcase_{(max)} = Maximum$  allowable case temperature (°C).
- 6. Tj<sub>(max)</sub> = Maximum allowable junction temperature (°C)
- 7. P<sub>(max)</sub> = Maximum Sustainable ARMADA Power (W)
- 8. System design must ensure that the device case temperature is maintained within the specified limits. In some system applications it may be necessary to use external thermal management (for example, a package-mounted heat spreader) or configure the device to limit power consumption and maintain acceptable case temperatures.
- 9. The voltage ranges specified for VDD\_CORE are the targeted voltage ranges for the product. These ranges may extend or narrow depending on actual product performance and product SKUs. Marvell recommends that extended voltage and current capabilities be designed into the power management IC to accommodate future changes to this specification without requiring changes to the power management IC.
- 10. Maximum allowable operating voltage on VDD\_CORE.
- 11. Maximum allowable voltage on VDD\_CORE to meet maximum 1.4 W Pmax
- 12. Mode 0 is PCLK = 156 MHz and DCLK = 156 MHz
- 13. Mode 1 is PCLK = 400 MHz and DCLK = 200 MHz
- 14. Mode 2 is PCLK = 624 MHz and DCLK = 312 MHz
- 15. Mode 2.3 is PCLK = 624 MHz and DCLK = 156 MHz
- 16. Mode 3 is PCLK = 800 MHz and DCLK = 400 MHz
- 17. Mode 3.1 is PCLK = 800 MHz and DCLK = 200 MHz
- 18. Mode 4 is PCLK = 1.066 GHz and DCLK = 533 MHz
- 19. Mode 4.1 is PCLK = 1.066 GHz and DCLK = 355 MHz
- 20. Maximum VDD\_CORE power (Pmax) is 1.5W
- 21. Maximum full chip power (Pmax\_fullchip) is 2.0W
- 22. Maximum full chip power (Pmax\_fullchip) is 1.9W.

# 6 Electrical Specifications

This chapter includes DC voltage and current characteristics as well as crystal and oscillator specifications for the ARMADA 16x Applications Processor Family.

- Section 6.1, DC Voltage and Current Characteristics
- Section 6.2, Oscillator Electrical Specifications

### 6.1 DC Voltage and Current Characteristics

The DC characteristics for each pin include input-sense levels, output-drive levels, current and pullup/down resistive values. These parameters can be used to determine maximum DC loading and to determine maximum transition times for a given load.

Table 8 shows the DC operating conditions for the input, output, and I/O pins used by the Dynamic Memory Controller. Table 9 shows operating conditions for DDR3.

Table 8: LPDDR1/LPDDR2 Input, Output and I/O pins AC/DC Operating Conditions

| Symbols             | Description                                                         | Min          | Typical | Max          | Unit | Notes   |
|---------------------|---------------------------------------------------------------------|--------------|---------|--------------|------|---------|
| Vih <sub>(dc)</sub> | Input high voltage                                                  | VREF + 0.125 | _       | VDD_M        | V    | _       |
| V <sub>il(dc)</sub> | Input low voltage                                                   | VSS          | _       | VREF - 0.125 | V    | _       |
| Vih <sub>(ac)</sub> | Input high voltage                                                  | VREF + 0.200 | _       | 6            | V    | _       |
| V <sub>il(ac)</sub> | Input low voltage                                                   | 6            | _       | VREF - 0.200 | V    | _       |
| V <sub>OH</sub>     | High-level output voltage<br>Absolute Load Current<br>achieving Voh | 1.4          | _       |              | V    | 1, 2    |
| V <sub>OL</sub>     | Low-level output voltage<br>Absolute Load Current<br>achieving Vol  | _            | _       | 0.4          | V    | 1, 2    |
| DTT                 | D# F#s stirrs improdumes value                                      | 120          | 150     | 180          | Ω    | 3, 4, 5 |
| RTT                 | Rtt Effective impedance value                                       | 60           | 75      | 90           | Ω    | 3, 4, 5 |
| Cpin                | Pin Capacitance                                                     | 4            | 4.5     | 5            | pF   |         |

Doc. No. MV-S301545-00 Rev. -

#### LPDDR1/LPDDR2 Input, Output and I/O pins AC/DC Operating Conditions (Continued) Table 8:

| Symbols Description | Min | Typical | Max | Unit | Notes |
|---------------------|-----|---------|-----|------|-------|
|---------------------|-----|---------|-----|------|-------|

#### NOTE:

- 1.  $IOH_{(min)} = 13.4 \text{ mA}$
- 2. Measurement conditions VDDIO=1.8V, ZPDRV=ZNDRV=0xF, ZPR=ZNR=0xF, ZD=1
- 3. Refer to the Functional Description section in the DDR Memory Controller chapter in the Marvell® ARMADA 16x Applications Processor Family Software Manual for ODT configuration.
- 4. Measurement definition for RTT:
  - Apply VREF +/- 0.25 to input pin separately, then measure current I(VREF + 0.25) and I(VREF 0.25) respectively. Current does not include the current flowing through the pullup/pulldown resistor.
- 5.  $RTT = 0.5 / (I_{(VREF + 0.25)} I_{(VREF 0.25)})$
- 6. Input DC Operating Conditions (SSTL receiver)

 $V_{IH}$  overshoot:  $V_{IH}$  (max) = VDD\_M + 0.7V for a pulse width less than or equal to 3ns and the pulse width can not be greater than 1/3 the cycle rate.

V<sub>II</sub> undershoot: V<sub>II</sub> (min) = -1.0V for a pulse width less than or equal to 3ns and the pulse width can not be greater than 1/3 the cycle rate

Where VDD\_M <=1.8V

DDR3 Input, Output, and I/O Pins AC/DC Operating Conditions Table 9:

| Symbols  | Description/Test<br>Condition            | Min          | Typical | Max          | Unit | Notes |
|----------|------------------------------------------|--------------|---------|--------------|------|-------|
| VIL (AC) | Input low level AC                       | Note 7       |         | VREF - 0.175 | V    |       |
| VIH (AC) | Input high level AC                      | VREF + 0.175 |         | Note 7       | V    |       |
| VIL (DC) | Input low level DC                       | VSS          |         | VREF - 0.100 | V    |       |
| VIH (DC) | Input high level DC                      | VREF + 1.00  |         | VDDIO        | V    |       |
| VDIL     | Differential input low level             | Note 6       |         | -0.2         | V    | 6     |
| VDIH     | Differential input high level            | 0.2          |         | Note 6       | V    | 6     |
| VOL      | Output low level/<br>See Note 6          |              |         | 0.2*VDDIO    | V    | 7     |
| VOH      | Ouput high level/<br>See Note 6          | 0.8*VDDIO    |         |              | V    | 7     |
| RTT      | Rtt effective impedance value/See Note 2 | 48           | 60      | 72           | 0hm  | 1, 2  |
| Cpin     | Pin capacitance                          |              | 4       | 4.5          | pF   |       |

### Table 9: DDR3 Input, Output, and I/O Pins AC/DC Operating Conditions

#### Notes:

- 1. See SDRAM functional description section for ODT configuration
- 2. Measurement defintion for RTT: Apply VREF +/-0.25 to input pin separately. Then measure current I(VREF + 0.25) and I(VREF 0.25), respectively. RTT = 0.35/I<sub>(VREF + 0.175)</sub> I<sub>(VREF 0.175)</sub>
- 3. Includes pad + pkg cap
- 4. This current does not include the current flowin g through the pullup/pulldown resistor.
- 5. Limitations are same as for single-ended signals.
- 6. Defined when driver impedance is calibrated to 21 ohm.

See JEDEC Overshoot and Undershoot Spec.

Table 10 applies to all signals powered by VCC\_high. VCC\_high is the term used to refer to the collective groups of high voltage supplies which consist of VDD\_IO0, VDD\_IO1, VDD\_IO2, VDD\_IO3, VDD\_IO4, VDD\_M, VDD\_OTG, VDD\_PLL and VDD\_UHC.

Table 10: MFP Input, Output, and I/O Pins DC Operating Conditions

| Symbols                                             | Description                                       | Min               | Typical | Max              | Unit | Notes |  |
|-----------------------------------------------------|---------------------------------------------------|-------------------|---------|------------------|------|-------|--|
| Input DC Operating Conditions (vcc = 1.8 V Typical) |                                                   |                   |         |                  |      |       |  |
| Vih                                                 | Input high voltage                                | VCC_high * 0.8    | _       | VCC_high + 0.3   | V    | 3     |  |
| V <sub>il</sub>                                     | Input low voltage                                 | -0.3              | _       | VCC_high * 0.2   | V    | 3     |  |
| V <sub>hys</sub>                                    | Hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | 0.4               | _       | VCC_high * 0.5   | V    | 3     |  |
| R <sub>PULLUP</sub>                                 | Pullup Resistance                                 | 40 <sup>1</sup>   | 110     | 200 <sup>2</sup> | ΚΩ   | 4     |  |
| R <sub>PULLDOWN</sub>                               | Pulldown Resistance                               | 40 <sup>1</sup>   | 110     | 200 <sup>2</sup> | ΚΩ   | 5     |  |
| Input DC 0                                          | perating Conditions (3.3                          | V Typical)        |         |                  |      |       |  |
| Vih                                                 | Input high voltage                                | 0.8 *<br>VCC_high | _       | VCC_high + 0.3   | V    | 3     |  |
| V <sub>il</sub>                                     | Input low voltage                                 | -0.3              | _       | VCC_high * 0.2   | V    | 3     |  |
| V <sub>hys</sub>                                    | Hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | 0.4               | _       | VCC_high * 0.5   | V    | 3     |  |
| R <sub>PULLUP</sub>                                 | Pullup Resistance                                 | 20 <sup>1</sup>   | 45      | 100 <sup>2</sup> | ΚΩ   | 4     |  |
| R <sub>PULLDOWN</sub>                               | Pulldown Resistance                               | 201               | 45      | 100 <sup>2</sup> | ΚΩ   | 5     |  |



Table 10: MFP Input, Output, and I/O Pins DC Operating Conditions (Continued)

| Symbols                               | Description                                                         | Min               | Typical      | Max               | Unit    | Notes                                   |
|---------------------------------------|---------------------------------------------------------------------|-------------------|--------------|-------------------|---------|-----------------------------------------|
| Output DC                             | Operating Conditions (                                              | VCC = 1.8 V       | Typical) (No | rmal IO Pins)     |         | -                                       |
| 1X<br>2X<br>3X                        | High-level output voltage<br>Absolute Load Current<br>achieving Voh | 0.9 *<br>VCC_high | _            | VCC_high          | V       | I <sub>OH</sub> = (mA min) -3 -6 -9     |
| 1X<br>2X<br>3X                        | Low-level output voltage<br>Absolute Load Current<br>achieving Vol  | VSS               | _            | 0.1 *<br>VCC_high | V       | I <sub>OL</sub> = (mA min) 3 6 9        |
| Output DC                             | Operating Conditions (                                              | VCC = 1.8 V       | Typical) (Fa | st IO Pins (M     | FP_<56: | 85>))                                   |
| 1X<br>2X<br>3X<br>4X                  | High-level output voltage<br>Absolute Load Current<br>achieving Voh | 0.9 *<br>VCC_high | _            | VCC_high          | V       | I <sub>OH</sub> = (mA min) -3 -6 -8 -10 |
| 1X<br>2X<br>3X<br>4X                  | Low-level output voltage<br>Absolute Load Current<br>achieving Vol  | VSS               | _            | 0.1 *<br>VCC_high | V       | I <sub>OL</sub> = (mA min) 3 6 8 10     |
| Output DC                             | Operating Conditions (                                              | vccp = 3.3 V      | Typical) (No | ormal IO Pins     | )       |                                         |
| 1X<br>2X<br>3X                        | High-level output voltage<br>Absolute Load Current<br>achieving Voh | VCC_high * 0.9    | _            | VCC_high          | V       | I <sub>OH =</sub> (mA min) -3 -9 -11    |
| V <sub>OL</sub> <sup>6</sup> 1X 2X 3X | Low-level output voltage<br>Absolute Load Current<br>achieving Vol  | VSS               | _            | 0.1 *<br>VCC_high | V       | I <sub>OL</sub> = (mA min) 3 6 11       |

Table 10: MFP Input, Output, and I/O Pins DC Operating Conditions (Continued)

| Symbols                                  | Description                                                         | Min            | Typical     | Max               | Unit | Notes                                                        |
|------------------------------------------|---------------------------------------------------------------------|----------------|-------------|-------------------|------|--------------------------------------------------------------|
| V <sub>OH</sub> <sup>6</sup> 1X 2X 3X 4X | High-level output voltage<br>Absolute Load Current<br>achieving Voh | VCC_high * 0.9 | _           | VCC_high          | V    | I <sub>OH =</sub> (mA min)<br>-5.0<br>-8.0<br>-10.0<br>-12.0 |
| V <sub>OL</sub> <sup>6</sup> 1X 2X 3X 4X | Low-level output voltage<br>Absolute Load Current<br>achieving Vol  | VSS            | _           | 0.1 *<br>VCC_high | V    | I <sub>OL</sub> = (mA min)<br>5.0<br>8.0<br>10.0<br>12.0     |
| Output DC                                | Operating Conditions (V                                             | CC = 1.8 and   | 3.3 V Typic | al)               |      |                                                              |
| I <sub>OZ</sub>                          | Three-state output leakage current                                  | _              | _           | 40                | nA   | _                                                            |
| I <sub>DDQ</sub>                         | Quiescent supply current                                            | _              | _           | 1                 | nA   | _                                                            |

#### NOTE:

- 1. Max voltage, Minimum temperature
- 2. Min voltage, Maximum temperature
- 3. VCC\_high references to VDD\_IO0, VDD\_IO1, VDD\_IO2, VDD\_IO3, VDD\_IO4, VDD\_M, VDD\_OTG, VDD\_PLL and VDD\_UHC supplies.
- 4. Use MFPRxx[pull sel] and MFPRxx[pullup en] bits to enable or disable pullups.
- 5. Use MFPRxx[pull\_sel] and MFPRxx[pulldown\_en] bits to enable or disable pulldowns.
- 6. Multi-Function Pin (MFP) drive strength is programmable using MFPRxx[drive] bitfield. MFPR register definitions are found in the *Marvell*<sup>®</sup> *ARMADA 16x Applications Processor Family Software Manual.*

# 6.2 Oscillator Electrical Specifications

# 6.2.1 26.000 MHz Oscillator Specifications

The 26.000 MHz crystal is connected between the PXTAL\_IN (amplifier input) and PXTAL\_OUT (amplified output). Table 11 lists the 26.000 MHz crystal specifications.

To drive the 26.000 MHz crystal pins from an external source:

- 1. Drive the PXTAL\_IN pin with a digital signal with low and high levels as listed in Table 12.
- 2. Float the PXTAL\_OUT pin

Table 12 lists the 26.000 MHz oscillator specifications. Figure 7 shows recommended GND shielding to xtal\_in and xtal\_out.



Figure 7: Recommended GND Shielding to xtal\_in and xtal\_out

Table 11: Typical 26.000 MHz Crystal Requirements

| Parameter                             | Minimum                                       | Typical | Maximum | Units |
|---------------------------------------|-----------------------------------------------|---------|---------|-------|
| Frequency range                       | 25.997                                        | 26.000  | 26.002  | MHz   |
| Frequency tolerance at 25°C           | -50                                           | _       | +50     | ppm   |
| Oscillation mode                      | Oscillation mode Fundamental Parallel Resonar |         | ant     | _     |
| Maximum change over temperature range | -50                                           | _       | +50     | ppm   |
| Drive level                           | _                                             | 10      | 100     | uW    |
| Load capacitance (C <sub>L</sub> )    | _                                             | 10      | _       | pf    |
| Series resistance (R <sub>S</sub> )   | _                                             | 50      | _       | Ω     |
| NOTE:                                 |                                               |         |         |       |

Table 12: Typical External 26.000 MHz Oscillator Requirements

| Symbol    | Description                           | Min   | Typical | Max  | Units |  |  |  |
|-----------|---------------------------------------|-------|---------|------|-------|--|--|--|
| Amplifier | Amplifier Specifications              |       |         |      |       |  |  |  |
| VIH_X     | Input high voltage, PXTAL_IN          | 1.7   | 1.8     | 1.9  | V     |  |  |  |
| VIL_X     | Input low voltage, PXTAL_IN           | -0.10 | 0.00    | 0.10 | V     |  |  |  |
| IIN_XP    | Input leakage, PXTAL_IN               | _     | _       | 10   | μΑ    |  |  |  |
| CIN_XP    | Input capacitance, PXTAL_IN/PXTAL_OUT | _     | 20      | 25   | pf    |  |  |  |
| tS_XP     | Stabilization time                    | _     | _       | 7    | ms    |  |  |  |
| SR_XP     | Slew Rate                             | 1     | _       | _    | V/ns  |  |  |  |

## Table 12: Typical External 26.000 MHz Oscillator Requirements (Continued)

| Symbol               | Description                                        | Min | Typical | Max | Units |
|----------------------|----------------------------------------------------|-----|---------|-----|-------|
| Board Specifications |                                                    |     |         |     |       |
| RP_XP                | 20                                                 | _   | _       | MΩ  |       |
| CP_XP                | Parasitic capacitance, PXTAL_IN/PXTAL_OUT, total   |     | _       | 5   | pf    |
| COP_XP               | Parasitic shunt capacitance, PXTAL_IN to PXTAL_OUT | _   | _       | 0.4 | pf    |





# **7** AC Electrical Characteristics

This chapter includes alternating-current (AC) characteristics, timing diagrams and timing parameters for the ARMADA 16x Applications Processor Family controllers/interfaces listed below.

Section 7.1, DDR SDRAM Timing Diagrams and Specifications

Section 7.2, Static Memory Controller Timing Diagrams and Specifications

Section 7.3, NAND Timing Diagrams and Specifications

Section 7.4, SD Host Controller (SDH) Timing Diagrams and Specifications

Section 7.5, LCD Controller Timing Diagrams and Specifications

Section 7.6, Quick Capture Camera Interface (CCIC) Timing Diagrams and Specifications

Section 7.7, SSP Timing Diagrams and Specifications

Section 7.8, TWSI Timing Diagrams and Specifications

Section 7.9, AC'97 Timing Diagrams and Specifications

Section 7.10, JTAG Interface Timing Diagrams and Specifications

Section 7.11, USB 2.0 Timing Diagrams and Specifications

Section 7.12, PCI Express Specifications

Section 7.13, Ethernet MAC (MII) Timing Diagrams and Specifications

Section 7.14, Powerup/Down Sequences

# 7.1 DDR SDRAM Timing Diagrams and Specifications

This section describes the timing diagrams and timing parameters for the DDR Controller.

The following diagrams are included in this section:

- Figure 8, Differential Clock
- Figure 9, LPDDR1 SDRAM Timing Diagrams 1
- Figure 10, LPDDR1 SDRAM Timing Diagrams 2
- Figure 11, LPDDR1 SDRAM Timing Diagrams 3
- Figure 12, LPDDR1 SDRAM Timing Diagrams 4
- Figure 13, Basic Write Timing Parameters
- Figure 14, DQ to DQS Write Skew
- Figure 15, CLK to Address/Command Write Skew
- Figure 16, DQS to CLK Write Skew
- Figure 17, DQ to DQS Read Skew

Refer to Table 15 through Table 18 for the DDR specifications. Refer to the *JEDEC Spec* for complete timing diagrams and specifications.



### 7.1.1 Measurement Conditions

The diagrams in the section use the following conventions:

Table 13: Standard Input, Output, and I/O-Pin AC Operating Conditions

| Sy | ymbol | Description                           | Min | Typical | Max | Units |
|----|-------|---------------------------------------|-----|---------|-----|-------|
| CI | IO    | IO capacitance, all standard I/O pins | _   | _       | 5   | pf    |

Figure 8: Differential Clock



Table 14: Clock Parameters

| Symbol | Description                                         | Min       | Typical | Max       | Units |
|--------|-----------------------------------------------------|-----------|---------|-----------|-------|
| Vx     | Differential Clock Cross over point relative to gnd | 0.45*VDDQ | _       | 0.55*VDDQ | V     |
| VID    | DC Differential Output Voltage                      | 1.36      | 1.44    | 1.52      | V     |

# 7.1.2 DDR SDRAM Timing Diagrams and Specifications

Figure 9 through Figure 12 shows the typical LPDDR1 SDRAM timings. Figure 15 shows the skew timings. Refer to Table 15 for the DDR specifications. Refer to the *JEDEC Spec* for complete timing diagrams and specifications.

SDCKE

SDCKE

LRCD

LRCD

LRCD

LRCD

LRCD

LRCD

LRCD

LRCD

NOP READ NOP PRE NOP ACT NOP WRITE NOP PRE NOP

SDCS(0)

SDRAS

NSDCAS

NWE

DQS

MD(31:0)

DQM(1:0)

MILITAN

MASKO M

Figure 9: LPDDR1 SDRAM Timing Diagrams 1

Figure 10: LPDDR1 SDRAM Timing Diagrams 2





Figure 11: LPDDR1 SDRAM Timing Diagrams 3



Figure 12: LPDDR1 SDRAM Timing Diagrams 4



Figure 13 Basic Write Timing Parameters.

**Figure 13: Basic Write Timing Parameters** 



# 7.1.3 DDR SDRAM Skew Timings

Figure 15 shows the Data, Command and Address skew parameters for read and write accesses. Refer to Table 15 for timing specifications for these parameters.

Figure 14 Shows the DQ to DQS skew during Write cycles.



### Figure 14: DQ to DQS Write Skew



Figure 15 Shows the CLK to Address/Command skew during Write cycles.

Figure 15: CLK to Address/Command Write Skew



Figure 16 shows the DQS-to-CLK skew during Write cycles.

Figure 16: DQS to CLK Write Skew



Figure 17 Shows the DQ to DQS allowable skew during read cycles.

Figure 17: DQ to DQS Read Skew



**Table 15: DDR Timing Specifications** 

| Symbol                                  | Description                                                | Min | Typical                                       | Max | Units |
|-----------------------------------------|------------------------------------------------------------|-----|-----------------------------------------------|-----|-------|
| t <sub>RCD</sub>                        | ACTIVE to internal read or write delay time                | 1   | SDRAM_TIMING_2[tRCD]                          | 15  | DCLK  |
| t <sub>RAS</sub>                        | Active to Precharge command period                         | 1   | SDRAM_TIMING_5[tRAS]                          | 63  | DCLK  |
| t <sub>RC</sub>                         | ACTIVE-to-ACTIVE or REFRESH (same bank) command delay      | 1   | SDRAM_TIMING_1[tRC]                           | 63  | DCLK  |
| t <sub>RP</sub>                         | Pre-charge command period                                  | 1   | SDRAM_TIMING_2[tRP]                           | 15  | DCLK  |
| t <sub>CCD</sub>                        | CAS# to CAS# command delay                                 | 1   | SDRAM_TIMING_1[tCCD]                          | 7   | DCLK  |
| t <sub>XP</sub>                         | Exit power down to next valid command delay                | 1   | SDRAM_TIMING_3[tXP]<br>SDRAM_TIMING_3[tXARDS] | 7   | DCLK  |
| t <sub>CL</sub>                         | CAS Latency                                                | 1   | SDRAM_CTRL4[CAS_LATENCY]                      | 7   | DCLK  |
| t <sub>CCD_CCS</sub><br>_EXT_DLY        | CAS# to CAS# read command delay (System level requirement) | 1   | SDRAM_TIMING_5[tCCD_CCS_E<br>XT_DLY]          | 7   | DCLK  |
| t <sub>RWD_EXT</sub>                    | READ to WRITE command delay (System level requirement)     | 1   | SDRAM_TIMING_4[tRWD_EXT_D<br>LY]              | 7   | DCLK  |
| t <sub>CCD_CCS</sub><br>_WR_EXT_<br>DLY | CAS# to CAS# write command delay                           |     | SDRAM[TIMING_5[tCCD_CCS_W<br>R_EXT_DLY]       |     | DCLK  |
| t <sub>WTR</sub>                        | Internal write to read delay                               | 1   | SDRAM_TIMING_1[tWTR]                          | 15  | DCLK  |
| t <sub>RRD</sub>                        | ACTIVE bank A to ACTIVE bank B command period              | 1   | SDRAM_TIMING_2[tRRD]                          | 15  | DCLK  |
| t <sub>WR</sub>                         | Write recovery                                             | 1   | SDRAM_TIMING_2[tWR]                           | 15  | DCLK  |

## Marvell® ARMADA 16x Applications Processor Family Hardware Manual

### **Table 15: DDR Timing Specifications (Continued)**

| Symbol                          | Description                                                        | Min | Typical                                        | Max   | Units |
|---------------------------------|--------------------------------------------------------------------|-----|------------------------------------------------|-------|-------|
| t <sub>FAW</sub>                | Maximum number of ACTIVE or per-bank refreshes within this period. | 2   | SDRAM_TIMING_5[tFAW]                           | 2     | DCLK  |
| t <sub>XSR</sub>                | Self refresh exit to next valid command delay                      | 1   | SDRAM_TIMING_3[tXSNR]<br>SDRAM_TIMING_3[tXSRD] | 511   | DCLK  |
| t <sub>CKE</sub>                | CKE minimum pulse width (High and low pulse width)                 | 1   | SDRAM_TIMING_4[tCKE]                           | 7     | DCLK  |
| t <sub>MRD</sub>                | Mode Register Set command cycle time                               | 1   | SDRAM_TIMING_2[tMRD]                           | 7     | DCLK  |
| t <sub>REFI</sub>               | Auto-Refresh Interval Counter                                      | 1   | SDRAM_TIMING_1[tREFI]                          | 65535 | FCLK  |
| t <sub>RFC</sub>                | Refresh to Active or Refresh to Refresh internal                   | 1   | SDRAM_TIMING_2[tRFC]                           | 511   | DCLK  |
| t <sub>CCD</sub>                | CAS# to CAS# command delay                                         | 1   | SDRAM_TIMING_1[tCCD]                           | 7     | DCLK  |
| t <sub>RTP</sub>                | Internal Read to Precharge command delay                           | 1   | SDRAM_TIMING_1[tRTP]                           | 7     | DCLK  |
| t <sub>INIT_COU</sub><br>NT     | Power up delay after stable power and clocks                       | 1   | SDRAM_TIMING_4[INIT_COUNT]                     | 255   | DCLK  |
| t <sub>INIT_COU</sub><br>NT_NOP | Power up delay after stable power and clocks                       | 1   | SDRAM_TIMING_4[INIT_COUNT<br>_NOP]             | 255   | DCLK  |

#### NOTE:

- 1. Timing Specified to Reference Load (50 Ohms T line connected to 20pF)
- 2. The setup and hold timing is for reference slew rate of 1V/ns for DQ and 1V/ns for DQS. For slower slew rates, apply 100ps extra derating for setup/hold.
- 3. Drive Strength reference setting for timing ZPR=ZNR=0111

### Table 16: DDR Timing Specifications for 533 MHz (VDD\_M = 1.8V)

| Symbol                  | Description                                                       | Min  | Typical | Max  | Units           | Notes |
|-------------------------|-------------------------------------------------------------------|------|---------|------|-----------------|-------|
| t <sub>CK(Jitter)</sub> | CLK Jitter at output pin (c-c)                                    | -100 | _       | 100  | ps              |       |
| t <sub>CL</sub>         | Clock low level width                                             | 0.47 | _       | 0.53 | t <sub>CK</sub> |       |
| t <sub>CH</sub>         | Clock high level width                                            | 0.47 | _       | 0.53 | t <sub>CK</sub> |       |
| t <sub>CK_DC</sub>      | Duty Cycle at output pin                                          | 0.42 | _       | 0.53 | t <sub>CK</sub> |       |
| t <sub>DQTVB</sub>      | DQ Valid time before DQS                                          | 0.27 | _       | _    | ns              | 1     |
| t <sub>DQTVA</sub>      | DQ Valid time after DQS                                           | 0.3  | _       | _    | ns              | 1     |
| t <sub>ATVB</sub>       | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time before CK | 0.6  | _       | _    | ns              | 1     |

Table 16: DDR Timing Specifications for 533 MHz (VDD\_M = 1.8V) (Continued)

| Symbol               | Description                                                               | Min  | Typical      | Max  | Units           | Notes |
|----------------------|---------------------------------------------------------------------------|------|--------------|------|-----------------|-------|
| t <sub>ATVA</sub>    | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time after CK          | 0.64 | _            | _    | ns              | 1     |
| t <sub>DQSSmc</sub>  | DQS Output access time from CLK pos edge                                  | _    | <del>-</del> | 0.08 | ns              | 1     |
| t <sub>SUmc</sub>    | Max Setup skew allowed between DQ and DQS during READ from DQS transition | _    | _            | 0.29 | ns              | 2     |
| t <sub>HDmc</sub>    | Hold factor for valid DQ w.r.t DQS rising/falling edge during READ        | 0.65 | _            | _    | ns              | 2     |
| t <sub>DIPWmc</sub>  | DQ and DM output pulse width                                              | 0.45 | _            | _    | t <sub>CK</sub> |       |
| t <sub>DQSHmc</sub>  | DQS output high pulse width                                               | 0.45 | _            | _    | t <sub>CK</sub> |       |
| t <sub>DQSLmc</sub>  | DQS output low pulse width                                                | 0.45 | <del>-</del> | _    | t <sub>CK</sub> |       |
| t <sub>DSSmc</sub>   | DQS falling edge to CLK-CLKn rising edge                                  | 0.4  | <del>-</del> | _    | t <sub>CK</sub> |       |
| t <sub>DSHmc</sub>   | DQS falling edge from CLK-CLKn rising edge                                | 0.4  | _            | _    | t <sub>CK</sub> |       |
| t <sub>DQSSmc</sub>  | Write command to first DQS latching transition                            | -0.1 | _            | 0.1  | t <sub>CK</sub> |       |
| t <sub>WPREmc</sub>  | DQS write preamble                                                        | 0.4  | _            | _    | t <sub>CK</sub> |       |
| t <sub>WPSTmc</sub>  | DQS write postamble                                                       | 0.45 | _            | 0.55 | t <sub>CK</sub> |       |
| t <sub>IPWmc</sub>   | Address and Control output pulse width                                    | 0.9  | <del>-</del> | _    | t <sub>CK</sub> |       |
| t <sub>RPREmc</sub>  | DQS read preamble                                                         | 0.9  | <del></del>  | 1.1  | t <sub>CK</sub> |       |
| t <sub>RPSTmc</sub>  | DQS read postamble                                                        | 0.4  | _            | 0.6  | t <sub>CK</sub> |       |
| t <sub>DQSCKmc</sub> | DQS input access time from CLK/CLKn                                       | 2.0  | _            | 7.0  | ns              |       |
| t <sub>LZmc</sub>    | DQ and DQS low-impedance time from CLK/CLKn                               | 1    | _            | _    | ns              |       |
| t <sub>HZmc</sub>    | DQ and DQS high-impedance time from CLK/CLKn                              | _    | _            | 7    | ns              |       |

#### NOTE:

- 1. Timing Specified to Reference Load (50 Ohms T line connected to 20pF)
- 2. The setup & hold timing is for reference slew rate of 1V/ns for DQ and 1V/ns for DQS. For slower slew rates, apply 100ps extra derating for setup/hold.
- 3. Drive Strength reference setting for timing ZPR=ZNR=0111

### Table 17: DDR Timing Specifications for 400 MHz (VDD\_M = 1.8V)

| Symbol                  | Description                    | Min  | Typical | Max | Units | Notes |
|-------------------------|--------------------------------|------|---------|-----|-------|-------|
| t <sub>CK(Jitter)</sub> | CLK Jitter at output pin (c-c) | -100 | _       | 100 | ps    |       |



# Marvell® ARMADA 16x Applications Processor Family Hardware Manual

### Table 17: DDR Timing Specifications for 400 MHz (VDD\_M = 1.8V) (Continued)

| Symbol               | Description                                                               | Min  | Typical     | Max  | Units           | Notes |
|----------------------|---------------------------------------------------------------------------|------|-------------|------|-----------------|-------|
| t <sub>CL</sub>      | Clock low level width                                                     | 0.47 | _           | 0.53 | t <sub>CK</sub> |       |
| t <sub>CH</sub>      | Clock high level width                                                    | 0.47 | <del></del> | 0.53 | t <sub>CK</sub> |       |
| t <sub>CK_DC</sub>   | Duty Cycle at output pin                                                  | 0.42 | _           | 0.53 | t <sub>CK</sub> |       |
| t <sub>DQTVB</sub>   | DQ Valid time before DQS                                                  | 0.42 | _           | _    | ns              | 1     |
| t <sub>DQTVA</sub>   | DQ Valid time after DQS                                                   | 0.42 | _           | _    | ns              | 1     |
| t <sub>ATVB</sub>    | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time before CK         | 0.9  | _           | _    | ns              | 1     |
| t <sub>ATVA</sub>    | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time after CK          | 0.94 | _           | _    | ns              | 1     |
| t <sub>DQSSmc</sub>  | DQS Output access time from CLK pos edge                                  | _    | _           | 0.06 | ns              | 1     |
| t <sub>SUmc</sub>    | Max Setup skew allowed between DQ and DQS during READ from DQS transition | _    | _           | 0.41 | ns              | 2     |
| t <sub>HDmc</sub>    | Hold factor for valid DQ w.r.t DQS rising/falling edge during READ        | 0.84 | _           | _    | ns              | 2     |
| t <sub>DIPWmc</sub>  | DQ and DM output pulse width                                              | 0.45 | <del></del> | _    | t <sub>CK</sub> |       |
| t <sub>DQSHmc</sub>  | DQS output high pulse width                                               | 0.45 | <del></del> | _    | t <sub>CK</sub> |       |
| t <sub>DQSLmc</sub>  | DQS output low pulse width                                                | 0.45 | <del></del> | _    | t <sub>CK</sub> |       |
| t <sub>DSSmc</sub>   | DQS falling edge to CLK-CLKn rising edge                                  | 0.4  | <del></del> | _    | t <sub>CK</sub> |       |
| t <sub>DSHmc</sub>   | DQS falling edge from CLK-CLKn rising edge                                | 0.4  | _           | _    | t <sub>CK</sub> |       |
| t <sub>DQSSmc</sub>  | Write command to first DQS latching transition                            | -0.1 | _           | 0.1  | t <sub>CK</sub> |       |
| t <sub>WPREmc</sub>  | DQS write preamble                                                        | 0.4  | _           | _    | t <sub>CK</sub> |       |
| t <sub>WPSTmc</sub>  | DQS write postamble                                                       | 0.45 | _           | 0.55 | t <sub>CK</sub> |       |
| t <sub>IPWmc</sub>   | Address and Control output pulse width                                    | 0.9  | _           | _    | t <sub>CK</sub> |       |
| t <sub>RPREmc</sub>  | DQS read preamble                                                         | 0.9  | <del></del> | 1.1  | t <sub>CK</sub> |       |
| t <sub>RPSTmc</sub>  | DQS read postamble                                                        | 0.4  | <del></del> | 0.6  | t <sub>CK</sub> |       |
| t <sub>DQSCKmc</sub> | DQS input access time from CLK/CLKn                                       | 2.0  | <del></del> | 7.0  | ns              |       |
| t <sub>LZmc</sub>    | DQ and DQS low-impedance time from CLK/CLKn                               | 1    | _           | _    | ns              |       |
| t <sub>HZmc</sub>    | DQ and DQS high-impedance time from CLK/CLKn                              | _    | _           | 7    | ns              |       |

Table 17: DDR Timing Specifications for 400 MHz (VDD\_M = 1.8V) (Continued)

| Symbol   | Description                                     | Min  | Typical | Max | Units | Notes |  |
|----------|-------------------------------------------------|------|---------|-----|-------|-------|--|
| 2. The s |                                                 |      |         |     |       |       |  |
| 100ps    | 100ps extra derating for setup/hold.            |      |         |     |       |       |  |
| 3. Drive | Strength reference setting for timing ZPR=ZNR=0 | )111 |         |     |       |       |  |

Table 18: DDR Timing Specifications for 200 MHz (VDD\_M = 1.8V)

| Symbol                  | Description                                                               | Min  | Typical | Max      | Units           | Notes |
|-------------------------|---------------------------------------------------------------------------|------|---------|----------|-----------------|-------|
| t <sub>CK(Jitter)</sub> | CLK Jitter at output pin (c-c)                                            | -100 | _       | 100      | ps              |       |
| t <sub>CL</sub>         | Clock low level width                                                     | 0.47 | _       | 0.53     | t <sub>CK</sub> |       |
| t <sub>CH</sub>         | Clock high level width                                                    | 0.47 | _       | 0.53     | t <sub>CK</sub> |       |
| t <sub>CK_DC</sub>      | Duty Cycle at output pin                                                  | 0.42 | _       | 0.53     | t <sub>CK</sub> |       |
| t <sub>DQTVB</sub>      | DQ Valid time before DQS                                                  | 1.02 | _       | _        | ns              | 1     |
| t <sub>DQTVA</sub>      | DQ Valid time after DQS                                                   | 1.05 | _       | _        | ns              | 1     |
| t <sub>ATVB</sub>       | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time before CK         | 2.1  | _       | _        | ns              | 1     |
| t <sub>ATVA</sub>       | ADDR/CMD/CNTRL (RAS, CS, CAS, WE, CKE, ADDR) Valid time after CK          | 2.14 | _       | _        | ns              | 1     |
| t <sub>DQSSmc</sub>     | DQS Output access time from CLK pos edge                                  | _    | _       | 0.05     | ns              | 1     |
| t <sub>SUmc</sub>       | Max Setup skew allowed between DQ and DQS during READ from DQS transition | _    | _       | 1.04     | ns              | 2     |
| t <sub>HDmc</sub>       | Hold factor for valid DQ w.r.t DQS rising/falling edge during READ        | 1.46 | _       | _        | ns              | 2     |
| t <sub>DIPWmc</sub>     | DQ and DM output pulse width                                              | 0.45 | _       | _        | t <sub>CK</sub> |       |
| t <sub>DQSHmc</sub>     | DQS output high pulse width                                               | 0.45 | _       | _        | t <sub>CK</sub> |       |
| t <sub>DQSLmc</sub>     | DQS output low pulse width                                                | 0.45 | _       | _        | t <sub>CK</sub> |       |
| t <sub>DSSmc</sub>      | DQS falling edge to CLK-CLKn rising edge                                  | 0.4  | _       | _        | t <sub>CK</sub> |       |
| t <sub>DSHmc</sub>      | DQS falling edge from CLK-CLKn rising edge                                | 0.4  | _       | _        | t <sub>CK</sub> |       |
| t <sub>DQSSmc</sub>     | Write command to first DQS latching transition                            | -0.1 | _       | 0.1      | t <sub>CK</sub> |       |
| t <sub>WPREmc</sub>     | DQS write preamble                                                        | 0.4  | _       | _        | t <sub>CK</sub> |       |
| t <sub>WPSTmc</sub>     | DQS write postamble                                                       | 0.45 | _       | 0.55     | t <sub>CK</sub> |       |
| t <sub>IPWmc</sub>      | Address and Control output pulse width                                    | 0.9  | _       | <u> </u> | t <sub>CK</sub> |       |

### Marvell® ARMADA 16x Applications Processor Family Hardware Manual

### Table 18: DDR Timing Specifications for 200 MHz (VDD\_M = 1.8V) (Continued)

| Symbol               | Description                                  | Min | Typical | Max | Units           | Notes |
|----------------------|----------------------------------------------|-----|---------|-----|-----------------|-------|
| t <sub>RPREmc</sub>  | DQS read preamble                            | 0.9 | _       | 1.1 | t <sub>CK</sub> |       |
| t <sub>RPSTmc</sub>  | DQS read postamble                           | 0.4 | _       | 0.6 | t <sub>CK</sub> |       |
| t <sub>DQSCKmc</sub> | DQS input access time from CLK/CLKn          | 2.0 | _       | 7.0 | ns              |       |
| t <sub>LZmc</sub>    | DQ and DQS low-impedance time from CLK/CLKn  | 1   | _       | _   | ns              |       |
| t <sub>HZmc</sub>    | DQ and DQS high-impedance time from CLK/CLKn | _   | _       | 7   | ns              |       |

#### NOTE:

- 1. Timing Specified to Reference Load (50 Ohms T line connected to 20pF)
- 2. The setup & hold timing is for reference slew rate of 1V/ns for DQ and 1V/ns for DQS. For slower slew rates, apply 100ps extra derating for setup/hold.
- 3. Drive Strength reference setting for timing ZPR=ZNR=0111

# 7.2 Static Memory Controller Timing Diagrams and Specifications

# 7.2.1 Address Cycle

Figure 18 shows the timing for the address cycles during an A/D Operating mode access. Figure 19 shows the timing for the address cycles during an AA/D Operating mode access. The DFI Configuration Control Register for Chip Selects (SMC\_CSDFICFGx) determines each timing parameter using the SMC\_SCLK clock frequency. Refer to Table 19 for a list of registers used to program the address phase timing parameters.

Figure 18: A/D Address Phase



- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2. SMC\_CSDFICFGx[ALW] = 0x1
- 3. SMC\_CSDFICFGx[ADDMODE] = 0x0
- 4. SMC\_WE\_APx[WE\_AP\_VAL] = 0xFFF
- 5.  $SMC_OE_APx[OE_AP_VAL] = 0xFFF$



### Figure 19: AA/D Address Phase



#### Notes:

- 1.  $SMC_CSDFICFGx[ALTS] = 0x1$
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2.  $SMC_CSDFICFGx[ALW] = 0x1$
- 3.  $SMC\_CSDFICFGx[ADDMODE] = 0x1$
- 4. SMC\_WE\_APx[WE\_AP\_VAL] = 0xFFF
- 5. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF

### 7.2.2 Read Access Data Phases

Figure 20 - Figure 23 show timing diagrams of the data phase during Read accesses. The Static Memory Control Register (SMC\_MCSx) and Synchronous Static Memory Controller Register (SMC\_SXCNFGx) determines each timing parameter using the SMC\_SCLK clock frequency. Refer to Table 19 for a list of registers used to program the read data timing parameters.



Figure 20: Asynchronous Read With RDY Signal

- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2.  $SMC_CSDFICFGx[ALW] = 0x1$
- 3.  $SMC_WE_APx[WE_AP_VAL] = 0xFFF$
- 4. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 5.  $SMC_MCSx[OE_SU] = 0x1$
- 6.  $SMC\_MCSx[OE\_GEN] = 0x1$
- 7. SMC\_CSDFICFGx[RDY\_SPEC4] = 0x1
- 8.  $SMC\_CSDFICFGx[RDY\_SPEC3] = 0x0$
- 9.  $SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x1 \text{ or } 0x3$
- 10.  $SMC\_CSDFICFGx[RDY\_SPEC0] = 0x1$
- 11.  $SMC_CSDFICFGx[RDSYNC] = 0x2$

Figure 21: Asynchronous Read Without RDY Signal



- 1.  $SMC\_CSDFICFGx[ALTS] = 0x1$
- 1.  $SMC_CSDFICFGx[ALTH] = 0x1$
- 2.  $SMC\_CSDFICFGx[ALW] = 0x1$
- 3.  $SMC_WE_APx[WE_AP_VAL] = 0xFFF$
- 4.  $SMC_OE_APx[OE_AP_VAL] = 0xFFF$
- 5.  $SMC_MCSx[OE_SU] = 0x1$
- 6.  $SMC\_MCSx[OE\_D\_SU] = 0x3$
- 7.  $SMC_MCSx[OE_D_HO] = 0x3$
- 8.  $SMC_MCSx[OE_HO] = 0x1$
- 9.  $SMC_MCSx[OE_GEN] = 0x1$
- 10. SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x0 or 0x2
- 11. SMC\_CSDFICFGx[RDSYNC] = 0x0



Figure 22: Synchronous Read With RDY Signal

#### NOTE:

- 1.  $SMC_CSDFICFGx[ALTS] = 0x1$
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2. SMC\_CSDFICFGx[ALW] = 0x1
- 3.  $SMC_WE_APx[WE_AP_VAL] = 0xFFF$
- 4. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 5.  $SMC_SXCNFGx[SXRA] = 0x5$
- 6.  $SMC_MCSx[OE_SU] = 0x1$
- 7.  $SMC\_MCSx[OE\_GEN] = 0x1$
- 8. SMC\_CSDFICFGx[RDY\_SPEC4] = 0x1
- 9.  $SMC_CSDFICFGx[RDY_SPEC3] = 0x0$
- 10.  $SMC_CSDFICFGx[RDY_SPEC2_1] = 0x1 \text{ or } 0x3$
- 11. SMC\_CSDFICFGx[RDY\_SPEC0] = 0x1
- 12. SMC\_CSDFICFGx[RDSYNC] = 0x1





- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2.  $SMC_CSDFICFGx[ALW] = 0x1$
- 3.  $SMC_WE_APx[WE_AP_VAL] = 0xFFF$
- 4. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 5.  $SMC_SXCNFGx[SXRA] = 0x6$
- 6.  $SMC_MCSx[OE_SU] = 0x1$
- 7.  $SMC_MCSx[OE_GEN] = 0x1$
- 8. SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x0 or 0x2
- 9. SMC\_CSDFICFGx[RDSYNC] = 0x1

### 7.2.3 Write Access Data Phases

Figure 24 - Figure 27 show timing diagrams of the data phase during Write accesses. The Static Memory Control Register (SMC\_MCSx) and Synchronous Static Memory Controller Register (SMC\_SXCNFGx) determines each timing parameter using the SMC\_SCLK clock frequency. Refer to Table 19 for a list of registers used to program the write data timing parameters.



Figure 24: Asynchronous Write With RDY Signal

- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 2.  $SMC\_CSDFICFGx[ALTH] = 0x1$
- 3.  $SMC\_CSDFICFGx[ALW] = 0x1$
- 4. SMC\_WE\_APx[WE\_AP\_VAL] = 0xFFF
- 5.  $SMC_OE_APx[OE_AP_VAL] = 0xFFF$
- 6.  $SMC\_MCSx[WE\_SU] = 0x1$
- 7.  $SMC_MCSx[WE_LEN] = 0x1$
- 8.  $SMC_MCSx[WE_D_HO] = 0x1$
- 9. SMC\_CSDFICFGx[RDY\_SPEC4] = 0x1
- 10.  $SMC_CSDFICFGx[RDY_SPEC3] = 0x0$
- 11.  $SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x2 \text{ or } 0x3$
- 12. SMC\_CSDFICFGx[RDY\_SPEC0] = 0x1
- 13.  $SMC_CSDFICFGx[WRSYNC] = 0x0$





- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 2.  $SMC_CSDFICFGx[ALTH] = 0x1$
- 3.  $SMC_CSDFICFGx[ALW] = 0x1$
- 4. SMC\_WE\_APx[WE\_AP\_VAL] = 0xFFF
- 5. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 6.  $SMC_MCSx[WE_SU] = 0x1$
- 7.  $SMC_MCSx[WE_LEN] = 0x1$
- 8.  $SMC\_MCSx[WE\_D\_HO] = 0x1$
- 9. SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x0 or 0x1
- 10.  $SMC_CSDFICFGx[WRSYNC] = 0x2$

SMC\_NOSX
SMC\_NOE

SMC\_NOE

SMC\_NWE

SMC\_NBE[1:0]

DF\_IO[15:0]

Address[27:16]

Address[15:0]

SMC\_ADDR[20:16]

SMC\_ADVMUX

SMC\_ADVMUX

Access time depends on RDY

Figure 26: Synchronous Write With RDY Signal

#### Notes:

SMC RDY

- 1.  $SMC_CSDFICFGx[ALTS] = 0x1$
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2. SMC\_CSDFICFGx[ALW] = 0x1
- 3.  $SMC_WE_APx[WE_AP_VAL] = 0xFF7$
- 4. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 5. SMC\_CSDFICFGx[RDY\_SPEC4] = 0x1
- 6. SMC\_CSDFICFGx[RDY\_SPEC3] = 0x0
- 7.  $SMC_CSDFICFGx[RDY_SPEC2_1] = 0x2 \text{ or } 0x3$
- 8.  $SMC\_CSDFICFGx[RDY\_SPEC0] = 0x1$
- 9.  $SMC_CSDFICFGx[WRSYNC] = 0x1$
- 10.  $SMC_SXCNFGx[SXWA] = 0x5$



Figure 27: Synchronous Write Data Phase Without RDY Signal



- 1. SMC\_CSDFICFGx[ALTS] = 0x1
- 1. SMC\_CSDFICFGx[ALTH] = 0x1
- 2.  $SMC\_CSDFICFGx[ALW] = 0x1$
- 3.  $SMC_WE_AP_x[WE_AP_VAL] = 0xFF7$
- 4. SMC\_OE\_APx[OE\_AP\_VAL] = 0xFFF
- 5.  $SMC_SXCNFGx[SXWA] = 0x5$
- 6. SMC\_CSDFICFGx[RDY\_SPEC2\_1] = 0x0 or 0x1
- 7. SMC\_CSDFICFGx[WRSYNC] = 0x1

**Table 19: Static Memory Controller Interface Timing Specifications** 

| Symbol          | Description                                                                | Min <sup>2</sup> | Min <sup>3</sup> | Typical                                | Max  | Units    |
|-----------------|----------------------------------------------------------------------------|------------------|------------------|----------------------------------------|------|----------|
| t <sub>CK</sub> | SMC_SCLK frequency                                                         | 31.2             | 62.4             | PMUA_SMC_CLK_RES_CTRL[<br>SMC_CLK_SEL] | 62.4 | MHz      |
| WE_GEN          | Delay after the last data is latched until the chip select is de-asserted. | 1                | 1                | SMC_MCSx[WE_GEN]                       | 3    | SMC_SCLK |
| WE_D_HO         | Data hold cycles after SMC_nWE latches the data                            | 1                | 1                | SMC_MCSx[WE_D_HO]                      | 7    | SMC_SCLK |
| WE_D_SU         | Data setup time prior to SMC_nWE assertion                                 | 1                | 1                | SMC_MCSx[WE_D_SU]                      | 7    | SMC_SCLK |

Table 19: Static Memory Controller Interface Timing Specifications (Continued)

| Symbol           | Description                                                                | Min <sup>2</sup> | Min <sup>3</sup> | Typical             | Max | Units    |
|------------------|----------------------------------------------------------------------------|------------------|------------------|---------------------|-----|----------|
| WE_LEN           | Length of the SMC_nWE latch                                                | 1                | 1                | SMC_MCSx[WE_LEN]    | 63  | SMC_SCLK |
| OE_GEN           | Delay after the last data is latched until the chip select is de-asserted. | 1                | 1                | SMC_MCSx[OE_GEN]    | 7   | SMC_SCLK |
| OE_HO            | Data hold cycles after SMC_nOE latches data                                | 1                | 1                | SMC_MCSx[OE_HO]     | 3   | SMC_SCLK |
| OE_SU            | Setup time prior to SMC_nOE assertion                                      | 1                | 1                | SMC_MCSx[OE_SU]     | 7   | SMC_SCLK |
| OE_D_HO          | Hold prior to SMC_NOE de-assertion                                         | 1                | 1                | SMC_MCSx[OE_D_HO]   | 7   | SMC_SCLK |
| OE_D_SU          | Read data setup prior to SMC_nOE latching the data.                        | 1                | 1                | SMC_MCSx[OE_D_SU]   | 63  | SMC_SCLK |
| ALTS             | Address Latch setup time                                                   | 0                | 0                | SMC_CSDIFCFGx[ALTS] | 2   | SMC_SCLK |
| ALTH             | Address Latch hold time                                                    | 0                | 0                | SMC_CSDIFCFGx[ALTH] | 2   | SMC_SCLK |
| ALW              | Address latch width                                                        | 1                | 1                | SMC_CSDIFCFGx[ALTW] | 7   | SMC_SCLK |
| SXWA             | Access time for synchronous writes                                         | 3                | 3                | SMC_SXCNFGx[SXWA]   | 10  | SMC_SCLK |
| SXRA             | Access time for synchronous reads                                          | 3                | 3                | SMC_SXCNFGx[SXRA]   | 10  | SMC_SCLK |
| t <sub>ISU</sub> | Synchronous Read data setup time                                           | 4.04             | 4.04             | _                   |     | ns       |
| t <sub>IH</sub>  | Synchronous Read data hold time                                            | 2.0              | 2.0              | _                   | _   | ns       |
| t <sub>ODV</sub> | Synchronous Write data valid before SMC_SCLK                               | 14.7             | 6.7              | _                   | _   | ns       |
| t <sub>ODH</sub> | Synchronous Write data hold time                                           | 17.3             | 9.3              | _                   | _   | ns       |

 $<sup>1. \</sup>quad \mathsf{SMC\_SCLK} \ frequency \ depends \ on \ the \ \mathsf{APMU\_SMC\_CLK\_RES\_CTRL} [\mathsf{SMC\_CLK\_SEL}] \ programmed \ value$ 

<sup>2.</sup> SMC\_SCLK = 31.2 MHz (APMU\_SMC\_CLK\_RES\_CTRL[SMC\_CLK\_SEL = 0x1])

<sup>3.</sup> SMC\_SCLK = 62.4 MHz (APMU\_SMC\_CLK\_RES\_CTRL[SMC\_CLK\_SEL = 0x0])



# 7.3 NAND Timing Diagrams and Specifications

This section describes the timing diagrams for NAND flash programming, Erase, Read, Status Read, and ID Read with timing parameters.

### 7.3.1 NAND Flash Program Timing

Figure 28 illustrates the programming sequence for a Flash device. The Flash device is addressed with up to seven cycles depending on the value of Number of Address Cycles field (ADDR\_CYC) in the NAND Controller Command Buffer 0 (NDCB0) register and the external NAND device requirements. Refer to Table 20 for the detailed descriptions of the timing parameters.

If the Auto-read Status bit (AUTO\_RS) is set in the command, the NAND Flash Controller performs a status check (Command 0x70) to determine whether the program operation was successful.

Figure 28: NAND Flash Program Timing Diagram



- 1. The number of address cycles depends on the NAND device being accessed and NDCB0[ADDR\_CYC].
- 2. M is defined by the NDCR[PAGE\_SZ], NDCR[SPARE\_EN] and NDCR[ECC\_EN] values.

# 7.3.2 NAND Flash Erase Timing

Figure 29 illustrates the erase sequence for a Flash device. The block to be erased in the Flash device is addressed in up to seven cycles depending on the value of Number of Address Cycles field (ADDR\_CYC) in the NAND Controller Command Buffer 0 (NDCB0) register and the external NAND device requirements. Refer to Table 20 for the detailed descriptions of the timing parameters.

If the Auto-read Status bit (AUTO\_RS) is set in the command, the NAND Flash Controller performs a status check (Command 0x70) to determine whether the Erase operation was successful.



Figure 29: NAND Flash Erase Timing Diagram

# 7.3.3 Small Block NAND Flash Read Timing

Figure 30 illustrates the Read sequence for a Small-block Flash device. The Flash device is addressed in four cycles. Refer to Table 20 for detailed descriptions of the timing parameters.



Figure 30: NAND Flash Small Block Read Timing Diagram

- 1. The number of address cycles depends on the NAND device being accessed and NDCB0[ADDR\_CYC].
- 2. M is defined by the NDCR[PAGE\_SZ], NDCR[SPARE\_EN] and NDCR[ECC\_EN] values.

# 7.3.4 Large Block NAND Flash Read Timing

Figure 31 illustrates the Read sequence for a Large-block Flash device. The Flash device is addressed in up to seven cycles depending on the value of Number of Address Cycles field (ADDR\_CYC) in the NAND Controller Command Buffer 0 (NDCB0) register and the external NAND device requirements. Refer to Table 20 for detailed descriptions of the timing parameters.

Doc. No. MV-S301545-00 Rev. -



Figure 31: NAND Flash Large Block Read Timing Diagram

- 1. The number of address cycles depends on the NAND device being accessed and NDCB0[ADDR\_CYC].
- 2. M is defined by the NDCR[PAGE\_SZ], NDCR[SPARE\_EN] and NDCR[ECC\_EN] values.

# 7.3.5 NAND Flash Status Read Timing

Figure 32 illustrates the Status-Read sequence for a Flash device. Refer to Table 20 for detailed descriptions of the timing parameters.

Figure 32: NAND Flash Status Read Timing Diagram



# 7.3.6 NAND Flash ID Read Timing

Figure 33 illustrates the ID Read sequence for a Flash device. Refer to Table 20 for detailed descriptions of the timing parameters.



Figure 33: NAND Flash ID Read Timing Diagram

1. The total number of bytes is determined by the NDCR[RD\_ID\_CNT] value

## 7.3.7 NAND Flash Reset Timing

Figure 34 illustrates the reset sequence for a Flash device. Refer to Table 20 for detailed descriptions of the timing parameters.

Figure 34: NAND Flash Reset Timing Diagram



### 7.3.7.1 NAND Flash Timing Parameters

Table 20 provides the values for the timing parameters seen in Figure 28, Figure 29, Figure 30, Figure 31, Figure 31, Figure 32, Figure 33 and Figure 34.



# Table 20: NAND Flash Interface Program Timing Specifications

| Symbol               | Description                                                                                                               | Min <sup>1</sup> | Min <sup>2</sup> | Typical                                                                      | Max                                        | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------------------------------------------------------------------|--------------------------------------------|-------|
| t <sub>WES</sub>     | Setup time of ND_CLE, ND_ALE, ND_nCS to ND_nWE falling                                                                    | 1                | 1                | NDTR0CS0[tCS] + 1                                                            | 8                                          | NCLK  |
| t <sub>WEH</sub>     | Hold time from ND_nWE rising to ND_CLE and ND_ALE falling                                                                 | 2                | 2                | Max (NDTR0CS0(tCH),<br>NDTR0CS0(tWH)) + 1                                    | 8                                          | NCLK  |
| $t_{w(WL)}$          | ND_nWE low pulse width                                                                                                    | 2                | 2                | NDTR0CS0[tWP] + 1                                                            | 8                                          | NCLK  |
| $t_{w(WH)}$          | ND_nWE high pulse width                                                                                                   | 2                | 2                | Max (TR0CS0(tCH),<br>TR0CS0(tWH)) + 1                                        | 8                                          | NCLK  |
| $t_{w(RL)}$          | ND_nRE low pulse width                                                                                                    | 2                | 2                | NDTR0CS0[etRP, tRP] + 1                                                      | 16                                         | NCLK  |
| $t_{w(RH)}$          | ND_nRE high pulse width                                                                                                   | 2                | 2                | NDTR0CS0[tRH] + 1                                                            | 8                                          | NCLK  |
| t <sub>d(WHRL)</sub> | ND_nWE rising to ND_nRE falling delay for Read                                                                            | 3900             | 3900             | (NDTR1CS0[tR] + 2) +<br>(NDTR0CS0[tCH] + 1)                                  | 65536 <sup>4</sup><br>1048576 <sup>5</sup> | NCLK  |
| t <sub>d(WHRL)</sub> | ND_nWE rising to ND_nRE falling delay for Status Read/ Read ID                                                            | 8                | 8                | max(tWH,tCH) + max(tAR, max(0, tWHR-max(tWH,tCH)))+3                         | 15                                         | NCLK  |
| t <sub>d(ALRL)</sub> | ND_ALE falling to ND_nRE falling delay for ID read                                                                        | 8                | 8                | Max(NDTR1CS0(tAR),max(0,NDT<br>R1CS0(tWHR) -<br>max(NDTR0CS0(tWH, tCH))) + 2 | 15                                         | NCLK  |
| t <sub>ADL</sub>     | Final ND_nWE rising edge during the Address cycle to first ND_nWE rising edge during the Data cycle                       | 1                | 1                | max(tWH,tCH) + max(0,<br>tADL-tWP-3) + tWP + 8                               | 28                                         | NCLK  |
| t <sub>RHW</sub>     | Last ND_nRE rising edge to the first falling edge of ND_nWE when read command is immediately followed by another command. | 1                | 1                | NDTR1CS0[tRHW]                                                               | 3                                          | NCLK  |
| t <sub>ODH</sub>     | DF_IO<15:0> output data hold time after ND_nWE rising                                                                     | 12.8             | 25.6             | _                                                                            | _                                          | ns    |
| t <sub>ODV</sub>     | DF_IO<15:0> data valid time before ND_nWE rising                                                                          | 19.2             | 38.5             | _                                                                            | _                                          | ns    |
| t <sub>Isu</sub>     | DF_IO<15:0> setup time requirement to nRE rising                                                                          | 3.7              | 3.7              | _                                                                            | _                                          | ns    |
| t <sub>IH</sub>      | DF_IO<15:0> hold time requirement to nRE rising                                                                           | 3.2              | 3.2              | _                                                                            | _                                          | ns    |
| t <sub>RDCYCLE</sub> | Read cycle times                                                                                                          | 32               | 64               | _                                                                            | _                                          | ns    |
| t <sub>WRCYCLE</sub> | Write cycle times                                                                                                         | 32               | 64               | _                                                                            | _                                          | ns    |

Table 20: NAND Flash Interface Program Timing Specifications (Continued)

| Symbol                                        | Description                                                                                                                                                                | Min <sup>1</sup> | Min <sup>2</sup> | Typical                     | Max          | Units |
|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-----------------------------|--------------|-------|
| 2. NCLK I<br>3. Refer to<br>NDTRO<br>4. NDTR1 | represents the clock period using a 156 represents the clock period using a 78 o the Aspen (88AP168) Processor Soft DCS1 registers.  ICS0[Prescale] = 0 ICS0[Prescale] = 1 | MHz cloc         | ck (ÀPMU         | <br>_NFC_CLK_RES_CTRL[NF_CL | _K_SEL] = 1) |       |

# 7.4 SD Host Controller (SDH) Timing Diagrams and Specifications

Figure 35 and Table 21 define the MultiMedia Card Controller (MMC) AC timing specifications. Figure 35 and Table 22 define the Secure Digital (SD), and Secure Digital I/O (SDIO) AC timing specifications.

Figure 35: MultiMedia Card Timing Diagrams



#### Notes:

- 1. CMD/DAT input are inputs to the SD Host Controller and outputs from the card
- 2. CMD/DAT output are outputs from the SD Host Controller and inputs to the card

**Table 21: MultiMedia Card Timing Specifications** 

| Symbol | Parameter                                               | Min | Max | Unit | Notes |
|--------|---------------------------------------------------------|-----|-----|------|-------|
| SDH1   | MMCx_CLK Frequency in Full Speed MMC Data Transfer Mode | 0   | 26  | MHz  | 1     |
| SDH1   | MMCx_CLK Frequency in High Speed MMC Data Transfer Mode | 0   | 52  | MHz  | 1     |
| SDH1   | MMCx_CLK Frequency Identification Mode                  | 0   | 400 | kHz  | 1     |
| SDH2   | Clock low time                                          | 9.6 | _   | ns   |       |
| SDH3   | Clock high time                                         | 9.6 | _   | ns   |       |
| SDH4   | Data input setup time                                   | 3.3 | _   | ns   |       |
| SDH5   | Data input hold time                                    | 3   | _   | ns   |       |

Copyright © 2010 Marvell November 2010 PUBLIC RELEASE Doc. No. MV-S301545-00 Rev. -

### Marvell® ARMADA 16x Applications Processor Family Hardware Manual

### Table 21: MultiMedia Card Timing Specifications (Continued)

| Symbol | Parameter              | Min  | Max | Unit | Notes |
|--------|------------------------|------|-----|------|-------|
| SDH6   | Output data setup time | 6.6  | _   | ns   |       |
| SDH7   | Output data hold time  | 10.8 | _   | ns   |       |

#### NOTE:

#### Table 22: SD/SDIO Timing Specifications

| Symbol | Parameter                                                   | Min  | Max | Unit | Notes |
|--------|-------------------------------------------------------------|------|-----|------|-------|
| SDH1   | MMCx_CLK Frequency in Full Speed SD/SDIO Data Transfer Mode | 0    | 24  | MHz  | 1     |
| SDH1   | MMCx_CLK Frequency in High Speed SD/SDIO Data Transfer Mode | 0    | 48  | MHz  | 1     |
| SDH1   | MMCx_CLK Frequency Identification Mode                      | 0    | 400 | kHz  | 1     |
| SDH2   | Clock low time                                              | 10.4 | _   | ns   |       |
| SDH3   | Clock high time                                             | 10.4 | _   | ns   |       |
| SDH4   | Data input setup time                                       | 3.3  | _   | ns   |       |
| SDH5   | Data input hold time                                        | 3    | _   | ns   |       |
| SDH6   | Output data setup time                                      | 7.4  | _   | ns   |       |
| SDH7   | Output data hold time                                       | 11.6 | _   | ns   |       |

#### NOTE:

# 7.5 LCD Controller Timing Diagrams and Specifications

Refer to the pins chapter in the *Marvell® Armada 16x Applications Processor Family Software Manual* for descriptions of the signals shown in Figure 36 through Figure 39 and in Table 24.

# 7.5.1 LCD Smart Panel Timing and Specifications

This section details the LCD Smart Panel timing requirements. Additional registers as shown in Table 24 are used to configure the LCD controller for smart panel operation.

MMCx\_CLK clock frequency is determined by the APMU\_SDHx\_CLK\_RES\_CTRL[SDH1\_CLK\_SEL] and SD\_CLOCK\_CTRL[SD\_FREQ\_SEL] register fields.

<sup>1.</sup> MMCx\_CLK clock frequency is determined by the APMU\_SDHx\_CLK\_RES\_CTRL[SDH1\_CLK\_SEL] and SD\_CLOCK\_CTRL[SD\_FREQ\_SEL] register fields.

Figure 36: Smart Panel Interface 8-bit 8080-Series Parallel Mode Read Interface Protocol



Figure 37: Smart Panel Interface 8-bit 8080-Series Parallel Mode Write Interface Protocol





Figure 38: Smart Panel Interface 8-bit 6800-Series Parallel Mode Read Interface Protocol



Figure 39: Smart Panel Interface 8-bit 6800-Series Parallel Mode Write Interface Protocol





Figure 40: SPI Write/Read Protocol

The SPI\_CLK Enable signal and Internal I/O Pad Output Active Low Enable Signal enable the I/O Pad.

| T-1.1- 00 | 1 OD O    | D I A ( II T' '        |     |
|-----------|-----------|------------------------|-----|
| Table 23: | LCD Smart | Panel Controller Timin | а - |

| Symbol              | Parameter                          | Min | Type                                                     | Max | Units                         |
|---------------------|------------------------------------|-----|----------------------------------------------------------|-----|-------------------------------|
| T <sub>AS</sub>     | Address setup time (A0)            | _   | Fixed 1                                                  | _   | SCLK_SMPN cycles <sup>1</sup> |
| T <sub>DSW_RD</sub> | Read strobe time                   | 1   | LCD_SPU_SMPN_CTRL[CFG_ISA_RXLOW]                         | 16  | SCLK_SMPN cycles <sup>1</sup> |
| T <sub>DSW_WR</sub> | Write strobe time                  | 1   | LCD_SPU_SMPN_CTRL[CFG_ISA_TXLOW]                         | 16  | SCLK_SMPN cycles <sup>1</sup> |
| T <sub>AH_RD</sub>  | Read data hold time                | 1   | LCD_SPU_SMPN_CTRL[CFG_ISA_RXHIGH]                        | 16  | SCLK_SMPN cycles <sup>1</sup> |
| T <sub>AH_WR</sub>  | Write data hold time               | 1   | LCD_SPU_SMPN_CTRL[CFG_ISA_TXHIGH]                        | 16  | SCLK_SMPN cycles <sup>1</sup> |
| TD_WRB              | Write data valid prior to SMPN_WRB | 6   | _                                                        | _   | ns                            |
| T <sub>ACC</sub>    | Smart Panel read latency           | _   | _                                                        | 20  | ns                            |
| T <sub>CYCLE</sub>  | SPI_CLK frequency                  | _   | LCD_SPI_CTRL[CFG_SCLKCNT]                                | 70  | MHz <sup>2</sup>              |
| T <sub>CYCLE</sub>  | Read Cycle time                    | 3   | T <sub>AH_RD</sub> + T <sub>DSW_RD</sub> + 1 clock cycle | 33  |                               |
| T <sub>CYCLE</sub>  | Write Cycle time                   | 3   | T <sub>AH_WR</sub> + T <sub>DSW_WR</sub> + 1 clock cycle | 33  |                               |

The panel clock source frequency is derived from one of three sources (ACLK, HCLK, 312 MHz (PLL1) or external LCD\_PCLK) depending on the SCLK\_SOURCE\_SELECT, SCLK\_AHB\_AXI, and SCLK\_INT\_EXT fields in the LCD\_CFG\_SCLK\_DIV register. The panel clock source is then divided using LCD\_SCLK\_DIV[CLK\_INT\_DIV] and LCD\_SCLK\_DIV[CLK\_FRAC\_DIV] to generate SCLK\_SMPN. For more information on generating the SCLK\_SMPN frequency refer to the LCD chapter in the Marvell® Armada 16x Applications Processor Family Software Manual.
 LCD\_SPU\_SPI\_CTRL[CFG\_SCLKCNT] is used to divide PCLK to get SPI\_CLK

# 7.5.2 LCD Dumb Panel Timing and Specifications

Figure 41 and Figure 42 show the horizontal and vertical dumb-panel timing diagrams. Refer to Table 24 for the registers used to program the LCD controller for dumb-panel operation.



Figure 41: Dumb LCD Panel Horizontal Timing



Figure 42: Dumb LCD Panel Vertical Timing



Table 24: LCD Dumb Panel Timing<sup>1</sup>

| Symbol            | Parameter       | Min | Туре         | Max | Units | Notes |
|-------------------|-----------------|-----|--------------|-----|-------|-------|
| t <sub>PCLK</sub> | PCLK period     | _   | <del>_</del> | 70  | MHz   |       |
| t <sub>CH</sub>   | PCLK high time  | 7   | <del>-</del> | _   | ns    |       |
| t <sub>CL</sub>   | PCLK low time   | 7   | <del>-</del> | _   | ns    |       |
| tDSU              | Data Setup time | 6   | <del>-</del> | _   | ns    |       |
| tDH               | Data Hold time  | _   | <del>-</del> | 5   | ns    |       |

## Table 24: LCD Dumb Panel Timing<sup>1</sup> (Continued)

| Symbol                | Parameter                         | Min | Туре                                                              | Max  | Units          | Notes |
|-----------------------|-----------------------------------|-----|-------------------------------------------------------------------|------|----------------|-------|
| T <sub>HBP</sub>      | Horizontal back porch             | 0   | LCD_SPU_H_PORCH[CFG_H_BACK_PORCH]                                 | 4096 | PCLK cycles    | 2     |
| T <sub>HFP</sub>      | Horizontal front porch            | 0   | LCD_SPU_H_PORCH[CFG_H_FRONT_PORCH]                                | 4096 | PCLK<br>cycles | 2     |
| T <sub>HSW</sub>      | Hsync pulse width                 | 1   | CFG_H_TOTAL - CFG_H_BACK_PORCH - CFG_H_ACTIVE - CFG_H_FRONT_PORCH | 4096 | PCLK cycles    | 2     |
| T <sub>H_TOTAL</sub>  | Total horizontal pixels           | 1   | LCD_SPU_V_H_TOTAL[CFG_H_TOTAL]                                    | 4096 | Lines          |       |
| T <sub>H_ACTIVE</sub> | Number of active horizontal lines | 1   | LCD_SPU_V_H_ACTIVE[CFG_H_ACTIVE]                                  | 4096 | PCLK cycles    | 2,4   |
| T <sub>VBP</sub>      | Vertical back porch               | 0   | LCD_SPU_V_PORCH[CFG_V_BACK_PORCH]                                 | 4096 | Lines          | 6     |
| T <sub>VFP</sub>      | Vertical front porch              | 0   | LCD_SPU_V_PORCH[CFG_V_FRONT_PORCH]                                | 4096 | Lines          | 7     |
| T <sub>VSW</sub>      | Vsync pulse width                 | 1   | CFG_V_TOTAL - CFG_V_BACK_PORCH - CFG_V_ACTIVE- CFG_V_FRONT_PORCH  | 4096 | Lines          | 3     |
| T <sub>V_ACTIVE</sub> | Panel Width                       | 1   | LCD_SPU_V_H_ACTIVE[CFG_V_ACTIVE]                                  | 4096 | Lines          | 5     |
| T <sub>V_TOTAL</sub>  | Total Vertical Lines              | 1   | LCD_SPU_V_H_TOTAL[CFG_V_TOTAL]                                    | 4096 | Lines          |       |

#### Notes:

- 1. Pixel clock can be inverted to make its rising edge at the middle of pixel data cycle. It is always guaranteed setup and hold requirement.
- 2. The panel clock source frequency is derived from one of three sources (ACLK, HCLK, 312 MHz (PLL1) or external LCD\_PCLK) depending on the SCLK\_SOURCE\_SELECT, SCLK\_AHB\_AXI, and SCLK\_INT\_EXT fields in the LCD\_CFG\_SCLK\_DIV register. The panel clock source is then divided using LCD\_SCLK\_DIV[CLK\_INT\_DIV] and LCD\_SCLK\_DIV[CLK\_FRAC\_DIV] to generate PCLK. For more information on generating the PCLK frequency refer to the LCD chapter in the *Marvell® Armada 16x Applications Processor Family Software Manual*.
- 3. Vsync pulse can be configured as small as 1 cycle.
- 4. Sets the active horizontal screen display width for both Dumb Panel and Smart Panel.
- 5. Sets the active vertical screen display size for both Dumb Panel and Smart Panel.
- 6. VSYNC active edge at pixel count = TH\_ACTIVE + 1.
- 7. VSYNC inactive edge at pixel count = TH\_TOTAL + 1.



# 7.6 Quick Capture Camera Interface (CCIC) Timing Diagrams and Specifications

# 7.6.1 CCIC Parallel Interface Timing Requirements

Figure 43: Parallel Timing Diagram



**Table 25: CCIC Parallel Timing** 

| Symbol            | Parameter                    | Min  | Type | Max | Units | Notes |
|-------------------|------------------------------|------|------|-----|-------|-------|
| t <sub>PCLK</sub> | PCLK period                  | 0.1  | _    | 78  | MHz   |       |
| t <sub>SU</sub>   | Vsync/Hsync/Pixel Data setup | 2.5  | _    | _   | ns    |       |
| t <sub>H</sub>    | Vsync/Hsync/Pixel Data hold  | 1.5  | _    | _   | ns    |       |
| t <sub>CH</sub>   | PCLK high time               | 6.41 | _    | _   | ns    |       |
| t <sub>CL</sub>   | PCLK low time                | 6.41 | _    | _   | ns    |       |

# 7.7 SSP Timing Diagrams and Specifications

Figure 44 and Table 26 convey the SSP timing parameters with SSP in Master mode. The processor drives SSPx\_CLK and SSPx\_FRM when in Master mode. Figure 45 and Table 27 convey the SSP timing parameters with SSP in Slave mode. The processor receives SSPx\_CLK and SSPx\_FRM when in Slave mode.

SSD Master Mode Timir

Figure 44: SSP Master Mode Timing Diagram



- 1. SCLKDIR field in the SSP Control Register 1 (SSP\_SSCR1) = 0x0
- 2. SFRMDIR field in the SSP Control Register 1 (SSP\_SSCR1) = 0x0
- 3. The SPO and SPH fields in the SSP Control Register 1 (SSP\_SSCR1) are used to determine the polarity of SSPx\_CLK

Table 26: SSP Master Mode Timing Specifications

| Symbol             | Description                             | Min  | Max | Units |
|--------------------|-----------------------------------------|------|-----|-------|
| t <sub>w(CH)</sub> | SSPx_SCLK pulse width high duration     | 9.6  | _   | ns    |
| t <sub>w(CL)</sub> | SSPx_SCLK pulse width low duration      | 9.6  | _   | ns    |
| t <sub>ODV</sub>   | SSPx_TXD output valid prior to SSPx_CLK | 1.1  | _   | ns    |
| t <sub>ODH</sub>   | SSPx_TXD output hold time               | 7.6  | _   | ns    |
| t <sub>OFH</sub>   | SSPx_FRM output hold time               | 6.9  | _   | ns    |
| t <sub>OFV</sub>   | SSPx_FRM output valid prior to SSPx_CLK | 0.6  | _   | ns    |
| t <sub>Isu</sub>   | SSPx_RXD to SSPx_CLK setup time         | 0.6  | _   | ns    |
| t <sub>lh</sub>    | SSPx_CLK to SSPx_RXD hold time          | 14.9 | _   | ns    |

#### NOTE

- 1. Timing values are based on 52 MHz SSPx\_CLK frequency.
- 2. SSPx\_SCLK is configure using the APBC\_SSPx\_CLK\_RST[FNCLKSEL] and MPMU\_ASYSDR and MPMU\_SSPDR registers



# 7.7.1 SSP Slave Mode Timing

Figure 45: SSP Slave Mode Timing Definitions



- 1. SCLKDIR field in the SSP Control Register 1 (SSP\_SSCR1) = 0x1
- 2. SFRMDIR field in the SSP Control Register 1 (SSP\_SSCR1) = 0x1
- 3. The SPO and SPH fields in the SSP Control Register 1 (SSP\_SSCR1) are used to determine the polarity of SSPx\_CLK

**Table 27: SSP Slave Mode Timing Specifications** 

| Symbol             | Description                              | Min   | Max | Units |
|--------------------|------------------------------------------|-------|-----|-------|
| t <sub>w(CH)</sub> | SSPx_SCLK pulse width high duration      | 19.2  | _   | ns    |
| t <sub>w(CL)</sub> | SSPx_SCLK pulse width low duration       | 19.2  | _   | ns    |
| t <sub>ODV</sub>   | SSPx_TXD output valid prior to SSPx_CLK  | 16.1  | _   | ns    |
| t <sub>ODH</sub>   | SSPx_TXD output hold time                | 26.7  | _   | ns    |
| t <sub>FH</sub>    | SSPx_CLK to SSPx_FRM hold time           | 19.3  | _   | ns    |
| t <sub>FSU</sub>   | SSPx_FRM to SSPx_CLK setup time          | 12.6  | _   | ns    |
| t <sub>Isu</sub>   | SSPx_RXD to SSPx_CLK setup time          | 13.2  | _   | ns    |
| t <sub>lh</sub>    | SSPx_CLK to SSPx_RXD hold time           | 21.54 | _   | ns    |
| 1. Timing va       | alues based on 26 MHz SSPx_CLK frequency |       |     |       |

# 7.8 TWSI Timing Diagrams and Specifications

Figure 46: TWSI Output Delay AC Timing Diagram



Figure 47: TWSI Output Delay AC Timing Diagram



Table 28: TWSI Master AC Timing Table (Standard Mode 100 kHz)

| Symbol | Description         | Min | Max | Units | Notes |
|--------|---------------------|-----|-----|-------|-------|
| fCK    | SCK clock frequency | _   | 100 | kHz   | -     |



# Marvell® ARMADA 16x Applications Processor Family Hardware Manual

## Table 28: TWSI Master AC Timing Table (Standard Mode 100 kHz) (Continued)

| Symbol | Description                                                                                                                                                                                                                                                                       | Min       | Max         | Units | Notes |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|-------|-------|
| tLOW   | SCK minimum low level width                                                                                                                                                                                                                                                       | 0.47      | _           | tCK   | 1     |
| tHIGH  | SCK minimum high level width                                                                                                                                                                                                                                                      | 0.40      | _           | tCK   | 1     |
| tSU    | SDA input setup time relative to SCK rising edge                                                                                                                                                                                                                                  | 250.0     | _           | ns    | -     |
| tHD    | SDA input hold time relative to SCK falling edge                                                                                                                                                                                                                                  | 0.0       | _           | ns    | 3     |
| tr     | SDA and SCK rise time                                                                                                                                                                                                                                                             | _         | 1000.0      | ns    | 1, 2  |
| tf     | SDA and SCK fall time                                                                                                                                                                                                                                                             | _         | 300.0       | ns    | 1, 2  |
| tOV    | SDA output delay relative to SCK falling edge                                                                                                                                                                                                                                     | 0.0       | 0.4         | tCK   | 1     |
|        | Notes: General comment: All values referred to VIH(min) and VIL(max) General comment: tCK = 1/fCK.  1. For all signals, the load is CL = 100 pF, and RL value can be 2. Rise time measured from VIL(max) to VIH(min), fall time me 3. For this parameter, the load is CL = 10 pF. | 500 ohm t | o 8 kilohm. | ·     |       |

## Table 29: TWSI Master AC Timing Table (Fast Mode 400 kHz)

| Symbol | Description                                                                                                                                                                                                                                                            | Min         | Max         | Units | Notes |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------|-------|
| fCK    | SCK clock frequency                                                                                                                                                                                                                                                    | _           | 400         | kHz   | -     |
| tLOW   | SCK minimum low level width                                                                                                                                                                                                                                            | 0.52        | _           | tCK   | 1     |
| tHIGH  | SCK minimum high level width                                                                                                                                                                                                                                           | 0.24        | _           | tCK   | 1     |
| tSU    | SDA input setup time relative to SCK rising edge                                                                                                                                                                                                                       | 100.0       | _           | ns    | -     |
| tHD    | SDA input hold time relative to SCK falling edge                                                                                                                                                                                                                       | 0.0         | _           | ns    | 3     |
| tr     | SDA and SCK rise time                                                                                                                                                                                                                                                  | 20.0        | 300         | ns    | 1, 2  |
| tf     | SDA and SCK fall time                                                                                                                                                                                                                                                  | 20.0        | 300         | ns    | 1, 2  |
| tOV    | SDA output delay relative to SCK falling edge                                                                                                                                                                                                                          | 0.0         | 0.4         | tCK   | 1     |
|        | Notes: General comment: All values referred to VIH(min) and VIL(max). General comment: tCK = 1/fCK.  1. For all signals, the load is CL = 100 pF, and RL value can be 2. Rise time measured from VIL(max) to VIH(min), fall time measured from the load is CL = 10 pF. | e 500 ohm t | o 8 kilohm. | ·     |       |

Table 30: TWSI Master AC Timing Table (high) speed 3.4 MHz)

| Symbol | Description                                                                                                                                                                                                                                          | Min         | Max         | Units | Notes |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------|-------|
| fCK    | SCK clock frequency                                                                                                                                                                                                                                  | _           | 3.4         | MHz   | -     |
| tLOW   | SCK minimum low level width                                                                                                                                                                                                                          | 0.54        | _           | tCK   | 1     |
| tHIGH  | SCK minimum high level width                                                                                                                                                                                                                         | 0.20        | _           | tCK   | 1     |
| tSU    | SDA input setup time relative to SCK rising edge                                                                                                                                                                                                     | 10.0        | _           | ns    | -     |
| tHD    | SDA input hold time relative to SCK falling edge                                                                                                                                                                                                     | 0.0         | _           | ns    | 3     |
| tr     | SDA and SCK rise time                                                                                                                                                                                                                                | 10.0        | 80.0        | ns    | 1, 2  |
| tf     | SDA and SCK fall time                                                                                                                                                                                                                                | 10.0        | 80.0        | ns    | 1, 2  |
| tOV    | SDA output delay relative to SCK falling edge                                                                                                                                                                                                        | 0.0         | 0.4         | tCK   | 1     |
|        | Notes: General comment: All values referred to VIH(min) and VIL(mageneral comment: tCK = 1/fCK.  1. For all signals, the load is CL = 100 pF, and RL value can be 2. Rise time measured from VIL(max) to VIH(min), fall time measured is CL = 10 pF. | e 500 ohm t | o 8 kilohm. | ·     |       |

# 7.8.1 TWSI Test Circuit

Figure 48: TWSI Test Circuit





#### 7.9 **AC'97 Timing Diagrams and Specifications**

Figure 49 and Table 31 defines the AC'97 CODEC interface AC timing specifications.

Figure 49: AC'97 CODEC Timing Diagram



1. The MPMU Audio SYSCLK Dithering Divider Register (MPMU\_ASYSDR) is used to select the frequency for **ASYSCLK** 

Table 31: AC'97 CODEC Timing Specifications

| Symbol             | Parameter                                      | Min | Max | Units | Notes |
|--------------------|------------------------------------------------|-----|-----|-------|-------|
| t <sub>w(B)</sub>  | AC97_BITCLK pulse width constraint             | 36  | _   | ns    |       |
| t <sub>SYNCV</sub> | AC97_BITCLK high to AC97_SYNC valid delay      | _   | 13  | ns    | 1     |
| t <sub>ODV</sub>   | AC97_BITCLK high to AC97_SDATA_OUT valid delay | _   | 11  | ns    | 1     |
| t <sub>ISU</sub>   | AC97_SDATA_INx to AC97_BITCLK setup time       | 3   | _   | ns    | 1     |
| t <sub>IH</sub>    | AC97_BITCLK to AC97_SDATA_INx hold time        | 4   | _   | ns    | 1     |
| t <sub>w(S)</sub>  | ASYSCLK pulse width delay                      | _   | _   | ns    |       |
| NOTF:              | ·                                              |     |     |       |       |

#### 7.10 **JTAG Interface Timing Diagrams and Specifications**

Refer to Table 32 for the timing specifications for Figure 50 and Figure 50

<sup>1.</sup> Transition time for input BITCLK is 2.5 ns.

# 7.10.1 JTAG Interface Timing Diagrams

Figure 50: JTAG Interface Output Delay AC Timing Diagram



Figure 51: JTAG Interface Input AC Timing Diagram



# 7.10.2 JTAG Interface AC Timing Table

Table 32: JTAG Interface 10 MHz AC Timing<sup>1</sup>

| Symbol | Description             | Min  | Type | Max  | Units | Notes |
|--------|-------------------------|------|------|------|-------|-------|
| fCK    | TCK frequency           | _    | 10   | 13.0 | MHz   |       |
| Tpw    | TCK minimum pulse width | 0.40 | _    | 0.60 | tCK   |       |

Copyright © 2010 Marvell November 2010 PUBLIC RELEASE Doc. No. MV-S301545-00 Rev. -

Table 32: JTAG Interface 10 MHz AC Timing<sup>1</sup> (Continued)

| Symbol | Description                                      | Min  | Type | Max  | Units | Notes |
|--------|--------------------------------------------------|------|------|------|-------|-------|
| Sr/Sf  | TCK rise/fall slew rate                          | 0.50 | _    | _    | V/ns  | 2     |
| Trst   | TRST_N active time                               | 1.0  | _    | _    | ms    |       |
| Tsetup | TMS, TDI input setup relative to TCK rising edge | 10.0 | _    | _    | ns    |       |
| Thold  | TMS, TDI input hold relative to TCK rising edge  | 40.0 | _    |      | ns    |       |
| Tprop  | TCK falling edge to TDO output delay             | 1.0  | _    | 20.0 | ns    | 3     |

- 1. tCK = 1/fCK.
- 2. Defined from VIL to VIH for rise time and from VIH to VIL for fall time
- 3. For TDO signal, the load is CL = 10 pF.

## 7.10.3 JTAG Interface Test Circuit

Figure 52: JTAG Interface Test Circuit



# 7.11 USB 2.0 Timing Diagrams and Specifications

## 7.11.1 USB Interface Driver Waveforms

Figure 53: Low/Full Speed Data Signal Rise and Fall Time



Figure 54: High Speed TX Eye Diagram Pattern Template



Doc. No. MV-S301545-00 Rev. -



Figure 55: High Speed RX Eye Diagram Pattern Template

### 7.11.2 Differential Interface Electrical Characteristics

This section provides the reference clock, AC, and DC characteristics for the differential interface.

### 7.11.2.1 USB Driver and Receiver Characteristics

Table 33: USB Low Speed Driver and Receiver Characteristics<sup>1</sup>

| Description                                | Low                                                                                                                                                                                                                            | Speed                                                                                                                                                                                                                                                                                | Units                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Notes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                            | Min                                                                                                                                                                                                                            | Max                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Baud rate                                  | 1.5                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                                                    | Mbps                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Baud rate tolerance                        | -15000.0                                                                                                                                                                                                                       | 15000.0                                                                                                                                                                                                                                                                              | ppm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| meters                                     |                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Output single ended high                   | 2.8                                                                                                                                                                                                                            | 3.6                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Output single ended low                    | 0.0                                                                                                                                                                                                                            | 0.3                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Output signal crossover voltage            | 1.3                                                                                                                                                                                                                            | 2.0                                                                                                                                                                                                                                                                                  | V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Data fall time                             | 75.0                                                                                                                                                                                                                           | 300.0                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4,5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Data rise time                             | 75.0                                                                                                                                                                                                                           | 300.0                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4,5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Rise and fall time matching                | 80.0                                                                                                                                                                                                                           | 125.0                                                                                                                                                                                                                                                                                | %                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Source jitter total to next transition     | -95.0                                                                                                                                                                                                                          | 95.0                                                                                                                                                                                                                                                                                 | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Source jitter total for paired transitions | -150.0                                                                                                                                                                                                                         | 150.0                                                                                                                                                                                                                                                                                | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                            | Baud rate Baud rate tolerance  meters  Output single ended high  Output single ended low  Output signal crossover voltage  Data fall time  Data rise time  Rise and fall time matching  Source jitter total to next transition | Baud rate 1.5 Baud rate 1.5 Baud rate tolerance -15000.0  meters  Output single ended high 2.8 Output single ended low 0.0 Output signal crossover voltage 1.3 Data fall time 75.0 Data rise time 75.0 Rise and fall time matching 80.0 Source jitter total to next transition -95.0 | Min         Max           Baud rate         1.5         —           Baud rate tolerance         -15000.0         15000.0           meters         Output single ended high         2.8         3.6           Output single ended low         0.0         0.3           Output signal crossover voltage         1.3         2.0           Data fall time         75.0         300.0           Data rise time         75.0         300.0           Rise and fall time matching         80.0         125.0           Source jitter total to next transition         -95.0         95.0 | Min         Max           Baud rate         1.5         —         Mbps           Baud rate tolerance         -15000.0         15000.0         ppm           meters           Output single ended high         2.8         3.6         V           Output single ended low         0.0         0.3         V           Output signal crossover voltage         1.3         2.0         V           Data fall time         75.0         300.0         ns           Data rise time         75.0         300.0         ns           Rise and fall time matching         80.0         125.0         %           Source jitter total to next transition         -95.0         95.0         ns |

Table 33: USB Low Speed Driver and Receiver Characteristics (Continued)

| Symbol | Description                    | Low | Low Speed |   | Notes |
|--------|--------------------------------|-----|-----------|---|-------|
|        |                                | Min | Max       |   |       |
| VIH    | Input single ended high        | 2.0 | _         | V |       |
| VIL    | Input single ended low         | _   | 0.8       | V |       |
| VDI    | Differential input sensitivity | 0.2 | _         | V |       |

- For more information, refer to *Universal Serial Bus Specification*, *Revision 2.0*, *April 2000*.
   The load is 100 ohm differential for these parameters, unless otherwise specified.
   To comply with the values presented in this table, refer to your local Marvell representative for register settings.
- 2. Defined with 1.425 kilohm pullup resistor to 3.6V.
- 3. Defined with 14.25 kilohm pulldown resistor to ground.
- 4. See Data Signal Rise and Fall Time waveform.
- 5. Defined from 10% to 90% for rise time and 90% to 10% for fall time.
- Including frequency tolerance. Timing difference between the differential data signals.Defined at crossover point of differential data signals.

Table 34: USB Full Speed Driver and Receiver Characteristics<sup>1</sup>

| Symbol      | Description                                                 | Low     | Speed  | Units | Notes            |  |
|-------------|-------------------------------------------------------------|---------|--------|-------|------------------|--|
|             |                                                             | Min     | Max    |       |                  |  |
| BR          | Baud rate                                                   | 12      | 2.0    | Mbps  |                  |  |
| Bppm        | Baud rate tolerance                                         | -2500.0 | 2500.0 | ppm   |                  |  |
| Driver Para | ameters                                                     |         |        |       |                  |  |
| VOH         | Output single ended high                                    | 2.8     | 3.6    | V     | 2                |  |
| VOL         | Output single ended low                                     | 0.0     | 0.3    | V     | 3                |  |
| VCRS        | Output signal crossover voltage                             | 1.3     | 2.0    | V     | 4                |  |
| TFR         | Output rise time                                            | 4.0     | 20.0   | ns    | 4,5              |  |
| TFL         | Output fall time                                            | 4.0     | 20.0   | ns    | 4,5              |  |
| TDJ1        | Source jitter total to next transition                      | -3.5    | 3.5    | ns    | 6 <sup>,</sup> 7 |  |
| TDJ2        | Source jitter total for paired transitions                  | -4.0    | 4.0    | ns    | 6,7              |  |
| TFDEOP      | Source jitter for differential transition to SE0 transition | -2.0    | 5.0    | ns    |                  |  |
| Receiver P  | arameters                                                   |         |        |       |                  |  |
| VIH         | Input single ended high                                     | 2.0     | _      | V     |                  |  |
| VIL         | Input single ended low                                      | _       | 0.8    | V     |                  |  |
| VDI         | Differential input sensitivity                              | 0.2     | _      | V     |                  |  |
| tJR1        | Receiver jitter to next transition                          | -18.5   | 18.5   | ns    | 7                |  |

Copyright © 2010 Marvell D
November 2010 PUBLIC RELEASE

Page 87



### Table 34: USB Full Speed Driver and Receiver Characteristics<sup>1</sup> (Continued)

| Symbol | Description                            | Low Speed |     | Units | Notes |
|--------|----------------------------------------|-----------|-----|-------|-------|
|        |                                        | Min       | Max |       |       |
| tJR2   | Receiver jitter for paired transitions | -9.0      | 9.0 | ns    | 7     |

- 1. For more information, refer to Universal Serial Bus Specification, Revision 2.0, April 2000. The load is 100 ohm differential for these parameters, unless otherwise specified. To comply with the values presented in this table, refer to your local Marvell representative for register
- 2. Defined with 1.425 kilohm pullup resistor to 3.6V.
- 3. Defined with 14.25 kilohm pulldown resistor to ground.
- 4. See Data Signal Rise and Fall Time waveform.
- 5. Defined from 10% to 90% for rise time and 90% to 10% for fall time.
- 6. Including frequency tolerance. Timing difference between the differential data signals. Defined at crossover point of differential data signals.
- 7. Defined at crossover point of differential data signals.

#### Table 35: USB High Speed Driver and Receiver Characteristics<sup>1</sup>

| Symbol      | Description                              | Low Spee         | d               | Units | Notes |
|-------------|------------------------------------------|------------------|-----------------|-------|-------|
|             |                                          | Min              | Max             |       |       |
| BR          | Baud rate                                | 4                | 80.0            | Mbps  |       |
| Bppm        |                                          | -500.0           | 500.0           | ppm   |       |
| Driver Para | ameters                                  |                  |                 |       |       |
| VHSOH       | Data signaling high                      | 360.0            | 440.0           | mV    |       |
| VHSOL       | Data signaling low                       | -10.0            | 10.0            | mV    |       |
| THSR        | Data rise time                           | 500.0            | _               | ps    | 2     |
| THSF        | Data fall time                           | 500.0            | _               | ps    | 2     |
|             | Data source jitter                       | S                | ee <sup>3</sup> |       | 3     |
| Receiver F  | Parameters                               |                  |                 |       |       |
|             | Differential input signaling levels      | See <sup>4</sup> |                 |       | 4     |
| VHSCM       | Data signaling common mode voltage range | -50.0            | 500.0           | mV    |       |
|             | Receiver jitter tolerance                | S                | ee <sup>4</sup> |       | 4     |

<sup>1.</sup> For more information, refer to Universal Serial Bus Specification, Revision 2.0, April 2000.

The load is 100 ohm differential for these parameters, unless otherwise specified.

To comply with the values presented in this able, refer to your local Marvell representative for register settings.

- 2. Defined from 10% to 90% for rise time and 90% to 10% for fall time.
- 3. Source jitter specified by the TX eye diagram pattern template figure
- 4. Receiver jitter specified by the RX eye diagram pattern template figure.

#### 7.12 **PCI Express Specifications**

Refer to Table 36 and Table 37 for PCIE output and input characteristics. For more information on PCIE timing requirements refer to the PCI Express Base Specification Revision 1.1 (http://www.pcisig.com/specifications/pciexpress/base).

#### **PCIE Differential TX Output Electrical Characteristics** 7.12.1

Doc. No. MV-S301545-00 Rev. -Copyright © 2010 Marvell November 2010 PUBLIC RELEASE

**Table 36: PCI Express TX Output Electrical Specifications** 

| Symbol                                         | Parameter                                                                                          | Min      | Type | Max    | Units |
|------------------------------------------------|----------------------------------------------------------------------------------------------------|----------|------|--------|-------|
| UI                                             | Unit Interval (UI)                                                                                 | 399.88   | 400  | 400.12 | ps    |
| $V_{TX\_DIFFpp}$                               | Differential Peak to Peak Output Voltage                                                           | 0.800    | _    | 1.2    | V     |
| V <sub>TX_DE_RATIO</sub>                       | De-emphasized output voltage ratio                                                                 | -3.0     | -3.5 | -4.0   | dB    |
| T <sub>TX_EYE</sub>                            | Transmitter eye including all jitter sources                                                       | 0.75     | _    | _      | UI    |
| T <sub>TX_EYE_MEDIAN_MAX_J</sub>               | Maximum time between the jitter median and maximum deviation from the median                       | <u> </u> | _    | 0.125  | UI    |
| T <sub>TX_RISE</sub> ,<br>T <sub>TX_FALL</sub> | D+/D- TX output rise/fall Time                                                                     | 0.125    | _    | _      | UI    |
| V <sub>TX_CM_ACp</sub>                         | AC RMS common mode output voltage                                                                  | _        | _    | 20     | mV    |
| V <sub>TX_CM_DC_ACTIVE_IDL</sub><br>E_DELTA    | Absolute Delta of DC Common Mode Voltage<br>During L0 and electrical idle                          | 0        | _    | 100    | mV    |
| V <sub>TX_CM_DC_LINE_DELTA</sub>               | Absolute Delta of DC Common Mode Voltage between D+ and D-                                         | 0        | _    | 25     | mV    |
| V <sub>TX_IDLE_DIFFp</sub>                     | Electrical Idle Differential Peak Output Voltage                                                   | 0        | _    | 25     | mV    |
| V <sub>TX_RCV_DETECT</sub>                     | The amount of voltage change allowed during Receiver Detection                                     | _        | _    | 600    | mV    |
| V <sub>TX_DC_CM</sub>                          | The TX DC Common Mode Voltage                                                                      | 0        | _    | 3.6    | V     |
| I <sub>TX_SHORT</sub>                          | TX Short Circuit Current Limit                                                                     |          | _    | 90     | mA    |
| T <sub>TX_IDLE_MIN</sub>                       | Minimum time spent in Electrical Idle                                                              | 50       | _    |        | UI    |
| T <sub>TX_IDLE_SET_TO_IDLE</sub>               | Maximum time to transition to a valid Electrical Idle after sending an Electrical Idle ordered set | <u>—</u> | _    | 20     | UI    |
| T <sub>TX_IDLE_TO_DIFF_DATA</sub>              | Maximum time to transition to valid TX specifications after leaving an Electrical Idle condition   | _        | _    | 20     | UI    |
| RL <sub>TX_DIFF</sub>                          | Differential Return Loss                                                                           | 10       | _    | _      | dB    |
| RL <sub>TX_CM</sub>                            | Common Mode Return Loss                                                                            | 6        | _    | _      | dB    |
| Z <sub>TX_DIFF_DC</sub>                        | DC Differential TX Impedance                                                                       | 80       | 100  | 120    | Ohms  |
| C <sub>TX</sub>                                | AC Coupling Capacitor                                                                              | 75       | 100  | 200    | nF    |
| T <sub>crosstalk</sub>                         | Crosstalk Random Timeout                                                                           | 0        | _    | 1      | ms    |

# 7.12.2 PCIE Differential RX Input Electrical Characteristics

Table 37: PCI Express RX Input Electrical Specifications

| Symbol                                  | Parameter                                                                    | Min    | Type | Max    | Units |
|-----------------------------------------|------------------------------------------------------------------------------|--------|------|--------|-------|
| UI                                      | Unit Interval (UI)                                                           | 399.88 | 400  | 400.12 | ps    |
| V <sub>RX_DIFFpp</sub>                  | Differential Peak to Peak Output Voltage                                     | 0.175  | _    | 1.2    | V     |
| T <sub>RX_EYE</sub>                     | Receiver eye including all jitter sources                                    | 0.4    | _    | _      | UI    |
| T <sub>RX_EYE_MEDIAN_MAX_</sub> J ITTER | Maximum time between the jitter median and maximum deviation from the median | _      | _    | 0.3    | UI    |



| Table 37: | PCI Express R | X Input Electrical | <b>Specifications</b> |
|-----------|---------------|--------------------|-----------------------|
|-----------|---------------|--------------------|-----------------------|

| Symbol                            | Parameter                                                          | Min | Type | Max | Units |
|-----------------------------------|--------------------------------------------------------------------|-----|------|-----|-------|
| V <sub>RX_CM_ACp</sub>            | AC RMS common mode output voltage                                  | _   | _    | 150 | mV    |
| RL <sub>RX_DIFF</sub>             | Differential Return Loss                                           | 10  | _    | _   | dB    |
| RL <sub>RX_CM</sub>               | Common Mode Return Loss                                            | 6   | _    | _   | dB    |
| Z <sub>RX_DIFF_DC</sub>           | DC Differential RX Impedance                                       | 80  | 100  | 120 | Ohms  |
| Z <sub>RX_DC</sub>                | RX DC input impedance                                              | 40  | 50   | 60  | Ohms  |
| Z <sub>RX_HIGH_IMP_DC</sub>       | Power Down DC input impedance                                      | 200 | _    | _   | kOhms |
| V <sub>RX_IDLE_DET_DIFFp</sub>    | Electrical Idle detect threshold                                   | 65  | _    | 175 | mV    |
| T <sub>RX_IDLE_DET_DIFF_ENT</sub> | Unexpected electrical idle enter detect threshold integration time | _   | _    | 10  | ms    |
| L <sub>RX_SKEW</sub>              | Total skew                                                         | _   | _    | 20  | ns    |

# 7.13 Ethernet MAC (MII) Timing Diagrams and Specifications

MII Tx Mode timing diagram is shown in Figure 56 and timing parameters are provided in Table 38. MII Rx Mode timing diagram is shown in Figure 57 and timing parameters are defined in Table 39. In Tx mode, the media access controller (MAC) receives TX\_CLK from the Ethernet transceiver (PHY) and drives TX data and control signals. In Rx mode, the controller receives RX\_CLK, data and control signals from the Ethernet transceiver.

MII Management interface timing diagram is shown in Figure 58 and timing values are defined in Table 40.

Figure 56: MII Tx Mode Interface Timing Diagrams



Table 38: MII Tx Mode Interface Timing Specifications

| Symbol                | Parameter                            | Min | Max | Unit | Notes |  |  |  |
|-----------------------|--------------------------------------|-----|-----|------|-------|--|--|--|
| Тр                    | TX_CLK frequency                     | _   | 25  | MHz  |       |  |  |  |
| Tco                   | TX_CLK in to TX data and control out | 0   | 14  | ns   | 1     |  |  |  |
| NOTE:<br>1. Timing va |                                      |     |     |      |       |  |  |  |

Figure 57: MII Rx Model Interface Timing Diagrams



Table 39: MII Rx Mode Interface Timing Specifications

| Symbol | Parameter        | Min | Max | Unit | Notes |
|--------|------------------|-----|-----|------|-------|
| Тр     | RX_CLK Frequency | _   | 25  | MHz  |       |
| Tsu    | Input setup time | 6   | _   | ns   |       |
| Thd    | Input hold time  | 4   | _   | ns   |       |

Figure 58: MII Management Interface Timing Diagrams



**Table 40: MII Management Interface Timing Specifications** 

| Symbol | Parameter                                | Min | Max | Unit | Notes |
|--------|------------------------------------------|-----|-----|------|-------|
| Тр     | MDC Frequency                            | _   | 2.5 | MHz  |       |
| Tva    | MDIO output valid time before MDC rising | 20  | _   | ns   |       |
| Tvb    | MDIO output valid time after MDC rising  | 20  | _   | ns   |       |
| Tsu    | MDIO input setup time                    | 50  | _   | ns   |       |

## Marvell® ARMADA 16x Applications Processor Family Hardware Manual

#### Table 40: MII Management Interface Timing Specifications (Continued)

| Symbol | Parameter            | Min | Max | Unit | Notes |
|--------|----------------------|-----|-----|------|-------|
| Thd    | MDIO input hold time | 0   | _   | ns   |       |

# 7.14 Powerup/Down Sequences

This section includes specifications for the following:

- Section 7.14.1, Power Up Timings
- Section 7.14.2, Powerdown Timings

#### Table 41: Terminology

| Term       | Description                                                            |
|------------|------------------------------------------------------------------------|
| VDD_M      | ASIC DRAM IO power (1.8V nominal +/- 10%)                              |
| VDD_CORE   | Core power (assume 1.0V nominal)                                       |
| AVDD_USB   | ASIC USB power including AVDD_OTG and AVDD_UHC (3.3V nominal)          |
| AVDD5_USB  | ASIC USB 5V power (5 V nominal)                                        |
| VDD_OSC    | Quiet 1.8V analog power for ASIC PLL/Crystal.                          |
| VDD_IOx    | 3.3/1.8V IO power Includes VDD_IO0, VDD_IO1, VDD_IO2, VDD_IO3, VDD_IO4 |
| RESET_IN_N | External Master Reset In pin                                           |

# 7.14.1 Power Up Timings

The external voltage regulators and other power-on devices must provide the processor with a specific sequence of power and resets to ensure proper operation (see Figure 59 and Table 42).

# 7.14.1.1 Host Side PMIC USB Signals

- AVDD5\_USB Supply
  - Host Mode Only: Connect to 5V to supply a maximum of 10mA on USBVBUS. For higher current requirements, an external PMIC must be used to drive VBUS.
  - · Device Mode Only: Not used; can remain floating.
  - OTG Mode: Connect to 5V to provide a maximum of 10mA on USBVBUS during session negation. For higher current requirements as external PMIC must be used to drive VBUS.

| Z    |
|------|
| Note |

When the USBVBUS is driven from AVDD5\_USB, the USBHPEN signal is pulled high (3.3V).



When USBHPEN = 3.3V, do not supply both AVDD5\_USB and USBVBUS with 5V.

- USBVBUS Input/Output
  - Host Mode: USB power output (+5V@10mA) when USBHPEN = 3.3V
  - Device Mode: 5V VBUS input from host
  - OTG Mode: Input/Output to supply +5V during session negotiation
- USBHPEN Output
  - Controls external power management chip to provide 5v power to VBUS
    - a) OV: Does not drive VBUS
    - b) 3.3V: Drives 5V power source on to VBUS



If the application does not need more than 10mA, float USBHPEN and connect AVDD5\_USB to 5V power. VBUS is not driven inside the PHY.



Figure 59: Power-Up Reset Timing



**Table 42: Power-Up Timing Specifications** 

| Symbol | Description                                                                             | Min | Typical  | Max | Units | Notes |
|--------|-----------------------------------------------------------------------------------------|-----|----------|-----|-------|-------|
| t1     | Delay from the start of the high voltage IO supplies ramp prior to AVDD_OSC ramp start. | 0   | <u> </u> | _   | μs    | 1     |
| t2     | Delay from VDD_IO prior to VDD_CORE ramp start                                          | 0   | _        | _   | μs    | 2     |

**Table 42: Power-Up Timing Specifications (Continued)** 

| Symbol | Description                                                                                        | Min  | Typical | Max | Units | Notes |
|--------|----------------------------------------------------------------------------------------------------|------|---------|-----|-------|-------|
| t3     | Delay from AVDD_OSC reaching 80% of its final value prior to VDD_CORE ramp start                   | 0    | _       | _   | μs    | 3     |
| t4     | Delay from AVDD_PCIE reaching 80% of its final value prior to VDD_CORE ramp start.                 | 0    | _       | _   | μs    | 4,5   |
| t5     | Delay from VDD_CORE reaching 80% of its final value prior to VDD_M reaching 80% of its final value | -500 | 300     | _   | μѕ    | 6, 7  |
| t6     | Delay from VDD_CORE reaching 80% of its final value prior to AVDD_UHC and AVDD_OTG ramp start      | 0    | _       | _   | μѕ    | 8, 9  |
| tPOR   | Time required before de-asserting RESET_IN_N after AVDD_UHC and USB_OTG reach 80%.                 | 153  | _       | _   | μs    |       |

- 1. VDD\_IO and AVDD\_OSC can be enabled at the same time.
- 2. VDD\_IO must power to 80% prior to enabling VDD\_CORE
- 3. AVDD\_OSC must power to 80% prior to enabling VDD\_CORE.
- 4. AVDD\_PCIE must power to 80% prior to enabling VDD\_CORE.
- 5. AVDD\_PCIE includes AVDD\_PCIE and AVDDT\_PCIE.
- 6. VDD\_M must not exceed VDD\_CORE by more than 1.2V
- 7. Ideally VDD\_CORE and VDD\_M will ramp to 80% of their final value at the same time. Due to voltage level differences between VDD\_M and VDD\_CORE, VDD\_M may reach 80% of its final value after VDD\_CORE depending on the ramp rates for each supplies. To reduce the power up time keep the delay after VDD\_CORE at a minimum.
- 8. Enable AVDD\_UHC and AVDD\_OTG after VDD\_CORE reaches a minimum of 80% of its final value.
- 9. Do not power AVDD\_UHC and AVDD\_OTG prior to VDD\_CORE
- 10. The AVDD5\_USB supply can left on while the other supplies are powered off. Powering up AVDD5\_USB is only required for USB OTG functionality when using host mode.
- 11. USBVBUS is not a power supply but is included in this diagram for completeness. USBVBUS can be supplied with 5V while the other supplies are turned off.

# 7.14.2 Powerdown Timings

When powering down the ARMADA 16x Applications Processor, all voltage rails can be removed simultaneously. Ideally, the power to VDD\_M is removed prior to VDD\_CORE. When the power to VDD\_CORE is removed prior to removing VDD\_M, refer to Table 43 for timing constraints between the voltage rails.

Doc. No. MV-S301545-00 Rev. -



#### Figure 60: Powerdown Timing



**Table 43: Powerdown Timing Specifications** 

| Symbol | Description       | Min | Typical | Max | Units | Notes |
|--------|-------------------|-----|---------|-----|-------|-------|
| t1     | VDD_CORE to VDD_M | _   | _       | 10  | ms    | 2,3,4 |

- 1. AVDD5\_USB can remain active while the other supplies are removed
- 2. VDD\_M must not exceed VDD\_CORE by more than 1.8V
- 3. The start of ramp down time when VDD\_CORE is removed prior to VDD\_M
- 4. When powering down VDD\_CORE prior to VDD\_M, VDD\_M must not exceed VDD\_CORE by 1.26V for a maximum of 200ms.
- 5. VDD\_IO can remain active while the other supplies are removed. Recommended for Hibernate mode.

# 8 Design Guidelines and Checklist

This chapter discusses:

- Section 8.1, "DDR Interface General Routing Guidelines"
- Section 8.2, "EPD Controller Design Guidelines"
- Section 8.3, "Schematic Checklist"

# 8.1 DDR Interface General Routing Guidelines

The basic routing rules for DDR devices on a PCB are shown as below. For specific guidelines, refer to the appropriate sections below.

#### 8.1.1 General Rules:

- Ground Reference Routing for all signals
- DQ byte groups routed on the same layer

#### 8.1.1.1 Data and QS Signals

- Signals within the same Data byte of must be routed to within +/-50 mils (1.27mm) of their respective QS signals. QS line length should be centered within their respective data groups and matched to within 0.05" (1.27mm). A Data byte consists of: 8 data lines (DQ), 1 data mask (DQM), 1 QS and 1 QS#.
- Data signals should be less than or equal to 3.0" (76.2mm) long.
- Whenever possible, the QS lines are to be ground guarded as GND-QS-QS#-GND.
- Data/DQM traces to have impedance of 50 ohms. DQS-DQS# to have differential 100-ohm traces
- Signals within the same Data byte of must be routed to within +/-50mils (1.27mm) of their respective QS signals. QS line length should be centered within their respective data groups and matched to within 0.05" (1.27mm). A Data byte consists of: 8 data lines (DQ), 1 data mask (DQM), 1 QS and 1 QS#.
- Data and QS signals must be routed as stripline traces if possible
- Data signals should be less than or equal to 3.0" long. Longer lengths should be simulated for timing margins.
- Whenever possible, the QS lines are to be ground guarded as GND-QS-QS#-GND. If ground guarding is not possible, the spacing of QS, QS# to other signals should be at-least twice the minimum trace width
- Differential signals, QS and QS#, must be routed to a length within 0.025" (0.635mm) of each other.
- Data/DQM traces to have single ended impedance of 50 ohms.
- Differential signals, QS, QS#, must be routed with a differential impedance of about 100 ohms
- 8.QS, QS# traces to be terminated with a resistor placement on the controller side close to the
  pins. Use 1k ohm resistor from QS pin to gnd and 1k ohm resistor from QS# pin to VDDQ as
  close to the pins (controller side) as possible.



#### 8.1.1.2 Address/Command Signals

- Address/Control lines to the same DRAM must be routed to within 0.5 inch of the clock signals and routed on the same layer.
- Address/Control lines need to have trace impedance of 50 ohms.
- Address/Control lines need to have a shunt termination of 50 ohms to VTT.
- Max length of stub (connecting from SDRAM pins to termination) should be less than 0.2" as close to the pins of dram as possible.
- CKE needs to have pulldown of 4.7k to gnd. There is no need to have a CKE termination to VTT.

### 8.1.1.3 Clock Signals

- Whenever possible, clock routing should be the Ground Guarded configuration for as long as possible.
- Differential clock signals, CLK and CLK# should be terminated at the end of the lines between them with a 100-ohm termination resistor.
- Differential clock signals, CLK and CLK#, must be routed to a length within 0.025" (0.635mm) of each other, and should be routed with at least a 2:1 spacing to each other.
- The differential impedance of CLK,CLK# traces should be 100 ohms.
- Clock signals (T0 length) should also be routed to within 0.5 inch of the Address/Command signals.
- Clock signals (T0 length) must be routed to be within 1.0" (+/-12.7mm) of their respective QS signals to the same dram, with CKs in the middle.
- Max length of stub (connecting from DRAM pins to termination) should be less than 0.1" as close to the pins of DRAM as possible.
- Whenever possible, clock routing should be the Ground Guarded configuration for as long as possible. If ground guarding is not possible, the spacing of CLK, CLK# to other signals should be at least thrice the minimum trace width.
- Differential Clock signals, CLK and CLK#, must be routed to a length within 0.025" (0.635mm) of each other.
- Clock signals should also be routed to within 0.5 inch of the Address/Command signals.
- CLK, CLK# traces to have single ended impedance of 50 ohms. Differential clock signals, CLK
  and CLK#, must be routed with at least a 2:1 spacing to each other. Spacing from CLK/CLK# to
  other signals should be 3 times trace width.
- Differential clock signals, CLK and CLK# should be terminated at the end of the lines between them with a 100 ohm termination resistor with a common mode (termination midpoint) capacitor of 1nF.
- Max length of stub (connecting from SDRAM pins to termination) should be less than 0.1" as close to the pins of DRAM as possible.

# 8.1.2 DDR Interface Detailed Routing Guidelines

For detailed routing guidelines refer to the *ARMADA 16x Applications Processor Family DDR Routing Guidelines* Application note.

# 8.2 EPD Controller Design Guidelines

This chapter describes:

- Section 8.2.1, "Introduction"
- Section 8.2.2, "Panel Power Up Sequence"
- Section 8.2.3, "Display Common Power Signal"

- Section 8.2.4, "Source Driver Interface"
- Section 8.2.5, "Gate Driver Interface"
- Section 8.2.6, "Start Pulse Control"

#### 8.2.1 Introduction

The EPD Controller (EPDC) is an IP block optimized for products using ElectroPhoretic Displays (EPDs). It enables an SoC solution with a direct connection to the EPD module. The EPD controller differentiates itself through

- High-level integration
- Presentation of complex content on EPDs
- Ease of software implementation
- Content security
- Significant power savings

Due to its intrinsic bi-stable nature, power is not required when there is no change to the display image. EPDs are reflective displays so backlighting is not necessary.

If an EPD display controller is in a typical EPD display system, it can drive an EPD panel through the source driver and gate driver chips.

Major EPDC features include:

- Frame resolution:
  - From SVGA (600x800) up to UXGA (1200x1600)
  - ~150 dpi A size sheet
- Partial and Parallel Update
- Capable of displaying videos and animations.
- Conventional software programming model
- Flexible interface to various EPD panels
- Elimination of the separate EPD SDRAM.
- Power management
- Faster update Each pixel can detect its own waveform length and stops at the end. Shorter waveforms end sooner.
- Support content security though NDS secure IC.
- Appear as conventional Frame buffer.
- Host interrupt capability

# 8.2.2 Panel Power Up Sequence

EPD panel power-up must follow a fixed sequence as described below and in Figure 61:

Power on sequence: VCC => GVEE => VNEG => VPOS => Input Signals: OE, GVDD
Power off sequence: Input Signals, OE => GVDD, VPOS, VNEG, VCOM => GVEE => VCC





Notes:

. Min 1ms < #1 < Max 100ms

The panel power supplies are controlled by the EPDC PWR[4:0] pins. PWR[4:0] timings are controlled by the POWER\_[3:0] registers.

# 8.2.3 Display Common Power Signal

The PWRCOM signal controls the common driver output Vcom to the display panel. The signal is asserted during image updates; it is asserted when entering normal operation mode, and negated when exiting normal operation mode.

## 8.2.3.1 Vcom Setting by DPOT (Digital Potentiometer)

Vcom is the common voltage of the EPD panel, typically between -0.5V and -3.5V. Each EPD panel has a different Vcom voltage, therefore the EPDC must program a DPOT to drive the Vcom voltage.

A 10-bit value is used to program the DPOT in the following sequence (see Figure 62):

- Assert the VCOM\_VOLT[DPOT\_CE\_n] bit. Transmit an 8-bit "write wiper register" command to the DPOT.
- 2. Transmit a 10-bit voltage value to DPOT, followed by six "don't care" bits and then De-assert the VCOM\_VOLT[DPOT\_CE\_n] bit.
- Assert the VCOM\_VOLT[DPOT\_CE\_n] bit. Transmit an 8-bit "copy wiper to NVRAM" command to the DPOT and then De-assert the VCOM\_VOLT[DPOT\_CE\_n] bit.

a) 24-BIT COMMAND/DATA WORD SCLK(INC) 11 12 15 16 18 C1 CO D9 D8 D7 D6 D5 D4 \ D3 D2 D1 D0 DIN(U/D) b) 8-BIT COMMAND WORD  $\overline{cs}$ SCLK(NC)  $DIN(U/\overline{D})$ 61 00

Figure 62: DPOT Programming Sequence

With the EPDC, the VCOM\_VOLT register is used for DPOT programming and is defined in Appendix A - Register Tables.

In hardware DPOT mode, the SCLK frequency should be PCLK divided by 64.

## 8.2.4 Source Driver Interface

The EPDC output controller signals, SDDO[7:0], are connected to the source drivers. Currently each source driver can drive up to 400 columns. Therefore, as many as four source drivers are used for 1600 columns (see Figure 63). The source driver timing is shown in Figure 64.

The signals to the source driver are all outputs, as listed in Table 44.

Table 44: Source Driver Signals

| Signal    | Description                |
|-----------|----------------------------|
| SDCLK     | Clock                      |
| SDLE[3:0] | Latch Enables              |
| SDDO[7:0] | 8-Bit Data Output          |
| SDCE_L    | Chip Enable                |
| SEOE      | Output Enable              |
| SDSHR     | Shift-right (for 6" panel) |

**Figure 63: Source Driver Connections** 



The EPDC uses the SDSHR pin to control the source driver data shifting direction.

LE(LOAD) SSP 1<sup>s1</sup> chip input (SDCE\_L[0]) 1<sup>s1</sup> chip output & Carry 1 2<sup>sd</sup> chip input 2<sup>ed</sup> chip output & 3<sup>rd</sup> chip input Carry 2 3<sup>rd</sup> chip output & Carry 3 4<sup>th</sup> chip input 2<sup>ed</sup> chip data 3<sup>ed</sup> chip data 4<sup>rk</sup> ch ip data 1<sup>an</sup> chip data D[7:0] Carry2 СаггуЗ Carry1 EI01 EIOO EI01 EI01 EI01 EIOO EIOO EIOO Source1 Source2 Source3 Source 4 SSP SDCE\_L[0]

Figure 64: Source Driver Timing

#### 8.2.5 Gate Driver Interface

The gate driver turns on each panel row after the source drivers are filled with up to 1600 pixels split across up to four driver ICs.

The gate driver signals are all output, as listed in Table 45.

Table 45: Output Gate Driver Signals

| Signal | Description                 |
|--------|-----------------------------|
| GDCLK  | Clock                       |
| GDSP   | Start Pulse                 |
| GDRL   | Shift right/left (6" panel) |

The GDRL pin controls gate driver shift up or down functionality.

The gate driver connections are shown in Figure 65.

**Figure 65: Gate Driver Connections** 



## 8.2.6 Start Pulse Control

The signal, GDSP, is the gate driver start-pulse signal. It determines the beginning of a frame scanning. The timing is shown in Figure 66.

Figure 66: Gate Driver Output Enable Timing



# 8.3 Schematic Checklist

Table 46 briefly describes requirements to add in schematics reviews. Refer to the various sections within this chapter for more information about these requirements.

Table 46: ARMADA 16x Applications Processor Family Schematic Checklist

| $\checkmark$ | Signal Name            | Recommended Connection                   | Recommended Value                                                          | Notes |
|--------------|------------------------|------------------------------------------|----------------------------------------------------------------------------|-------|
|              |                        | Clocks, Power and Reset Sig              | nals                                                                       |       |
|              | RESET_IN_IN            | Weak pull-up                             | 4.7 - 10 kΩ to VDD_IO3                                                     |       |
|              | PXTAL_IN               | Filtering capacitor                      | 10 pF                                                                      | 3     |
|              | PXTAL_OUT              | Filtering capacitor                      | 10 pF                                                                      | 3     |
|              | A_ISET                 | Pulldown                                 | 6.04 kΩ ±1%                                                                |       |
|              | PXTAL_IN,<br>PXTAL_OUT | External clock source                    | Connect 26 MHz clock to PXTAL_IN and leave PXTAL_OUT floating.             |       |
|              |                        | JTAG Interface                           |                                                                            |       |
|              | PRI_TCK                | Pulldown                                 | 10 - 100 kΩ                                                                |       |
|              | PRI_TDI                | Pullup                                   | 10 - 100 kΩ to VDD_IO3                                                     | 1     |
|              | PRI_TMS                | Pullup                                   | 10 - 100 kΩ to VDD_IO3                                                     | 1     |
|              | PRI_TRST_N             | Pullup                                   | 10 - 100 kΩ to VDD_IO3                                                     |       |
|              | JTAG_SEL               | Pulldown                                 | Pulldown to VSS                                                            |       |
|              |                        | DDR SDRAM                                |                                                                            |       |
|              | CALPAD                 | Pulldown (for LPDDR1 or DDR2)            | 300 Ω ±1%                                                                  |       |
|              | CALPAD                 | Pulldown (for DDR3)                      | 240 Ω ±1%                                                                  |       |
|              | SEC_CS_SEL             | 2nd Chip Select and DDR3 Enable          | When using the second DDR chip select (nSDCS1) or DDR3, connect to VDD_IO3 | 6, 7  |
|              | nDDR_RESET             | Connect to DDR3 device reset signal      |                                                                            | 3, 4  |
|              | nSDCS1                 | Connect to second DDR device Chip Select |                                                                            | 3, 4  |
|              | ODT1                   | ODT for nSDCS1                           |                                                                            | 3, 4  |
|              | SDCKE1                 | Clock Enable of nSDCS1                   |                                                                            | 3, 4  |
|              | VREF                   | VDDQ +/-1%                               | Use separate VREF supplies for SOC and SDRAM                               | 5     |
|              | SDCKE                  | Pulldown to GND                          | 4.7 kΩ                                                                     | 6     |
|              | DQS<1:0>               | Pulldown to GND                          | 1 kΩ                                                                       | 7     |
|              | nDQS<1:0>              | Pullup to VDD_M                          | 1 kΩ                                                                       | 7, 5  |



# Marvell® ARMADA 16x Applications Processor Family Hardware Manual

## Table 46: ARMADA 16x Applications Processor Family Schematic Checklist (Continued)

| <b>✓</b> | Signal Name                        | Recommended Connection                                  | Recommended Value                                           | Notes |
|----------|------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------|
|          | Series<br>Termination<br>Resistors | Not Required                                            |                                                             |       |
|          | Shunt<br>Termination to<br>VTT     | Required for address and control signals                |                                                             |       |
|          | ·                                  | NAND Flash Controller                                   |                                                             |       |
|          | ND_RnB<1:0>                        | Pullup to VDD_IO0                                       | 2.7kΩ - 4.7kΩ                                               |       |
|          |                                    | Static Memory Controlle                                 | •                                                           |       |
|          | SMC_RDY                            | Pullup to VDD_IO0                                       | 2.7kΩ - 4.7kΩ                                               |       |
|          |                                    | Compact Flash Controlle                                 | r                                                           |       |
|          | CF_nRESET                          | Connect to the hardware reset of the Compact Flash Card |                                                             | 8     |
|          |                                    | XD Controller                                           |                                                             |       |
|          | XD_RnB                             | Pullup to VDD_IO0                                       | 2.7kΩ - 4.7kΩ                                               |       |
|          |                                    | SD/MMC Controller                                       |                                                             |       |
|          | MMCx_CMD                           | Pullup to MFP VDD_IOx supply                            | 4.7kΩ - 10kΩ                                                | 9     |
|          | MMCx_DAT0                          | Pullup to MFP VDD_IOx supply                            | 4.7kΩ - 10kΩ                                                | 10    |
|          | MMCx_DAT3                          | Pullup to MFP VDD_IOx supply                            | 4.7kΩ - 10kΩ                                                | 11    |
|          |                                    | XD Controller                                           |                                                             |       |
|          | I2C_SDA,<br>PWR_SDA                | Pullup to MFP VDD_IOx supply                            | 1.2kΩ - 4.7kΩ                                               |       |
|          | I2C_SDA,<br>PWR_SDA                | Pullup to MFP VDD_IOx supply                            | 1.2kΩ - 4.7kΩ                                               |       |
|          |                                    | One-Wire Controller                                     |                                                             |       |
|          | One_wire                           | Pullup to MFP VDD_IOx supply                            | 4.7kΩ                                                       |       |
|          |                                    | USB OTG Controller                                      |                                                             |       |
|          | AVDD5_USB                          | Connect to 5V@10mA when using host mode                 | Current limiting resistor needed to limit current to 10 mA. |       |
|          | USBVBUS                            | Connect to Host Controller VBUS                         | Current limiting resistor needed to limit current to 10 mA. |       |
|          |                                    | Ethernet Controller                                     |                                                             |       |
|          | MDIO                               | Pullup to MFP VDD_IOx supply                            | 1.5kΩ                                                       |       |
|          |                                    |                                                         |                                                             |       |

Table 46: ARMADA 16x Applications Processor Family Schematic Checklist (Continued)

| $\checkmark$           | Signal Name                      | Recommended Connection                                                                     | Recommended Value | Notes  |
|------------------------|----------------------------------|--------------------------------------------------------------------------------------------|-------------------|--------|
|                        | RJ-45 Capacitor                  | Ensure at least 2kV voltage rating                                                         |                   |        |
| PCI Express Controller |                                  |                                                                                            |                   |        |
|                        | Routing                          | Dedicated clock pair for processor and connector / peripheral (no tee/daisy chain routing) |                   |        |
|                        | Differential pairs               | PCIe 2.5GHz- 75200nF AC blocking caps on all diff pairs                                    |                   |        |
| Multi-Function Pins    |                                  |                                                                                            |                   |        |
|                        | Unused<br>Multi-Function<br>Pins | Leave floating                                                                             |                   |        |
|                        | Pullup/down resistors            | Ensure external pull resistors match the internal pull resistor states                     |                   | 12, 13 |

#### NOTE:

- 1. Required for test logic reset sequence
- 2. Capacitor values depend on crystal requirements. Contact crystal manufacturer for correct capacitor values required for crystal accuracy and functionality.
- 3. SEC\_CS\_EN must be connected to the same voltage level as VDD\_IO3 prior to using
- 4. Do Not connect to VSS when SEC\_CS\_EN is connected to VDD\_IO3
- 5. Must be connected to the same power supply as Armada 16x Application Processor
- 6. Needed to allow DDR device to go into low power modes.
- 7. Place as close as possible to the DQS<1:0> pins.
- 8. Without this connection software cannot reset the CF card through the card register accesses
- 9. Response corruption will occur if the CMD signal does not rise fast enough when operating in open-drain mode during card initialation.
- 10. The DAT0 can float near GND incorrectly signaling a device BUSY status to the host controller.
- The DAT3 can float near GND during CMD0 transmission which can incorrectly place some devices into SPI mode.
- 12. Check the pull state in the alternate function spreadsheet to verify internal pull states.
- 13. Pull resistors are only valid when the MFP is configured as an output



Marvell's schematic review checklist does not replace a customer's in-house design review or substitute for training in design or Marvell architecture basics. Although Marvell makes a good faith effort to find potential design problems, the customer remains responsible for the success of their design. Marvell makes no claims or guarantees that the Marvell checklist will uncover all defects, or that the design will work. Neither does Marvell accept responsibility for any impact to the customer's project schedules.



# Marvell® ARMADA 16x Applications Processor Family Hardware Manual





Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA

> Tel: 1.408.222.2500 Fax: 1.408.752.9028

> > www.marvell.com

**Marvell.** Moving Forward Faster