

**SUNYAT v.0x0 Programming Guide** 

revised Nov. 29, 2008

## **Overview**

The SUNYAT v0x0 (pronounced "SUE-knee-at hex zero") virtual machine (VM) simulates a simple computer with a character terminal for input and output. Everything about its design targets understandability rather than speed or performance. In this way it is appropriate for educational use when examining the basics of computer organization and assembly/machine language programming. The VM is also paired with a working assembler/linker application which provides an expressive programming syntax and promotes a comprehension of how the target binary is produced without requiring it. Further, the VM, assembler/linker, and example programs are distributed under the Educational Community License, Version 2.0, and may therefore be used, modified, and distributed relatively freely under its terms.

## **Architecture**

The SUNYAT is a fully 8 bit architecture (all registers and buses are 8 bits wide.) There are 12 system registers (see Figure 1):

- Eight general purpose registers (R0—R7) are initialized to '0', '7', '2', '8', '2', '0', '0', '7' on system launch (the primary author's wedding date). Each of these registers are directly manipulable by user programs.
- The Program Counter (PC) contains the memory address of the next instruction to execute. This register can only be indirectly manipulated via the JMP, CALL, and RET instructions. PC is initially set to execute code at address 0x00.
- The high and low Instruction Registers (IRH and IRL respectively) hold the currently executing instruction. These are not accessible to user programs.
- The Stack Pointer (SP) contains the memory address of the top element in the system stack. SP initially points just beyond RAM indicating an empty stack.



Figure 1: SUNYAT system registers

Considering the 8 bit nature of the SUNYAT, there are 28 (256) addressable byte-sized words of memory (see Figure 2). The first 254 (addresses 0x00—0xFD) are RAM. 0xFE and 0xFF are the terminal input and output addresses, respectively. Writing to the terminal output address using the STOR or STORP instructions will cause the terminal to display the ASCII character associated with the byte written... this includes non-printable characters such as carriage returns and line feeds. Reading from the terminal input address using the LOAD or LOADP instructions will read the next character from the host computer's standard input. Since the standard input is buffered, a read from the terminal input may cause the SUNYAT application to wait until the buffer is ready... usually when the user hits the "Enter" key. If the buffer already contains characters, the read will complete without further interaction from the user.



Figure 2: SUNYAT memory map

An interesting element of the SUNYAT design is its clock cycle. For the sake of simplicity (both in the implementation of the VM and user program analysis) every cycle of the VM conducts a complete fetch-decode-execute cycle, regardless of the complexity of an instruction, operands, or addressing mode. This results in a reliable one cycle time for all instructions. This includes terminal reads which might require user interaction... still only one clock cycle to the VM. This does not reflect the timing of real CPUs (particularly I/O communications) but it does provide a simple basis on which the beginning assembly programmer might predict the complete runtime of an application given known input.

## Instructions

The following pages detail the SNUYAT's 32 assembly instructions and encodings. For each of these instruction definitions the following symbols are used for the

## sake of brevity:

| Symbol         | Meaning                                                                                                                                |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| opcode         | The 5 bit machine code equivalent for the instruction. Each instruction description will detail this bit pattern                       |
| reg_A or reg_B | Identifies one of the eight general purpose registers (R0—R7). In the encoding, this is an unsigned 3 bit number (e.g., $R6 = 110_2$ ) |
| immediate      | Signed 8 bit number.                                                                                                                   |
| address        | Unsigned 8 bit memory address                                                                                                          |

## MOV - register to register

General usage: MOV reg\_A reg\_B

**Description:** Copies the value in reg\_B into reg\_A

Example usage: MOV R3 R1

Affected flags: none

**Opcode:** 00000<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

# MOV – immediate to register

General usage: MOV reg\_A immediate

**Description:** Loads the immediate value into reg\_A

Example usage: MOV R4 -15

Affected flags: none

**Opcode:** 00001<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

# ADD - register to register

General usage: MOV reg A reg B

**Description:** Adds reg B to reg A, storing the result in reg A

Example usage: ADD R2 R7

**Affected flags:** Zero and Sign

**Opcode:** 00010<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

## ADD – immediate to register

General usage: ADD reg\_A immediate

**Description:** Adds immediate to reg A, storing the result in reg A

Example usage: ADD R6 3

Affected flags: Zero and Sign

**Opcode:** 00011<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

# SUB - register to register

General usage: SUB reg\_A reg\_B

**Description:** Subtracts reg B from reg A, storing the result in reg A

Example usage: SUB R1 R0

**Affected flags:** Zero and Sign

**Opcode:** 00100<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

# SUB – immediate to register

General usage: SUB reg\_A immediate

**Description:** Subtracts immediate from reg A, storing the result in reg A

Example usage: SUB R5 64

**Affected flags:** Zero and Sign

**Opcode:** 00101<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

## MUL - register to register

General usage: MUL reg\_A reg\_B

**Description:** Multiply reg B and reg A, storing the result in reg A

Example usage: MUL R2 R7

**Affected flags:** Zero and Sign

**Opcode:** 00110<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

# MUL – immediate to register

General usage: MUL reg\_A immediate

Description: Multiply immediate and reg A, storing the result in reg A

Example usage: MUL R5 -4

Affected flags: Zero and Sign

**Opcode:** 00111<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

## DIV - register to register

General usage: DIV reg\_A reg\_B

Description: Divides reg A by reg B, storing the result in reg A

**Example usage:** DIV R6 R4

Affected flags: Zero and Sign

> Opcode:  $01000_{2}$

-IRH-**Encoding:** 15 14 13 12 11 10 9 8 opcode unused reg A

## DIV – immediate to register

General usage: DIV reg A immediate

Divides reg A by immediate, storing the result in reg\_A **Description:** 

Example usage: DIV R2

Affected flags: Zero and Sign

**Opcode:** 01001<sub>2</sub>

-IRH-**Encoding:** 15 14 13 12 11 10 9 8 opcode

# CMP - register to register

General usage: CMP reg\_A reg\_B

Compares the two register values via subtraction but does not **Description:** 

store the result. However, the flags are set based on the result

of the subtraction.

Example usage: CMP R3 R7

**Affected flags:** Zero and Sign

**Opcode:** 01010<sub>2</sub>

-IRH--IRL-**Encoding:** 15 14 13 12 11 10 9 8 unused opcode reg\_A reg B

## CMP – immediate to register

General usage: CMP reg A immediate

Compares the register value and immediate via subtraction

**Description:** but does not store the result. However, the flags are set based

on the result of the subtraction.

Example usage: CMP R0 2

Affected flags: Zero and Sign

**Opcode:** 01011<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

#### **JMP**

General usage: JMP address

Jump (branch) unconditionally to the code beginning at address. Sets the PC to address. The address will typically be

**Description:** provided as a label, but can be written as an immediate, as

well.

Example usage: JMP !finished

Affected flags: none

**Opcode:** 01100<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

#### **JEQ**

General usage: JEQ address

Jump (branch) to the code beginning at address if the previous

CMP found an equality or if an ALU instruction's result was zero... in either case the Zero flag would be high. Sets the PC

**Description:** zero... in either case the Zero flag would be high. Sets the PC to address. The address will typically be provided as a label,

but can be written as an immediate, as well.

Example usage: JEQ !find offset

Affected flags: none

**Opcode:** 01101<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

### **JNE**

General usage: JNE address

Jump (branch) to the code beginning at address if the previous CMP found an inequality or if an ALU instruction's result was

**Description:** not zero... in either case the Zero flag would be low. Sets the

PC to address. The address will typically be provided as a

label, but can be written as an immediate, as well.

Example usage: JNE !distribute

**Affected flags:** none

**Opcode:** 01110<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

#### **JGR**

General usage: JGR address

Jump (branch) to the code beginning at address if the previous CMP found the left operand to be greater than the right or if an

**Description:** ALU instruction's result was positive but not zero... in either case the Zero flag would be low and the Sign flag low. Sets the

PC to address. The address will typically be provided as a

label, but can be written as an immediate, as well.

Example usage: JGR !no\_trigger\_found

Affected flags: none

**Opcode:** 01111<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

#### **JLS**

General usage: JLS address

Jump (branch) to the code beginning at address if the previous CMP found the left operand to be less than the right or if an ALU instruction's result was negative... in either case the Sign

Description:

flag would be high. Sets the PC to address. The address will typically be provided as a label, but can be written as an

immediate, as well.

Example usage: JLS !negate

Affected flags: none

**Opcode:** 10000<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

### **CALL**

General usage: CALL address

Call function beginning at address. This pushes the address after the CALLing line of code to the system stack, and then sets the PC to address. The address will typically be provided

as a label, but can be written as an immediate, as well.

Example usage: CALL !is even

Affected flags: none

**Opcode:** 10001<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused address

#### RET

General usage: RET

Returns from a function call. This pops the top of the system stack into the PC... presuming this was the address pushed to

**Description:** the stack by a previous CALL. RETurning when the stack is

empty is the signal to halt the VM and print the total number

of clock cycles executed by the application.

Example usage: RET

Affected flags: none

**Opcode:** 10010<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode unused

## AND - register to register

General usage: AND reg\_A reg\_B

**Description:** Perform a bitwise AND on reg\_A and reg\_B, storing the result in

reg A

Example usage: AND R0 R4

Affected flags: Zero and Sign

**Opcode:** 10011<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

# AND - immediate to register

General usage: AND reg A immediate

**Description:** Perform a bitwise AND on reg\_A and immediate, storing the

result in reg\_A

Example usage: AND R1 0b\_0010\_1001

Affected flags: Zero and Sign

**Opcode:** 10100<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

# OR – register to register

General usage: OR reg\_A reg\_B

Perform a bitwise OR on reg A and reg B, storing the result in

reg A

Example usage: OR R4 R5

**Description:** 

**Affected flags:** Zero and Sign

**Opcode:** 10101<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

### OR – immediate to register

General usage: OR reg A immediate

**Description:** Perform a bitwise OR on reg\_A and immediate, storing the

result in reg\_A

Example usage: OR R6 Ob\_0110\_0011

Affected flags: Zero and Sign

**Opcode:** 10110<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

# XOR - register to register

General usage: XOR reg A reg B

**Description:** Perform a bitwise EXCLUSIVE-OR on reg\_A and reg\_B, storing

the result in reg A

Example usage: XOR R2 R3

**Affected flags:** Zero and Sign

**Opcode:** 10111<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

## XOR – immediate to register

General usage: XOR reg\_A immediate

**Description:** Perform a bitwise EXCLUSIVE-OR on reg\_A and immediate,

storing the result in reg A

Example usage: XOR RO 0b\_0100\_0100

Affected flags: Zero and Sign

**Opcode:** 11000<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A immediate

#### NEG

General usage: NEG reg\_A

**Description:** Perform two's complement negation on reg\_A, storing the

result in reg\_A

Example usage: NEG R3

Affected flags: Zero and Sign

**Opcode:** 11001<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused

### LOAD

General usage: LOAD reg A address

**Description:** Loads (copies) a value from the given memory address into

reg A.

Example usage: LOAD R7 width

Affected flags: none

**Opcode:** 11010<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A address

### LOADP

General usage: LOAD reg A reg B

**Description:** Loads (copies) a value from the memory address in reg\_B into

a reg A.

Example usage: LOAD R3 R5

Affected flags: none

**Opcode:** 11011<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

### STOR

General usage: STOR address reg A

Description: Stores (copies) the value from reg\_A to the given memory

address.

Example usage: LOAD count reg A

Affected flags: none

**Opcode:** 11100<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A address

#### STORP

General usage: STORP reg\_A reg\_B

Description: Stores (copies) a value from reg\_B into the memory address in

reg\_A.

Example usage: STORP R1 R4

Affected flags: none

**Opcode:** 11101<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused reg\_B

### **PUSH**

General usage: PUSH reg\_A

Pushes (copies) the value in reg\_A to the top of the system

**Description:** stack. This is accomplished by first decrementing SP and then

storing the at the new address in SP.

Example usage: PUSH R3

Affected flags: none

**Opcode:** 11110<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused

### POP

General usage: POP reg A

Pops (copies) the value at the top of the system stack into

**Description:** reg A. This is accomplished by first copying the value at the

address in SP and then incrementing SP.

Example usage: POP RO

Affected flags: none

**Opcode:** 11111<sub>2</sub>

Encoding: 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 opcode reg\_A unused