## **GPU** Computing

# Patterns for massively parallel programming (part 1)

Stencil Pattern and Shared Memory

E. Carlinet, J. Chazalon {firstname.lastname@lrde.epita.fr}

April 22

EPITA Research & Development Laboratory (LRDE)





Non-local Access Pattern with Tiling 🤳

Using Shared Memory for Transposition

Tiling in shared memory

Bank conflicts

Conclusion 🌙

Slides generated on April 13, 2022

Non-local Access Pattern with Tiling

## Stencil Pattern

The computation of a single pixel relies on its neighbors

Use case:

- Dilation/Erosion
- Box (Mean) / Convolution
   Filters
- Bilateral Filter
- · Gaussian Filter
- Sobel Filter





## Naive Stencil Implementation

#### Naive Stencil Performance

Local average with a rectangle of radius r. (Ignoring border problems for now).

```
__global void boxfilter(const int* in, int* out, int w, int h, int r)
  int x = blockIdx.x * blockDim.x + threadIdx.x;
  int y = blockIdx.y * blockDim.y + threadIdx.y;
  if (x < r \mid | x >= w - r) return;
  if (y < r \mid | y >= h - r) return;
  int sum = 0;
  for (int kx = -r; kx <= r; ++kx)
     for (int ky = -r; ky <= r; ++ky)
         sum += in[(y+ky) * w + (x+kx)]; 	 // <==== \!/
  out[y * w + x] = sum / ((2*r+1) * (2*r+1));
```

#### Naive Stencil Performance

163 ms for a 24 MPix image



· Problem: too many access to global memory

· Let's say, we have this GPU: Peak power: 1500 GFlops and Memory Bandwidth: 200 GB/s

· All threads access global memory

· 1 Memory access for 1 FP Addition

• Requires 1500 × sizeof(float) = 6 TB/s of data

But only 200 GB/s mem bandwith → 50 GFLOPS (3% of the peak)

1 Many programs are bandwidth-limited and not compute-limited

Compute-to-global-memory-access ratio

We need to have #FLOP / #GlobalMemAccess >= 30 to reach the peak

· Solution: tiling; copy data to shared memory per block first

# Tiling in shared memory

## Collaborative loading and writing when BLOCKDIM = TILEDIM

- · All threads load one or more data
- · Access must be coalesced
- Use barrier synchronization to make sure that all threads are ready to start the phase

```
void tiledKernel(unsigned char * in, unsigned char * out, int w, int h) {
  __shared__ float tile[TILE_WIDTH][TILE_WIDTH];
 int x = threadIdx.x + blockDim.x * blockIdx.x;
 int y = threadIdx.y + blockDim.y * blockIdx.y;
 // Load
 if (x < w && y < h)
   tile[threadIdx.y][threadIdx.x] = in[y * pitch + x];
  __syncthreads();
 // Process
  __syncthreads();
 // Write
```

## Tiling and memory privatization in shared memory



For each block:

- · read the tile from global to private block memory
- · process the block
- write the tile from the private block memory to global memory

```
void mykernel() {
  __shared__ float private_mem[TILE_WIDTH][TILE_WIDTH];
```

## Collaborative loading when BLOCKDIM < TILEDIM

```
1 thread ↔ multiple loads
  __shared__ float tile[TILE_WIDTH][TILE_WIDTH];
  int* block_ptr = in + ...; // Compute pointer to the beginning of th
  for (int y = threadIdx.y; y < TILE_WIDTH; y += blockDim.y)</pre>
    for (int x = threadIdx.x; x < TILE_WIDTH; x += blockDim.x)</pre>
      if (x < width && y < height)
        tile[y][x] = block_ptr[y * pitch + x];
  __syncthreads();
```

# Handling Border 🜙 🌙 🌙



- 1. Add border to the image to have in-memory access
- 2. Copy tile + border to shared memory

## Stencil Pattern with Tiling Performance

- · Global memory: 163 ms for a 24 MPix image
- · Local memory: 116 ms for a 24 MPix image (30% speed-up)



1. The bad way: each thread copies one value and border threads are then idle.



2. The good way: 1 thread  $\leftrightarrow$  multiple loads

```
// TILE_WIDTH = blockDim.x + 2
__shared__ int tile[TILE_WIDTH][TILE_WIDTH]; // Alloc with the size of
int* block_ptr = in + ...;
for (int i = threadIdx.y; i < TILE_WIDTH; i += blockDim.y)
   for (int j = threadIdx.x; j < TILE_WIDTH; j += blockDim.x)
     data[i][j] = block_ptr[i * pitch + j];
__syncthreads();</pre>
```

Using Shared Memory for Transposition

```
int x = blockIdx.x * blockDim.x + threadIdx.x;
int y = blockIdx.y * blockDim.y + threadIdx.y;

// transpose with boundary test
if (x < w && y < h)
  out[x * width + y] = in[y * width + x]</pre>
```



14

16

Where are non-coalesced access?

- $\rightarrow a[x][y]$ 
  - · Reads are coalesced
  - Write are strided

# Step 1: Read a row of a block from global memory and write to a row of shared memory. Shared Memory Step 2: Read a column from shared memory and write to a row of a block to global memory. Original Matrix Transposed Matrix

## Tiled transposition in shared memory (2/2)

```
void tiledKernel(unsigned char * in, unsigned char * out, int w, int h) {
    __shared__ float tile[TILE_WIDTH][TILE_WIDTH];

int x = threadIdx.x + blockDim.x * blockIdx.x; // src
    int y = threadIdx.y + blockDim.y * blockIdx.y; // src
    int X = threadIdx.x + blockDim.y * blockIdx.y; // dst
    int Y = threadIdx.y + blockDim.x * blockIdx.x; // dst

// Load a line
if (x < w && y < h)
    tile[threadIdx.y][threadIdx.x] = in[y * pitch + x];

__syncthreads();
// Write a line from a column in private mem
if (x < w && y < h)
    out[Y * pitch + X] = tile[threadIdx.x][threadIdx.y];
}</pre>
```



#### Performance (GB/s on TESLA K40)

| Copy (baseline) | Transpose Naive | Transpose Tiled |
|-----------------|-----------------|-----------------|
| 177.15 GB       | 68.98           | 116.82          |

Can we do better?

Bank conflicts

18

# About shared memory



| GTX 1080 (Pascal) |              | Size      | Bandwidth  | Latency        |
|-------------------|--------------|-----------|------------|----------------|
| L1 Cache (per SM) | Low latency  | 16 or 48K | 1,600 GB/s | 10-20 cycles   |
| L2 Cache          |              | 1-2M      |            |                |
| Global            | High latency | 8GB       | 320 GB/s   | 400-800 cycles |
|                   |              |           |            |                |

#### **DRAM Banks**

- Bursting: access multiple locations of a line in the DRAM core array (horizontal parallelism)
- 2 more forms of parallelism: channels & banks (vertical pipelining)
  1 processor has many channels (memory controller) with a bus that connects
  a set of DRAM banks (core array) to the processor.



19



#### · 2-way conflicts







## Bank conflits in shared memory

- If 2 threads try to perform 2 different loads in the same bank  $\rightarrow$  Bank conflict
- Every bank can provide 64 bits every cycle
- · Only two modes:
  - · Change after 32 bits
  - · Change after 64 bits



load DATA[tid.x]
No Conflict



load DATA[42]
No conflict if loading the same address
(broadcast)

24

21

# Concrete Example for Shared Memory

- Bank size: 4B = 4 uint8
- · 32 Banks Many Channels
- Warp Size = 32 threads





Bank 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31

Sank 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 3



#### Solution to bank conflicts

With padding (to WRAP\_SIZE + 1)

\_syncthreads()



$$B[Y][X] = a[x][y];$$

row & column access pattern



Reading a column may create bank conflicts

Index mapping function

f: 
$$(x,y) \rightarrow y * 16 + (x+y) % 16$$

$$a[f(x,y)] = A[Y][X]$$

\_\_syncthreads()

27







row & column access pattern

2

#### Performance (GB/s on TESLA K40)

| Copy (baseline) | Transpose Naive | Transpose Tiled | Transpose Tiled+Pad |
|-----------------|-----------------|-----------------|---------------------|
| 177.15 GB       | 68.98           | 116.82          | 121.83              |

Conclusion 🤳

29

30

# Shared memory (Summary)

- Superfast access (almost as fast as registers)
  Useful for block-wise collaborative computation (next course)
- But limited resources (64~96Kb by SM) 👎

Use it carefully to avoid reducing the occupancy...

## Occupancy

Number of active warps divided by the maximum number of warps that could be executed on the SM.

| Generation    | Warps per SM | Warps per scheduler | Active threads limits |
|---------------|--------------|---------------------|-----------------------|
| Maxwell (5.2) | 64           | 16                  | 2048                  |
| Pascal (6.1)  | 64           | 16                  | 2048                  |
| Volta (7.0)   | 64           | 16                  | 1024                  |
| Turing (7.5)  | 32           | 8                   | 1024                  |

If Shared Memory usage  $\nearrow$ , then the number of ACTIVE Warp / SM  $\searrow$